intel_hdmi.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. static void
  39. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  40. {
  41. struct drm_device *dev = intel_hdmi->base.base.dev;
  42. struct drm_i915_private *dev_priv = dev->dev_private;
  43. uint32_t enabled_bits;
  44. enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  45. WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
  46. "HDMI port enabled, expecting disabled\n");
  47. }
  48. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  49. {
  50. return container_of(encoder, struct intel_hdmi, base.base);
  51. }
  52. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  53. {
  54. return container_of(intel_attached_encoder(connector),
  55. struct intel_hdmi, base);
  56. }
  57. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  58. {
  59. uint8_t *data = (uint8_t *)frame;
  60. uint8_t sum = 0;
  61. unsigned i;
  62. frame->checksum = 0;
  63. frame->ecc = 0;
  64. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  65. sum += data[i];
  66. frame->checksum = 0x100 - sum;
  67. }
  68. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  69. {
  70. switch (frame->type) {
  71. case DIP_TYPE_AVI:
  72. return VIDEO_DIP_SELECT_AVI;
  73. case DIP_TYPE_SPD:
  74. return VIDEO_DIP_SELECT_SPD;
  75. default:
  76. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  77. return 0;
  78. }
  79. }
  80. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  81. {
  82. switch (frame->type) {
  83. case DIP_TYPE_AVI:
  84. return VIDEO_DIP_ENABLE_AVI;
  85. case DIP_TYPE_SPD:
  86. return VIDEO_DIP_ENABLE_SPD;
  87. default:
  88. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  89. return 0;
  90. }
  91. }
  92. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  93. {
  94. switch (frame->type) {
  95. case DIP_TYPE_AVI:
  96. return VIDEO_DIP_ENABLE_AVI_HSW;
  97. case DIP_TYPE_SPD:
  98. return VIDEO_DIP_ENABLE_SPD_HSW;
  99. default:
  100. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  101. return 0;
  102. }
  103. }
  104. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  105. {
  106. switch (frame->type) {
  107. case DIP_TYPE_AVI:
  108. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  109. case DIP_TYPE_SPD:
  110. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  111. default:
  112. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  113. return 0;
  114. }
  115. }
  116. static void g4x_write_infoframe(struct drm_encoder *encoder,
  117. struct dip_infoframe *frame)
  118. {
  119. uint32_t *data = (uint32_t *)frame;
  120. struct drm_device *dev = encoder->dev;
  121. struct drm_i915_private *dev_priv = dev->dev_private;
  122. u32 val = I915_READ(VIDEO_DIP_CTL);
  123. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  124. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  125. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  126. val |= g4x_infoframe_index(frame);
  127. val &= ~g4x_infoframe_enable(frame);
  128. I915_WRITE(VIDEO_DIP_CTL, val);
  129. mmiowb();
  130. for (i = 0; i < len; i += 4) {
  131. I915_WRITE(VIDEO_DIP_DATA, *data);
  132. data++;
  133. }
  134. mmiowb();
  135. val |= g4x_infoframe_enable(frame);
  136. val &= ~VIDEO_DIP_FREQ_MASK;
  137. val |= VIDEO_DIP_FREQ_VSYNC;
  138. I915_WRITE(VIDEO_DIP_CTL, val);
  139. POSTING_READ(VIDEO_DIP_CTL);
  140. }
  141. static void ibx_write_infoframe(struct drm_encoder *encoder,
  142. struct dip_infoframe *frame)
  143. {
  144. uint32_t *data = (uint32_t *)frame;
  145. struct drm_device *dev = encoder->dev;
  146. struct drm_i915_private *dev_priv = dev->dev_private;
  147. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  148. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  149. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  150. u32 val = I915_READ(reg);
  151. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  152. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  153. val |= g4x_infoframe_index(frame);
  154. val &= ~g4x_infoframe_enable(frame);
  155. I915_WRITE(reg, val);
  156. mmiowb();
  157. for (i = 0; i < len; i += 4) {
  158. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  159. data++;
  160. }
  161. mmiowb();
  162. val |= g4x_infoframe_enable(frame);
  163. val &= ~VIDEO_DIP_FREQ_MASK;
  164. val |= VIDEO_DIP_FREQ_VSYNC;
  165. I915_WRITE(reg, val);
  166. POSTING_READ(reg);
  167. }
  168. static void cpt_write_infoframe(struct drm_encoder *encoder,
  169. struct dip_infoframe *frame)
  170. {
  171. uint32_t *data = (uint32_t *)frame;
  172. struct drm_device *dev = encoder->dev;
  173. struct drm_i915_private *dev_priv = dev->dev_private;
  174. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  175. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  176. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  177. u32 val = I915_READ(reg);
  178. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  179. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  180. val |= g4x_infoframe_index(frame);
  181. /* The DIP control register spec says that we need to update the AVI
  182. * infoframe without clearing its enable bit */
  183. if (frame->type != DIP_TYPE_AVI)
  184. val &= ~g4x_infoframe_enable(frame);
  185. I915_WRITE(reg, val);
  186. mmiowb();
  187. for (i = 0; i < len; i += 4) {
  188. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  189. data++;
  190. }
  191. mmiowb();
  192. val |= g4x_infoframe_enable(frame);
  193. val &= ~VIDEO_DIP_FREQ_MASK;
  194. val |= VIDEO_DIP_FREQ_VSYNC;
  195. I915_WRITE(reg, val);
  196. POSTING_READ(reg);
  197. }
  198. static void vlv_write_infoframe(struct drm_encoder *encoder,
  199. struct dip_infoframe *frame)
  200. {
  201. uint32_t *data = (uint32_t *)frame;
  202. struct drm_device *dev = encoder->dev;
  203. struct drm_i915_private *dev_priv = dev->dev_private;
  204. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  205. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  206. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  207. u32 val = I915_READ(reg);
  208. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  209. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  210. val |= g4x_infoframe_index(frame);
  211. val &= ~g4x_infoframe_enable(frame);
  212. I915_WRITE(reg, val);
  213. mmiowb();
  214. for (i = 0; i < len; i += 4) {
  215. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  216. data++;
  217. }
  218. mmiowb();
  219. val |= g4x_infoframe_enable(frame);
  220. val &= ~VIDEO_DIP_FREQ_MASK;
  221. val |= VIDEO_DIP_FREQ_VSYNC;
  222. I915_WRITE(reg, val);
  223. POSTING_READ(reg);
  224. }
  225. static void hsw_write_infoframe(struct drm_encoder *encoder,
  226. struct dip_infoframe *frame)
  227. {
  228. uint32_t *data = (uint32_t *)frame;
  229. struct drm_device *dev = encoder->dev;
  230. struct drm_i915_private *dev_priv = dev->dev_private;
  231. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  232. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  233. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  234. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  235. u32 val = I915_READ(ctl_reg);
  236. if (data_reg == 0)
  237. return;
  238. val &= ~hsw_infoframe_enable(frame);
  239. I915_WRITE(ctl_reg, val);
  240. mmiowb();
  241. for (i = 0; i < len; i += 4) {
  242. I915_WRITE(data_reg + i, *data);
  243. data++;
  244. }
  245. mmiowb();
  246. val |= hsw_infoframe_enable(frame);
  247. I915_WRITE(ctl_reg, val);
  248. POSTING_READ(ctl_reg);
  249. }
  250. static void intel_set_infoframe(struct drm_encoder *encoder,
  251. struct dip_infoframe *frame)
  252. {
  253. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  254. intel_dip_infoframe_csum(frame);
  255. intel_hdmi->write_infoframe(encoder, frame);
  256. }
  257. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  258. struct drm_display_mode *adjusted_mode)
  259. {
  260. struct dip_infoframe avi_if = {
  261. .type = DIP_TYPE_AVI,
  262. .ver = DIP_VERSION_AVI,
  263. .len = DIP_LEN_AVI,
  264. };
  265. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  266. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  267. intel_set_infoframe(encoder, &avi_if);
  268. }
  269. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  270. {
  271. struct dip_infoframe spd_if;
  272. memset(&spd_if, 0, sizeof(spd_if));
  273. spd_if.type = DIP_TYPE_SPD;
  274. spd_if.ver = DIP_VERSION_SPD;
  275. spd_if.len = DIP_LEN_SPD;
  276. strcpy(spd_if.body.spd.vn, "Intel");
  277. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  278. spd_if.body.spd.sdi = DIP_SPD_PC;
  279. intel_set_infoframe(encoder, &spd_if);
  280. }
  281. static void g4x_set_infoframes(struct drm_encoder *encoder,
  282. struct drm_display_mode *adjusted_mode)
  283. {
  284. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  285. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  286. u32 reg = VIDEO_DIP_CTL;
  287. u32 val = I915_READ(reg);
  288. u32 port;
  289. assert_hdmi_port_disabled(intel_hdmi);
  290. /* If the registers were not initialized yet, they might be zeroes,
  291. * which means we're selecting the AVI DIP and we're setting its
  292. * frequency to once. This seems to really confuse the HW and make
  293. * things stop working (the register spec says the AVI always needs to
  294. * be sent every VSync). So here we avoid writing to the register more
  295. * than we need and also explicitly select the AVI DIP and explicitly
  296. * set its frequency to every VSync. Avoiding to write it twice seems to
  297. * be enough to solve the problem, but being defensive shouldn't hurt us
  298. * either. */
  299. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  300. if (!intel_hdmi->has_hdmi_sink) {
  301. if (!(val & VIDEO_DIP_ENABLE))
  302. return;
  303. val &= ~VIDEO_DIP_ENABLE;
  304. I915_WRITE(reg, val);
  305. POSTING_READ(reg);
  306. return;
  307. }
  308. switch (intel_hdmi->sdvox_reg) {
  309. case SDVOB:
  310. port = VIDEO_DIP_PORT_B;
  311. break;
  312. case SDVOC:
  313. port = VIDEO_DIP_PORT_C;
  314. break;
  315. default:
  316. return;
  317. }
  318. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  319. if (val & VIDEO_DIP_ENABLE) {
  320. val &= ~VIDEO_DIP_ENABLE;
  321. I915_WRITE(reg, val);
  322. POSTING_READ(reg);
  323. }
  324. val &= ~VIDEO_DIP_PORT_MASK;
  325. val |= port;
  326. }
  327. val |= VIDEO_DIP_ENABLE;
  328. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  329. I915_WRITE(reg, val);
  330. POSTING_READ(reg);
  331. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  332. intel_hdmi_set_spd_infoframe(encoder);
  333. }
  334. static void ibx_set_infoframes(struct drm_encoder *encoder,
  335. struct drm_display_mode *adjusted_mode)
  336. {
  337. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  338. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  339. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  340. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  341. u32 val = I915_READ(reg);
  342. u32 port;
  343. assert_hdmi_port_disabled(intel_hdmi);
  344. /* See the big comment in g4x_set_infoframes() */
  345. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  346. if (!intel_hdmi->has_hdmi_sink) {
  347. if (!(val & VIDEO_DIP_ENABLE))
  348. return;
  349. val &= ~VIDEO_DIP_ENABLE;
  350. I915_WRITE(reg, val);
  351. POSTING_READ(reg);
  352. return;
  353. }
  354. switch (intel_hdmi->sdvox_reg) {
  355. case HDMIB:
  356. port = VIDEO_DIP_PORT_B;
  357. break;
  358. case HDMIC:
  359. port = VIDEO_DIP_PORT_C;
  360. break;
  361. case HDMID:
  362. port = VIDEO_DIP_PORT_D;
  363. break;
  364. default:
  365. return;
  366. }
  367. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  368. if (val & VIDEO_DIP_ENABLE) {
  369. val &= ~VIDEO_DIP_ENABLE;
  370. I915_WRITE(reg, val);
  371. POSTING_READ(reg);
  372. }
  373. val &= ~VIDEO_DIP_PORT_MASK;
  374. val |= port;
  375. }
  376. val |= VIDEO_DIP_ENABLE;
  377. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  378. VIDEO_DIP_ENABLE_GCP);
  379. I915_WRITE(reg, val);
  380. POSTING_READ(reg);
  381. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  382. intel_hdmi_set_spd_infoframe(encoder);
  383. }
  384. static void cpt_set_infoframes(struct drm_encoder *encoder,
  385. struct drm_display_mode *adjusted_mode)
  386. {
  387. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  388. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  389. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  390. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  391. u32 val = I915_READ(reg);
  392. assert_hdmi_port_disabled(intel_hdmi);
  393. /* See the big comment in g4x_set_infoframes() */
  394. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  395. if (!intel_hdmi->has_hdmi_sink) {
  396. if (!(val & VIDEO_DIP_ENABLE))
  397. return;
  398. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  399. I915_WRITE(reg, val);
  400. POSTING_READ(reg);
  401. return;
  402. }
  403. /* Set both together, unset both together: see the spec. */
  404. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  405. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  406. VIDEO_DIP_ENABLE_GCP);
  407. I915_WRITE(reg, val);
  408. POSTING_READ(reg);
  409. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  410. intel_hdmi_set_spd_infoframe(encoder);
  411. }
  412. static void vlv_set_infoframes(struct drm_encoder *encoder,
  413. struct drm_display_mode *adjusted_mode)
  414. {
  415. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  416. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  417. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  418. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  419. u32 val = I915_READ(reg);
  420. assert_hdmi_port_disabled(intel_hdmi);
  421. /* See the big comment in g4x_set_infoframes() */
  422. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  423. if (!intel_hdmi->has_hdmi_sink) {
  424. if (!(val & VIDEO_DIP_ENABLE))
  425. return;
  426. val &= ~VIDEO_DIP_ENABLE;
  427. I915_WRITE(reg, val);
  428. POSTING_READ(reg);
  429. return;
  430. }
  431. val |= VIDEO_DIP_ENABLE;
  432. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  433. VIDEO_DIP_ENABLE_GCP);
  434. I915_WRITE(reg, val);
  435. POSTING_READ(reg);
  436. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  437. intel_hdmi_set_spd_infoframe(encoder);
  438. }
  439. static void hsw_set_infoframes(struct drm_encoder *encoder,
  440. struct drm_display_mode *adjusted_mode)
  441. {
  442. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  443. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  444. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  445. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  446. u32 val = I915_READ(reg);
  447. assert_hdmi_port_disabled(intel_hdmi);
  448. if (!intel_hdmi->has_hdmi_sink) {
  449. I915_WRITE(reg, 0);
  450. POSTING_READ(reg);
  451. return;
  452. }
  453. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  454. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  455. I915_WRITE(reg, val);
  456. POSTING_READ(reg);
  457. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  458. intel_hdmi_set_spd_infoframe(encoder);
  459. }
  460. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  461. struct drm_display_mode *mode,
  462. struct drm_display_mode *adjusted_mode)
  463. {
  464. struct drm_device *dev = encoder->dev;
  465. struct drm_i915_private *dev_priv = dev->dev_private;
  466. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  467. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  468. u32 sdvox;
  469. sdvox = SDVO_ENCODING_HDMI;
  470. if (!HAS_PCH_SPLIT(dev))
  471. sdvox |= intel_hdmi->color_range;
  472. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  473. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  474. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  475. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  476. if (intel_crtc->bpp > 24)
  477. sdvox |= COLOR_FORMAT_12bpc;
  478. else
  479. sdvox |= COLOR_FORMAT_8bpc;
  480. /* Required on CPT */
  481. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  482. sdvox |= HDMI_MODE_SELECT;
  483. if (intel_hdmi->has_audio) {
  484. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  485. pipe_name(intel_crtc->pipe));
  486. sdvox |= SDVO_AUDIO_ENABLE;
  487. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  488. intel_write_eld(encoder, adjusted_mode);
  489. }
  490. if (HAS_PCH_CPT(dev))
  491. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  492. else if (intel_crtc->pipe == PIPE_B)
  493. sdvox |= SDVO_PIPE_B_SELECT;
  494. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  495. POSTING_READ(intel_hdmi->sdvox_reg);
  496. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  497. }
  498. static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
  499. {
  500. struct drm_device *dev = encoder->dev;
  501. struct drm_i915_private *dev_priv = dev->dev_private;
  502. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  503. u32 temp;
  504. u32 enable_bits = SDVO_ENABLE;
  505. if (intel_hdmi->has_audio)
  506. enable_bits |= SDVO_AUDIO_ENABLE;
  507. temp = I915_READ(intel_hdmi->sdvox_reg);
  508. /* HW workaround for IBX, we need to move the port to transcoder A
  509. * before disabling it. */
  510. if (HAS_PCH_IBX(dev)) {
  511. struct drm_crtc *crtc = encoder->crtc;
  512. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  513. if (mode != DRM_MODE_DPMS_ON) {
  514. if (temp & SDVO_PIPE_B_SELECT) {
  515. temp &= ~SDVO_PIPE_B_SELECT;
  516. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  517. POSTING_READ(intel_hdmi->sdvox_reg);
  518. /* Again we need to write this twice. */
  519. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  520. POSTING_READ(intel_hdmi->sdvox_reg);
  521. /* Transcoder selection bits only update
  522. * effectively on vblank. */
  523. if (crtc)
  524. intel_wait_for_vblank(dev, pipe);
  525. else
  526. msleep(50);
  527. }
  528. } else {
  529. /* Restore the transcoder select bit. */
  530. if (pipe == PIPE_B)
  531. enable_bits |= SDVO_PIPE_B_SELECT;
  532. }
  533. }
  534. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  535. * we do this anyway which shows more stable in testing.
  536. */
  537. if (HAS_PCH_SPLIT(dev)) {
  538. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  539. POSTING_READ(intel_hdmi->sdvox_reg);
  540. }
  541. if (mode != DRM_MODE_DPMS_ON) {
  542. temp &= ~enable_bits;
  543. } else {
  544. temp |= enable_bits;
  545. }
  546. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  547. POSTING_READ(intel_hdmi->sdvox_reg);
  548. /* HW workaround, need to write this twice for issue that may result
  549. * in first write getting masked.
  550. */
  551. if (HAS_PCH_SPLIT(dev)) {
  552. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  553. POSTING_READ(intel_hdmi->sdvox_reg);
  554. }
  555. }
  556. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  557. struct drm_display_mode *mode)
  558. {
  559. if (mode->clock > 165000)
  560. return MODE_CLOCK_HIGH;
  561. if (mode->clock < 20000)
  562. return MODE_CLOCK_LOW;
  563. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  564. return MODE_NO_DBLESCAN;
  565. return MODE_OK;
  566. }
  567. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  568. const struct drm_display_mode *mode,
  569. struct drm_display_mode *adjusted_mode)
  570. {
  571. return true;
  572. }
  573. static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
  574. {
  575. struct drm_device *dev = intel_hdmi->base.base.dev;
  576. struct drm_i915_private *dev_priv = dev->dev_private;
  577. uint32_t bit;
  578. switch (intel_hdmi->sdvox_reg) {
  579. case SDVOB:
  580. bit = HDMIB_HOTPLUG_LIVE_STATUS;
  581. break;
  582. case SDVOC:
  583. bit = HDMIC_HOTPLUG_LIVE_STATUS;
  584. break;
  585. default:
  586. bit = 0;
  587. break;
  588. }
  589. return I915_READ(PORT_HOTPLUG_STAT) & bit;
  590. }
  591. static enum drm_connector_status
  592. intel_hdmi_detect(struct drm_connector *connector, bool force)
  593. {
  594. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  595. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  596. struct edid *edid;
  597. enum drm_connector_status status = connector_status_disconnected;
  598. if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
  599. return status;
  600. intel_hdmi->has_hdmi_sink = false;
  601. intel_hdmi->has_audio = false;
  602. edid = drm_get_edid(connector,
  603. intel_gmbus_get_adapter(dev_priv,
  604. intel_hdmi->ddc_bus));
  605. if (edid) {
  606. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  607. status = connector_status_connected;
  608. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  609. intel_hdmi->has_hdmi_sink =
  610. drm_detect_hdmi_monitor(edid);
  611. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  612. }
  613. connector->display_info.raw_edid = NULL;
  614. kfree(edid);
  615. }
  616. if (status == connector_status_connected) {
  617. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  618. intel_hdmi->has_audio =
  619. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  620. }
  621. return status;
  622. }
  623. static int intel_hdmi_get_modes(struct drm_connector *connector)
  624. {
  625. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  626. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  627. /* We should parse the EDID data and find out if it's an HDMI sink so
  628. * we can send audio to it.
  629. */
  630. return intel_ddc_get_modes(connector,
  631. intel_gmbus_get_adapter(dev_priv,
  632. intel_hdmi->ddc_bus));
  633. }
  634. static bool
  635. intel_hdmi_detect_audio(struct drm_connector *connector)
  636. {
  637. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  638. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  639. struct edid *edid;
  640. bool has_audio = false;
  641. edid = drm_get_edid(connector,
  642. intel_gmbus_get_adapter(dev_priv,
  643. intel_hdmi->ddc_bus));
  644. if (edid) {
  645. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  646. has_audio = drm_detect_monitor_audio(edid);
  647. connector->display_info.raw_edid = NULL;
  648. kfree(edid);
  649. }
  650. return has_audio;
  651. }
  652. static int
  653. intel_hdmi_set_property(struct drm_connector *connector,
  654. struct drm_property *property,
  655. uint64_t val)
  656. {
  657. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  658. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  659. int ret;
  660. ret = drm_connector_property_set_value(connector, property, val);
  661. if (ret)
  662. return ret;
  663. if (property == dev_priv->force_audio_property) {
  664. enum hdmi_force_audio i = val;
  665. bool has_audio;
  666. if (i == intel_hdmi->force_audio)
  667. return 0;
  668. intel_hdmi->force_audio = i;
  669. if (i == HDMI_AUDIO_AUTO)
  670. has_audio = intel_hdmi_detect_audio(connector);
  671. else
  672. has_audio = (i == HDMI_AUDIO_ON);
  673. if (i == HDMI_AUDIO_OFF_DVI)
  674. intel_hdmi->has_hdmi_sink = 0;
  675. intel_hdmi->has_audio = has_audio;
  676. goto done;
  677. }
  678. if (property == dev_priv->broadcast_rgb_property) {
  679. if (val == !!intel_hdmi->color_range)
  680. return 0;
  681. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  682. goto done;
  683. }
  684. return -EINVAL;
  685. done:
  686. if (intel_hdmi->base.base.crtc) {
  687. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  688. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  689. crtc->x, crtc->y,
  690. crtc->fb);
  691. }
  692. return 0;
  693. }
  694. static void intel_hdmi_destroy(struct drm_connector *connector)
  695. {
  696. drm_sysfs_connector_remove(connector);
  697. drm_connector_cleanup(connector);
  698. kfree(connector);
  699. }
  700. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
  701. .dpms = intel_ddi_dpms,
  702. .mode_fixup = intel_hdmi_mode_fixup,
  703. .prepare = intel_encoder_prepare,
  704. .mode_set = intel_ddi_mode_set,
  705. .commit = intel_encoder_commit,
  706. };
  707. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  708. .dpms = intel_hdmi_dpms,
  709. .mode_fixup = intel_hdmi_mode_fixup,
  710. .prepare = intel_encoder_prepare,
  711. .mode_set = intel_hdmi_mode_set,
  712. .commit = intel_encoder_commit,
  713. };
  714. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  715. .dpms = drm_helper_connector_dpms,
  716. .detect = intel_hdmi_detect,
  717. .fill_modes = drm_helper_probe_single_connector_modes,
  718. .set_property = intel_hdmi_set_property,
  719. .destroy = intel_hdmi_destroy,
  720. };
  721. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  722. .get_modes = intel_hdmi_get_modes,
  723. .mode_valid = intel_hdmi_mode_valid,
  724. .best_encoder = intel_best_encoder,
  725. };
  726. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  727. .destroy = intel_encoder_destroy,
  728. };
  729. static void
  730. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  731. {
  732. intel_attach_force_audio_property(connector);
  733. intel_attach_broadcast_rgb_property(connector);
  734. }
  735. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
  736. {
  737. struct drm_i915_private *dev_priv = dev->dev_private;
  738. struct drm_connector *connector;
  739. struct intel_encoder *intel_encoder;
  740. struct intel_connector *intel_connector;
  741. struct intel_hdmi *intel_hdmi;
  742. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  743. if (!intel_hdmi)
  744. return;
  745. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  746. if (!intel_connector) {
  747. kfree(intel_hdmi);
  748. return;
  749. }
  750. intel_encoder = &intel_hdmi->base;
  751. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  752. DRM_MODE_ENCODER_TMDS);
  753. connector = &intel_connector->base;
  754. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  755. DRM_MODE_CONNECTOR_HDMIA);
  756. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  757. intel_encoder->type = INTEL_OUTPUT_HDMI;
  758. connector->polled = DRM_CONNECTOR_POLL_HPD;
  759. connector->interlace_allowed = 1;
  760. connector->doublescan_allowed = 0;
  761. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  762. /* Set up the DDC bus. */
  763. if (sdvox_reg == SDVOB) {
  764. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  765. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  766. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  767. } else if (sdvox_reg == SDVOC) {
  768. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  769. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  770. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  771. } else if (sdvox_reg == HDMIB) {
  772. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  773. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  774. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  775. } else if (sdvox_reg == HDMIC) {
  776. intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
  777. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  778. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  779. } else if (sdvox_reg == HDMID) {
  780. intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
  781. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  782. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  783. } else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
  784. DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
  785. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  786. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  787. intel_hdmi->ddi_port = PORT_B;
  788. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  789. } else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
  790. DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
  791. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  792. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  793. intel_hdmi->ddi_port = PORT_C;
  794. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  795. } else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
  796. DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
  797. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  798. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  799. intel_hdmi->ddi_port = PORT_D;
  800. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  801. } else {
  802. /* If we got an unknown sdvox_reg, things are pretty much broken
  803. * in a way that we should let the kernel know about it */
  804. BUG();
  805. }
  806. intel_hdmi->sdvox_reg = sdvox_reg;
  807. if (!HAS_PCH_SPLIT(dev)) {
  808. intel_hdmi->write_infoframe = g4x_write_infoframe;
  809. intel_hdmi->set_infoframes = g4x_set_infoframes;
  810. } else if (IS_VALLEYVIEW(dev)) {
  811. intel_hdmi->write_infoframe = vlv_write_infoframe;
  812. intel_hdmi->set_infoframes = vlv_set_infoframes;
  813. } else if (IS_HASWELL(dev)) {
  814. intel_hdmi->write_infoframe = hsw_write_infoframe;
  815. intel_hdmi->set_infoframes = hsw_set_infoframes;
  816. } else if (HAS_PCH_IBX(dev)) {
  817. intel_hdmi->write_infoframe = ibx_write_infoframe;
  818. intel_hdmi->set_infoframes = ibx_set_infoframes;
  819. } else {
  820. intel_hdmi->write_infoframe = cpt_write_infoframe;
  821. intel_hdmi->set_infoframes = cpt_set_infoframes;
  822. }
  823. if (IS_HASWELL(dev))
  824. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
  825. else
  826. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  827. intel_hdmi_add_properties(intel_hdmi, connector);
  828. intel_connector_attach_encoder(intel_connector, intel_encoder);
  829. drm_sysfs_connector_add(connector);
  830. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  831. * 0xd. Failure to do so will result in spurious interrupts being
  832. * generated on the port when a cable is not attached.
  833. */
  834. if (IS_G4X(dev) && !IS_GM45(dev)) {
  835. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  836. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  837. }
  838. }