intel_drv.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23. * IN THE SOFTWARE.
  24. */
  25. #ifndef __INTEL_DRV_H__
  26. #define __INTEL_DRV_H__
  27. #include <linux/i2c.h>
  28. #include "i915_drm.h"
  29. #include "i915_drv.h"
  30. #include "drm_crtc.h"
  31. #include "drm_crtc_helper.h"
  32. #include "drm_fb_helper.h"
  33. #define _wait_for(COND, MS, W) ({ \
  34. unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \
  35. int ret__ = 0; \
  36. while (!(COND)) { \
  37. if (time_after(jiffies, timeout__)) { \
  38. ret__ = -ETIMEDOUT; \
  39. break; \
  40. } \
  41. if (W && drm_can_sleep()) msleep(W); \
  42. } \
  43. ret__; \
  44. })
  45. #define wait_for_atomic_us(COND, US) ({ \
  46. int i, ret__ = -ETIMEDOUT; \
  47. for (i = 0; i < (US); i++) { \
  48. if ((COND)) { \
  49. ret__ = 0; \
  50. break; \
  51. } \
  52. udelay(1); \
  53. } \
  54. ret__; \
  55. })
  56. #define wait_for(COND, MS) _wait_for(COND, MS, 1)
  57. #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  58. #define KHz(x) (1000*x)
  59. #define MHz(x) KHz(1000*x)
  60. /*
  61. * Display related stuff
  62. */
  63. /* store information about an Ixxx DVO */
  64. /* The i830->i865 use multiple DVOs with multiple i2cs */
  65. /* the i915, i945 have a single sDVO i2c bus - which is different */
  66. #define MAX_OUTPUTS 6
  67. /* maximum connectors per crtcs in the mode set */
  68. #define INTELFB_CONN_LIMIT 4
  69. #define INTEL_I2C_BUS_DVO 1
  70. #define INTEL_I2C_BUS_SDVO 2
  71. /* these are outputs from the chip - integrated only
  72. external chips are via DVO or SDVO output */
  73. #define INTEL_OUTPUT_UNUSED 0
  74. #define INTEL_OUTPUT_ANALOG 1
  75. #define INTEL_OUTPUT_DVO 2
  76. #define INTEL_OUTPUT_SDVO 3
  77. #define INTEL_OUTPUT_LVDS 4
  78. #define INTEL_OUTPUT_TVOUT 5
  79. #define INTEL_OUTPUT_HDMI 6
  80. #define INTEL_OUTPUT_DISPLAYPORT 7
  81. #define INTEL_OUTPUT_EDP 8
  82. /* Intel Pipe Clone Bit */
  83. #define INTEL_HDMIB_CLONE_BIT 1
  84. #define INTEL_HDMIC_CLONE_BIT 2
  85. #define INTEL_HDMID_CLONE_BIT 3
  86. #define INTEL_HDMIE_CLONE_BIT 4
  87. #define INTEL_HDMIF_CLONE_BIT 5
  88. #define INTEL_SDVO_NON_TV_CLONE_BIT 6
  89. #define INTEL_SDVO_TV_CLONE_BIT 7
  90. #define INTEL_SDVO_LVDS_CLONE_BIT 8
  91. #define INTEL_ANALOG_CLONE_BIT 9
  92. #define INTEL_TV_CLONE_BIT 10
  93. #define INTEL_DP_B_CLONE_BIT 11
  94. #define INTEL_DP_C_CLONE_BIT 12
  95. #define INTEL_DP_D_CLONE_BIT 13
  96. #define INTEL_LVDS_CLONE_BIT 14
  97. #define INTEL_DVO_TMDS_CLONE_BIT 15
  98. #define INTEL_DVO_LVDS_CLONE_BIT 16
  99. #define INTEL_EDP_CLONE_BIT 17
  100. #define INTEL_DVO_CHIP_NONE 0
  101. #define INTEL_DVO_CHIP_LVDS 1
  102. #define INTEL_DVO_CHIP_TMDS 2
  103. #define INTEL_DVO_CHIP_TVOUT 4
  104. /* drm_display_mode->private_flags */
  105. #define INTEL_MODE_PIXEL_MULTIPLIER_SHIFT (0x0)
  106. #define INTEL_MODE_PIXEL_MULTIPLIER_MASK (0xf << INTEL_MODE_PIXEL_MULTIPLIER_SHIFT)
  107. #define INTEL_MODE_DP_FORCE_6BPC (0x10)
  108. /* This flag must be set by the encoder's mode_fixup if it changes the crtc
  109. * timings in the mode to prevent the crtc fixup from overwriting them.
  110. * Currently only lvds needs that. */
  111. #define INTEL_MODE_CRTC_TIMINGS_SET (0x20)
  112. static inline void
  113. intel_mode_set_pixel_multiplier(struct drm_display_mode *mode,
  114. int multiplier)
  115. {
  116. mode->clock *= multiplier;
  117. mode->private_flags |= multiplier;
  118. }
  119. static inline int
  120. intel_mode_get_pixel_multiplier(const struct drm_display_mode *mode)
  121. {
  122. return (mode->private_flags & INTEL_MODE_PIXEL_MULTIPLIER_MASK) >> INTEL_MODE_PIXEL_MULTIPLIER_SHIFT;
  123. }
  124. struct intel_framebuffer {
  125. struct drm_framebuffer base;
  126. struct drm_i915_gem_object *obj;
  127. };
  128. struct intel_fbdev {
  129. struct drm_fb_helper helper;
  130. struct intel_framebuffer ifb;
  131. struct list_head fbdev_list;
  132. struct drm_display_mode *our_mode;
  133. };
  134. struct intel_encoder {
  135. struct drm_encoder base;
  136. int type;
  137. bool needs_tv_clock;
  138. void (*hot_plug)(struct intel_encoder *);
  139. int crtc_mask;
  140. int clone_mask;
  141. };
  142. struct intel_connector {
  143. struct drm_connector base;
  144. struct intel_encoder *encoder;
  145. };
  146. struct intel_crtc {
  147. struct drm_crtc base;
  148. enum pipe pipe;
  149. enum plane plane;
  150. u8 lut_r[256], lut_g[256], lut_b[256];
  151. int dpms_mode;
  152. bool active; /* is the crtc on? independent of the dpms mode */
  153. bool primary_disabled; /* is the crtc obscured by a plane? */
  154. bool busy; /* is scanout buffer being updated frequently? */
  155. struct timer_list idle_timer;
  156. bool lowfreq_avail;
  157. struct intel_overlay *overlay;
  158. struct intel_unpin_work *unpin_work;
  159. int fdi_lanes;
  160. /* Display surface base address adjustement for pageflips. Note that on
  161. * gen4+ this only adjusts up to a tile, offsets within a tile are
  162. * handled in the hw itself (with the TILEOFF register). */
  163. unsigned long dspaddr_offset;
  164. struct drm_i915_gem_object *cursor_bo;
  165. uint32_t cursor_addr;
  166. int16_t cursor_x, cursor_y;
  167. int16_t cursor_width, cursor_height;
  168. bool cursor_visible;
  169. unsigned int bpp;
  170. /* We can share PLLs across outputs if the timings match */
  171. struct intel_pch_pll *pch_pll;
  172. };
  173. struct intel_plane {
  174. struct drm_plane base;
  175. enum pipe pipe;
  176. struct drm_i915_gem_object *obj;
  177. int max_downscale;
  178. u32 lut_r[1024], lut_g[1024], lut_b[1024];
  179. void (*update_plane)(struct drm_plane *plane,
  180. struct drm_framebuffer *fb,
  181. struct drm_i915_gem_object *obj,
  182. int crtc_x, int crtc_y,
  183. unsigned int crtc_w, unsigned int crtc_h,
  184. uint32_t x, uint32_t y,
  185. uint32_t src_w, uint32_t src_h);
  186. void (*disable_plane)(struct drm_plane *plane);
  187. int (*update_colorkey)(struct drm_plane *plane,
  188. struct drm_intel_sprite_colorkey *key);
  189. void (*get_colorkey)(struct drm_plane *plane,
  190. struct drm_intel_sprite_colorkey *key);
  191. };
  192. struct intel_watermark_params {
  193. unsigned long fifo_size;
  194. unsigned long max_wm;
  195. unsigned long default_wm;
  196. unsigned long guard_size;
  197. unsigned long cacheline_size;
  198. };
  199. struct cxsr_latency {
  200. int is_desktop;
  201. int is_ddr3;
  202. unsigned long fsb_freq;
  203. unsigned long mem_freq;
  204. unsigned long display_sr;
  205. unsigned long display_hpll_disable;
  206. unsigned long cursor_sr;
  207. unsigned long cursor_hpll_disable;
  208. };
  209. #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
  210. #define to_intel_connector(x) container_of(x, struct intel_connector, base)
  211. #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
  212. #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
  213. #define to_intel_plane(x) container_of(x, struct intel_plane, base)
  214. #define DIP_HEADER_SIZE 5
  215. #define DIP_TYPE_AVI 0x82
  216. #define DIP_VERSION_AVI 0x2
  217. #define DIP_LEN_AVI 13
  218. #define DIP_AVI_PR_1 0
  219. #define DIP_AVI_PR_2 1
  220. #define DIP_TYPE_SPD 0x83
  221. #define DIP_VERSION_SPD 0x1
  222. #define DIP_LEN_SPD 25
  223. #define DIP_SPD_UNKNOWN 0
  224. #define DIP_SPD_DSTB 0x1
  225. #define DIP_SPD_DVDP 0x2
  226. #define DIP_SPD_DVHS 0x3
  227. #define DIP_SPD_HDDVR 0x4
  228. #define DIP_SPD_DVC 0x5
  229. #define DIP_SPD_DSC 0x6
  230. #define DIP_SPD_VCD 0x7
  231. #define DIP_SPD_GAME 0x8
  232. #define DIP_SPD_PC 0x9
  233. #define DIP_SPD_BD 0xa
  234. #define DIP_SPD_SCD 0xb
  235. struct dip_infoframe {
  236. uint8_t type; /* HB0 */
  237. uint8_t ver; /* HB1 */
  238. uint8_t len; /* HB2 - body len, not including checksum */
  239. uint8_t ecc; /* Header ECC */
  240. uint8_t checksum; /* PB0 */
  241. union {
  242. struct {
  243. /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
  244. uint8_t Y_A_B_S;
  245. /* PB2 - C 7:6, M 5:4, R 3:0 */
  246. uint8_t C_M_R;
  247. /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
  248. uint8_t ITC_EC_Q_SC;
  249. /* PB4 - VIC 6:0 */
  250. uint8_t VIC;
  251. /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
  252. uint8_t YQ_CN_PR;
  253. /* PB6 to PB13 */
  254. uint16_t top_bar_end;
  255. uint16_t bottom_bar_start;
  256. uint16_t left_bar_end;
  257. uint16_t right_bar_start;
  258. } __attribute__ ((packed)) avi;
  259. struct {
  260. uint8_t vn[8];
  261. uint8_t pd[16];
  262. uint8_t sdi;
  263. } __attribute__ ((packed)) spd;
  264. uint8_t payload[27];
  265. } __attribute__ ((packed)) body;
  266. } __attribute__((packed));
  267. struct intel_hdmi {
  268. struct intel_encoder base;
  269. u32 sdvox_reg;
  270. int ddc_bus;
  271. int ddi_port;
  272. uint32_t color_range;
  273. bool has_hdmi_sink;
  274. bool has_audio;
  275. enum hdmi_force_audio force_audio;
  276. void (*write_infoframe)(struct drm_encoder *encoder,
  277. struct dip_infoframe *frame);
  278. void (*set_infoframes)(struct drm_encoder *encoder,
  279. struct drm_display_mode *adjusted_mode);
  280. };
  281. static inline struct drm_crtc *
  282. intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
  283. {
  284. struct drm_i915_private *dev_priv = dev->dev_private;
  285. return dev_priv->pipe_to_crtc_mapping[pipe];
  286. }
  287. static inline struct drm_crtc *
  288. intel_get_crtc_for_plane(struct drm_device *dev, int plane)
  289. {
  290. struct drm_i915_private *dev_priv = dev->dev_private;
  291. return dev_priv->plane_to_crtc_mapping[plane];
  292. }
  293. struct intel_unpin_work {
  294. struct work_struct work;
  295. struct drm_device *dev;
  296. struct drm_i915_gem_object *old_fb_obj;
  297. struct drm_i915_gem_object *pending_flip_obj;
  298. struct drm_pending_vblank_event *event;
  299. int pending;
  300. bool enable_stall_check;
  301. };
  302. struct intel_fbc_work {
  303. struct delayed_work work;
  304. struct drm_crtc *crtc;
  305. struct drm_framebuffer *fb;
  306. int interval;
  307. };
  308. int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
  309. extern void intel_attach_force_audio_property(struct drm_connector *connector);
  310. extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
  311. extern void intel_crt_init(struct drm_device *dev);
  312. extern void intel_hdmi_init(struct drm_device *dev, int sdvox_reg);
  313. extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
  314. extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
  315. extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
  316. bool is_sdvob);
  317. extern void intel_dvo_init(struct drm_device *dev);
  318. extern void intel_tv_init(struct drm_device *dev);
  319. extern void intel_mark_busy(struct drm_device *dev,
  320. struct drm_i915_gem_object *obj);
  321. extern bool intel_lvds_init(struct drm_device *dev);
  322. extern void intel_dp_init(struct drm_device *dev, int dp_reg);
  323. void
  324. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  325. struct drm_display_mode *adjusted_mode);
  326. extern bool intel_dpd_is_edp(struct drm_device *dev);
  327. extern void intel_edp_link_config(struct intel_encoder *, int *, int *);
  328. extern int intel_edp_target_clock(struct intel_encoder *,
  329. struct drm_display_mode *mode);
  330. extern bool intel_encoder_is_pch_edp(struct drm_encoder *encoder);
  331. extern int intel_plane_init(struct drm_device *dev, enum pipe pipe);
  332. extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  333. enum plane plane);
  334. void intel_sanitize_pm(struct drm_device *dev);
  335. /* intel_panel.c */
  336. extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
  337. struct drm_display_mode *adjusted_mode);
  338. extern void intel_pch_panel_fitting(struct drm_device *dev,
  339. int fitting_mode,
  340. const struct drm_display_mode *mode,
  341. struct drm_display_mode *adjusted_mode);
  342. extern u32 intel_panel_get_max_backlight(struct drm_device *dev);
  343. extern u32 intel_panel_get_backlight(struct drm_device *dev);
  344. extern void intel_panel_set_backlight(struct drm_device *dev, u32 level);
  345. extern int intel_panel_setup_backlight(struct drm_device *dev);
  346. extern void intel_panel_enable_backlight(struct drm_device *dev,
  347. enum pipe pipe);
  348. extern void intel_panel_disable_backlight(struct drm_device *dev);
  349. extern void intel_panel_destroy_backlight(struct drm_device *dev);
  350. extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
  351. extern void intel_crtc_load_lut(struct drm_crtc *crtc);
  352. extern void intel_encoder_prepare(struct drm_encoder *encoder);
  353. extern void intel_encoder_commit(struct drm_encoder *encoder);
  354. extern void intel_encoder_destroy(struct drm_encoder *encoder);
  355. static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
  356. {
  357. return to_intel_connector(connector)->encoder;
  358. }
  359. extern void intel_connector_attach_encoder(struct intel_connector *connector,
  360. struct intel_encoder *encoder);
  361. extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
  362. extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  363. struct drm_crtc *crtc);
  364. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  365. struct drm_file *file_priv);
  366. extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
  367. extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
  368. struct intel_load_detect_pipe {
  369. struct drm_framebuffer *release_fb;
  370. bool load_detect_temp;
  371. int dpms_mode;
  372. };
  373. extern bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
  374. struct drm_connector *connector,
  375. struct drm_display_mode *mode,
  376. struct intel_load_detect_pipe *old);
  377. extern void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
  378. struct drm_connector *connector,
  379. struct intel_load_detect_pipe *old);
  380. extern void intelfb_restore(void);
  381. extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  382. u16 blue, int regno);
  383. extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  384. u16 *blue, int regno);
  385. extern void intel_enable_clock_gating(struct drm_device *dev);
  386. extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
  387. struct drm_i915_gem_object *obj,
  388. struct intel_ring_buffer *pipelined);
  389. extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
  390. extern int intel_framebuffer_init(struct drm_device *dev,
  391. struct intel_framebuffer *ifb,
  392. struct drm_mode_fb_cmd2 *mode_cmd,
  393. struct drm_i915_gem_object *obj);
  394. extern int intel_fbdev_init(struct drm_device *dev);
  395. extern void intel_fbdev_fini(struct drm_device *dev);
  396. extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
  397. extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
  398. extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
  399. extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
  400. extern void intel_setup_overlay(struct drm_device *dev);
  401. extern void intel_cleanup_overlay(struct drm_device *dev);
  402. extern int intel_overlay_switch_off(struct intel_overlay *overlay);
  403. extern int intel_overlay_put_image(struct drm_device *dev, void *data,
  404. struct drm_file *file_priv);
  405. extern int intel_overlay_attrs(struct drm_device *dev, void *data,
  406. struct drm_file *file_priv);
  407. extern void intel_fb_output_poll_changed(struct drm_device *dev);
  408. extern void intel_fb_restore_mode(struct drm_device *dev);
  409. extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  410. bool state);
  411. #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
  412. #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
  413. extern void intel_init_clock_gating(struct drm_device *dev);
  414. extern void intel_write_eld(struct drm_encoder *encoder,
  415. struct drm_display_mode *mode);
  416. extern void intel_cpt_verify_modeset(struct drm_device *dev, int pipe);
  417. extern void intel_prepare_ddi(struct drm_device *dev);
  418. extern void hsw_fdi_link_train(struct drm_crtc *crtc);
  419. extern void intel_ddi_init(struct drm_device *dev, enum port port);
  420. /* For use by IVB LP watermark workaround in intel_sprite.c */
  421. extern void intel_update_watermarks(struct drm_device *dev);
  422. extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  423. uint32_t sprite_width,
  424. int pixel_size);
  425. extern void intel_update_linetime_watermarks(struct drm_device *dev, int pipe,
  426. struct drm_display_mode *mode);
  427. extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  428. struct drm_file *file_priv);
  429. extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  430. struct drm_file *file_priv);
  431. extern u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg);
  432. /* Power-related functions, located in intel_pm.c */
  433. extern void intel_init_pm(struct drm_device *dev);
  434. /* FBC */
  435. extern bool intel_fbc_enabled(struct drm_device *dev);
  436. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  437. extern void intel_update_fbc(struct drm_device *dev);
  438. /* IPS */
  439. extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
  440. extern void intel_gpu_ips_teardown(void);
  441. extern void intel_init_power_wells(struct drm_device *dev);
  442. extern void intel_enable_gt_powersave(struct drm_device *dev);
  443. extern void intel_disable_gt_powersave(struct drm_device *dev);
  444. extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
  445. extern void ironlake_teardown_rc6(struct drm_device *dev);
  446. extern void intel_ddi_dpms(struct drm_encoder *encoder, int mode);
  447. extern void intel_ddi_mode_set(struct drm_encoder *encoder,
  448. struct drm_display_mode *mode,
  449. struct drm_display_mode *adjusted_mode);
  450. #endif /* __INTEL_DRV_H__ */