i915_reg.h 160 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
  27. #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
  28. #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
  29. #define _MASKED_BIT_DISABLE(a) ((a) << 16)
  30. /*
  31. * The Bridge device's PCI config space has information about the
  32. * fb aperture size and the amount of pre-reserved memory.
  33. * This is all handled in the intel-gtt.ko module. i915.ko only
  34. * cares about the vga bit for the vga rbiter.
  35. */
  36. #define INTEL_GMCH_CTRL 0x52
  37. #define INTEL_GMCH_VGA_DISABLE (1 << 1)
  38. /* PCI config space */
  39. #define HPLLCC 0xc0 /* 855 only */
  40. #define GC_CLOCK_CONTROL_MASK (0xf << 0)
  41. #define GC_CLOCK_133_200 (0 << 0)
  42. #define GC_CLOCK_100_200 (1 << 0)
  43. #define GC_CLOCK_100_133 (2 << 0)
  44. #define GC_CLOCK_166_250 (3 << 0)
  45. #define GCFGC2 0xda
  46. #define GCFGC 0xf0 /* 915+ only */
  47. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  48. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  49. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  50. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  51. #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
  52. #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
  53. #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
  54. #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
  55. #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
  56. #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
  57. #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
  58. #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
  59. #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
  60. #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
  61. #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
  62. #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  63. #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  64. #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
  65. #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
  66. #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
  67. #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  68. #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  69. #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
  70. #define LBB 0xf4
  71. /* Graphics reset regs */
  72. #define I965_GDRST 0xc0 /* PCI config register */
  73. #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
  74. #define GRDOM_FULL (0<<2)
  75. #define GRDOM_RENDER (1<<2)
  76. #define GRDOM_MEDIA (3<<2)
  77. #define GRDOM_RESET_ENABLE (1<<0)
  78. #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
  79. #define GEN6_MBC_SNPCR_SHIFT 21
  80. #define GEN6_MBC_SNPCR_MASK (3<<21)
  81. #define GEN6_MBC_SNPCR_MAX (0<<21)
  82. #define GEN6_MBC_SNPCR_MED (1<<21)
  83. #define GEN6_MBC_SNPCR_LOW (2<<21)
  84. #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
  85. #define GEN6_MBCTL 0x0907c
  86. #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
  87. #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
  88. #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
  89. #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
  90. #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
  91. #define GEN6_GDRST 0x941c
  92. #define GEN6_GRDOM_FULL (1 << 0)
  93. #define GEN6_GRDOM_RENDER (1 << 1)
  94. #define GEN6_GRDOM_MEDIA (1 << 2)
  95. #define GEN6_GRDOM_BLT (1 << 3)
  96. /* PPGTT stuff */
  97. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  98. #define GEN6_PDE_VALID (1 << 0)
  99. #define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
  100. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  101. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  102. #define GEN6_PTE_VALID (1 << 0)
  103. #define GEN6_PTE_UNCACHED (1 << 1)
  104. #define GEN6_PTE_CACHE_LLC (2 << 1)
  105. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  106. #define GEN6_PTE_CACHE_BITS (3 << 1)
  107. #define GEN6_PTE_GFDT (1 << 3)
  108. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  109. #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
  110. #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
  111. #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
  112. #define PP_DIR_DCLV_2G 0xffffffff
  113. #define GAM_ECOCHK 0x4090
  114. #define ECOCHK_SNB_BIT (1<<10)
  115. #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
  116. #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
  117. #define GAC_ECO_BITS 0x14090
  118. #define ECOBITS_PPGTT_CACHE64B (3<<8)
  119. #define ECOBITS_PPGTT_CACHE4B (0<<8)
  120. #define GAB_CTL 0x24000
  121. #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
  122. /* VGA stuff */
  123. #define VGA_ST01_MDA 0x3ba
  124. #define VGA_ST01_CGA 0x3da
  125. #define VGA_MSR_WRITE 0x3c2
  126. #define VGA_MSR_READ 0x3cc
  127. #define VGA_MSR_MEM_EN (1<<1)
  128. #define VGA_MSR_CGA_MODE (1<<0)
  129. #define VGA_SR_INDEX 0x3c4
  130. #define VGA_SR_DATA 0x3c5
  131. #define VGA_AR_INDEX 0x3c0
  132. #define VGA_AR_VID_EN (1<<5)
  133. #define VGA_AR_DATA_WRITE 0x3c0
  134. #define VGA_AR_DATA_READ 0x3c1
  135. #define VGA_GR_INDEX 0x3ce
  136. #define VGA_GR_DATA 0x3cf
  137. /* GR05 */
  138. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  139. #define VGA_GR_MEM_READ_MODE_PLANE 1
  140. /* GR06 */
  141. #define VGA_GR_MEM_MODE_MASK 0xc
  142. #define VGA_GR_MEM_MODE_SHIFT 2
  143. #define VGA_GR_MEM_A0000_AFFFF 0
  144. #define VGA_GR_MEM_A0000_BFFFF 1
  145. #define VGA_GR_MEM_B0000_B7FFF 2
  146. #define VGA_GR_MEM_B0000_BFFFF 3
  147. #define VGA_DACMASK 0x3c6
  148. #define VGA_DACRX 0x3c7
  149. #define VGA_DACWX 0x3c8
  150. #define VGA_DACDATA 0x3c9
  151. #define VGA_CR_INDEX_MDA 0x3b4
  152. #define VGA_CR_DATA_MDA 0x3b5
  153. #define VGA_CR_INDEX_CGA 0x3d4
  154. #define VGA_CR_DATA_CGA 0x3d5
  155. /*
  156. * Memory interface instructions used by the kernel
  157. */
  158. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  159. #define MI_NOOP MI_INSTR(0, 0)
  160. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  161. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  162. #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
  163. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  164. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  165. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  166. #define MI_FLUSH MI_INSTR(0x04, 0)
  167. #define MI_READ_FLUSH (1 << 0)
  168. #define MI_EXE_FLUSH (1 << 1)
  169. #define MI_NO_WRITE_FLUSH (1 << 2)
  170. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  171. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  172. #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
  173. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  174. #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
  175. #define MI_SUSPEND_FLUSH_EN (1<<0)
  176. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  177. #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
  178. #define MI_OVERLAY_CONTINUE (0x0<<21)
  179. #define MI_OVERLAY_ON (0x1<<21)
  180. #define MI_OVERLAY_OFF (0x2<<21)
  181. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  182. #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
  183. #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
  184. #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
  185. /* IVB has funny definitions for which plane to flip. */
  186. #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
  187. #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
  188. #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
  189. #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
  190. #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
  191. #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
  192. #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
  193. #define MI_ARB_ENABLE (1<<0)
  194. #define MI_ARB_DISABLE (0<<0)
  195. #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
  196. #define MI_MM_SPACE_GTT (1<<8)
  197. #define MI_MM_SPACE_PHYSICAL (0<<8)
  198. #define MI_SAVE_EXT_STATE_EN (1<<3)
  199. #define MI_RESTORE_EXT_STATE_EN (1<<2)
  200. #define MI_FORCE_RESTORE (1<<1)
  201. #define MI_RESTORE_INHIBIT (1<<0)
  202. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  203. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  204. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  205. #define MI_STORE_DWORD_INDEX_SHIFT 2
  206. /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
  207. * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
  208. * simply ignores the register load under certain conditions.
  209. * - One can actually load arbitrary many arbitrary registers: Simply issue x
  210. * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
  211. */
  212. #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
  213. #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
  214. #define MI_INVALIDATE_TLB (1<<18)
  215. #define MI_INVALIDATE_BSD (1<<7)
  216. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  217. #define MI_BATCH_NON_SECURE (1)
  218. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  219. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  220. #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
  221. #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
  222. #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
  223. #define MI_SEMAPHORE_UPDATE (1<<21)
  224. #define MI_SEMAPHORE_COMPARE (1<<20)
  225. #define MI_SEMAPHORE_REGISTER (1<<18)
  226. #define MI_SEMAPHORE_SYNC_RV (2<<16)
  227. #define MI_SEMAPHORE_SYNC_RB (0<<16)
  228. #define MI_SEMAPHORE_SYNC_VR (0<<16)
  229. #define MI_SEMAPHORE_SYNC_VB (2<<16)
  230. #define MI_SEMAPHORE_SYNC_BR (2<<16)
  231. #define MI_SEMAPHORE_SYNC_BV (0<<16)
  232. #define MI_SEMAPHORE_SYNC_INVALID (1<<0)
  233. /*
  234. * 3D instructions used by the kernel
  235. */
  236. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  237. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  238. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  239. #define SC_UPDATE_SCISSOR (0x1<<1)
  240. #define SC_ENABLE_MASK (0x1<<0)
  241. #define SC_ENABLE (0x1<<0)
  242. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  243. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  244. #define SCI_YMIN_MASK (0xffff<<16)
  245. #define SCI_XMIN_MASK (0xffff<<0)
  246. #define SCI_YMAX_MASK (0xffff<<16)
  247. #define SCI_XMAX_MASK (0xffff<<0)
  248. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  249. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  250. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  251. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  252. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  253. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  254. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  255. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  256. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  257. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  258. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  259. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  260. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  261. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  262. #define BLT_DEPTH_8 (0<<24)
  263. #define BLT_DEPTH_16_565 (1<<24)
  264. #define BLT_DEPTH_16_1555 (2<<24)
  265. #define BLT_DEPTH_32 (3<<24)
  266. #define BLT_ROP_GXCOPY (0xcc<<16)
  267. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  268. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  269. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  270. #define ASYNC_FLIP (1<<22)
  271. #define DISPLAY_PLANE_A (0<<20)
  272. #define DISPLAY_PLANE_B (1<<20)
  273. #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
  274. #define PIPE_CONTROL_CS_STALL (1<<20)
  275. #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
  276. #define PIPE_CONTROL_QW_WRITE (1<<14)
  277. #define PIPE_CONTROL_DEPTH_STALL (1<<13)
  278. #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
  279. #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
  280. #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
  281. #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
  282. #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
  283. #define PIPE_CONTROL_NOTIFY (1<<8)
  284. #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
  285. #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
  286. #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
  287. #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
  288. #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
  289. #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
  290. /*
  291. * Reset registers
  292. */
  293. #define DEBUG_RESET_I830 0x6070
  294. #define DEBUG_RESET_FULL (1<<7)
  295. #define DEBUG_RESET_RENDER (1<<8)
  296. #define DEBUG_RESET_DISPLAY (1<<9)
  297. /*
  298. * DPIO - a special bus for various display related registers to hide behind:
  299. * 0x800c: m1, m2, n, p1, p2, k dividers
  300. * 0x8014: REF and SFR select
  301. * 0x8014: N divider, VCO select
  302. * 0x801c/3c: core clock bits
  303. * 0x8048/68: low pass filter coefficients
  304. * 0x8100: fast clock controls
  305. */
  306. #define DPIO_PKT 0x2100
  307. #define DPIO_RID (0<<24)
  308. #define DPIO_OP_WRITE (1<<16)
  309. #define DPIO_OP_READ (0<<16)
  310. #define DPIO_PORTID (0x12<<8)
  311. #define DPIO_BYTE (0xf<<4)
  312. #define DPIO_BUSY (1<<0) /* status only */
  313. #define DPIO_DATA 0x2104
  314. #define DPIO_REG 0x2108
  315. #define DPIO_CTL 0x2110
  316. #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
  317. #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
  318. #define DPIO_SFR_BYPASS (1<<1)
  319. #define DPIO_RESET (1<<0)
  320. #define _DPIO_DIV_A 0x800c
  321. #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
  322. #define DPIO_K_SHIFT (24) /* 4 bits */
  323. #define DPIO_P1_SHIFT (21) /* 3 bits */
  324. #define DPIO_P2_SHIFT (16) /* 5 bits */
  325. #define DPIO_N_SHIFT (12) /* 4 bits */
  326. #define DPIO_ENABLE_CALIBRATION (1<<11)
  327. #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
  328. #define DPIO_M2DIV_MASK 0xff
  329. #define _DPIO_DIV_B 0x802c
  330. #define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
  331. #define _DPIO_REFSFR_A 0x8014
  332. #define DPIO_REFSEL_OVERRIDE 27
  333. #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
  334. #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
  335. #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
  336. #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
  337. #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
  338. #define _DPIO_REFSFR_B 0x8034
  339. #define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
  340. #define _DPIO_CORE_CLK_A 0x801c
  341. #define _DPIO_CORE_CLK_B 0x803c
  342. #define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
  343. #define _DPIO_LFP_COEFF_A 0x8048
  344. #define _DPIO_LFP_COEFF_B 0x8068
  345. #define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
  346. #define DPIO_FASTCLK_DISABLE 0x8100
  347. /*
  348. * Fence registers
  349. */
  350. #define FENCE_REG_830_0 0x2000
  351. #define FENCE_REG_945_8 0x3000
  352. #define I830_FENCE_START_MASK 0x07f80000
  353. #define I830_FENCE_TILING_Y_SHIFT 12
  354. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  355. #define I830_FENCE_PITCH_SHIFT 4
  356. #define I830_FENCE_REG_VALID (1<<0)
  357. #define I915_FENCE_MAX_PITCH_VAL 4
  358. #define I830_FENCE_MAX_PITCH_VAL 6
  359. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  360. #define I915_FENCE_START_MASK 0x0ff00000
  361. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  362. #define FENCE_REG_965_0 0x03000
  363. #define I965_FENCE_PITCH_SHIFT 2
  364. #define I965_FENCE_TILING_Y_SHIFT 1
  365. #define I965_FENCE_REG_VALID (1<<0)
  366. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  367. #define FENCE_REG_SANDYBRIDGE_0 0x100000
  368. #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
  369. /* control register for cpu gtt access */
  370. #define TILECTL 0x101000
  371. #define TILECTL_SWZCTL (1 << 0)
  372. #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
  373. #define TILECTL_BACKSNOOP_DIS (1 << 3)
  374. /*
  375. * Instruction and interrupt control regs
  376. */
  377. #define PGTBL_ER 0x02024
  378. #define RENDER_RING_BASE 0x02000
  379. #define BSD_RING_BASE 0x04000
  380. #define GEN6_BSD_RING_BASE 0x12000
  381. #define BLT_RING_BASE 0x22000
  382. #define RING_TAIL(base) ((base)+0x30)
  383. #define RING_HEAD(base) ((base)+0x34)
  384. #define RING_START(base) ((base)+0x38)
  385. #define RING_CTL(base) ((base)+0x3c)
  386. #define RING_SYNC_0(base) ((base)+0x40)
  387. #define RING_SYNC_1(base) ((base)+0x44)
  388. #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
  389. #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
  390. #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
  391. #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
  392. #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
  393. #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
  394. #define RING_MAX_IDLE(base) ((base)+0x54)
  395. #define RING_HWS_PGA(base) ((base)+0x80)
  396. #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
  397. #define ARB_MODE 0x04030
  398. #define ARB_MODE_SWIZZLE_SNB (1<<4)
  399. #define ARB_MODE_SWIZZLE_IVB (1<<5)
  400. #define RENDER_HWS_PGA_GEN7 (0x04080)
  401. #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
  402. #define DONE_REG 0x40b0
  403. #define BSD_HWS_PGA_GEN7 (0x04180)
  404. #define BLT_HWS_PGA_GEN7 (0x04280)
  405. #define RING_ACTHD(base) ((base)+0x74)
  406. #define RING_NOPID(base) ((base)+0x94)
  407. #define RING_IMR(base) ((base)+0xa8)
  408. #define TAIL_ADDR 0x001FFFF8
  409. #define HEAD_WRAP_COUNT 0xFFE00000
  410. #define HEAD_WRAP_ONE 0x00200000
  411. #define HEAD_ADDR 0x001FFFFC
  412. #define RING_NR_PAGES 0x001FF000
  413. #define RING_REPORT_MASK 0x00000006
  414. #define RING_REPORT_64K 0x00000002
  415. #define RING_REPORT_128K 0x00000004
  416. #define RING_NO_REPORT 0x00000000
  417. #define RING_VALID_MASK 0x00000001
  418. #define RING_VALID 0x00000001
  419. #define RING_INVALID 0x00000000
  420. #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
  421. #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
  422. #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
  423. #if 0
  424. #define PRB0_TAIL 0x02030
  425. #define PRB0_HEAD 0x02034
  426. #define PRB0_START 0x02038
  427. #define PRB0_CTL 0x0203c
  428. #define PRB1_TAIL 0x02040 /* 915+ only */
  429. #define PRB1_HEAD 0x02044 /* 915+ only */
  430. #define PRB1_START 0x02048 /* 915+ only */
  431. #define PRB1_CTL 0x0204c /* 915+ only */
  432. #endif
  433. #define IPEIR_I965 0x02064
  434. #define IPEHR_I965 0x02068
  435. #define INSTDONE_I965 0x0206c
  436. #define RING_IPEIR(base) ((base)+0x64)
  437. #define RING_IPEHR(base) ((base)+0x68)
  438. #define RING_INSTDONE(base) ((base)+0x6c)
  439. #define RING_INSTPS(base) ((base)+0x70)
  440. #define RING_DMA_FADD(base) ((base)+0x78)
  441. #define RING_INSTPM(base) ((base)+0xc0)
  442. #define INSTPS 0x02070 /* 965+ only */
  443. #define INSTDONE1 0x0207c /* 965+ only */
  444. #define ACTHD_I965 0x02074
  445. #define HWS_PGA 0x02080
  446. #define HWS_ADDRESS_MASK 0xfffff000
  447. #define HWS_START_ADDRESS_SHIFT 4
  448. #define PWRCTXA 0x2088 /* 965GM+ only */
  449. #define PWRCTX_EN (1<<0)
  450. #define IPEIR 0x02088
  451. #define IPEHR 0x0208c
  452. #define INSTDONE 0x02090
  453. #define NOPID 0x02094
  454. #define HWSTAM 0x02098
  455. #define DMA_FADD_I8XX 0x020d0
  456. #define ERROR_GEN6 0x040a0
  457. /* GM45+ chicken bits -- debug workaround bits that may be required
  458. * for various sorts of correct behavior. The top 16 bits of each are
  459. * the enables for writing to the corresponding low bit.
  460. */
  461. #define _3D_CHICKEN 0x02084
  462. #define _3D_CHICKEN2 0x0208c
  463. /* Disables pipelining of read flushes past the SF-WIZ interface.
  464. * Required on all Ironlake steppings according to the B-Spec, but the
  465. * particular danger of not doing so is not specified.
  466. */
  467. # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
  468. #define _3D_CHICKEN3 0x02090
  469. #define _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL (1 << 5)
  470. #define MI_MODE 0x0209c
  471. # define VS_TIMER_DISPATCH (1 << 6)
  472. # define MI_FLUSH_ENABLE (1 << 12)
  473. #define GFX_MODE 0x02520
  474. #define GFX_MODE_GEN7 0x0229c
  475. #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
  476. #define GFX_RUN_LIST_ENABLE (1<<15)
  477. #define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
  478. #define GFX_SURFACE_FAULT_ENABLE (1<<12)
  479. #define GFX_REPLAY_MODE (1<<11)
  480. #define GFX_PSMI_GRANULARITY (1<<10)
  481. #define GFX_PPGTT_ENABLE (1<<9)
  482. #define SCPD0 0x0209c /* 915+ only */
  483. #define IER 0x020a0
  484. #define IIR 0x020a4
  485. #define IMR 0x020a8
  486. #define ISR 0x020ac
  487. #define VLV_IIR_RW 0x182084
  488. #define VLV_IER 0x1820a0
  489. #define VLV_IIR 0x1820a4
  490. #define VLV_IMR 0x1820a8
  491. #define VLV_ISR 0x1820ac
  492. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  493. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  494. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  495. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
  496. #define I915_HWB_OOM_INTERRUPT (1<<13)
  497. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  498. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  499. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  500. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  501. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  502. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  503. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  504. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  505. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  506. #define I915_DEBUG_INTERRUPT (1<<2)
  507. #define I915_USER_INTERRUPT (1<<1)
  508. #define I915_ASLE_INTERRUPT (1<<0)
  509. #define I915_BSD_USER_INTERRUPT (1<<25)
  510. #define EIR 0x020b0
  511. #define EMR 0x020b4
  512. #define ESR 0x020b8
  513. #define GM45_ERROR_PAGE_TABLE (1<<5)
  514. #define GM45_ERROR_MEM_PRIV (1<<4)
  515. #define I915_ERROR_PAGE_TABLE (1<<4)
  516. #define GM45_ERROR_CP_PRIV (1<<3)
  517. #define I915_ERROR_MEMORY_REFRESH (1<<1)
  518. #define I915_ERROR_INSTRUCTION (1<<0)
  519. #define INSTPM 0x020c0
  520. #define INSTPM_SELF_EN (1<<12) /* 915GM only */
  521. #define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
  522. will not assert AGPBUSY# and will only
  523. be delivered when out of C3. */
  524. #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
  525. #define ACTHD 0x020c8
  526. #define FW_BLC 0x020d8
  527. #define FW_BLC2 0x020dc
  528. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  529. #define FW_BLC_SELF_EN_MASK (1<<31)
  530. #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
  531. #define FW_BLC_SELF_EN (1<<15) /* 945 only */
  532. #define MM_BURST_LENGTH 0x00700000
  533. #define MM_FIFO_WATERMARK 0x0001F000
  534. #define LM_BURST_LENGTH 0x00000700
  535. #define LM_FIFO_WATERMARK 0x0000001F
  536. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  537. /* Make render/texture TLB fetches lower priorty than associated data
  538. * fetches. This is not turned on by default
  539. */
  540. #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
  541. /* Isoch request wait on GTT enable (Display A/B/C streams).
  542. * Make isoch requests stall on the TLB update. May cause
  543. * display underruns (test mode only)
  544. */
  545. #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
  546. /* Block grant count for isoch requests when block count is
  547. * set to a finite value.
  548. */
  549. #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
  550. #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
  551. #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
  552. #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
  553. #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
  554. /* Enable render writes to complete in C2/C3/C4 power states.
  555. * If this isn't enabled, render writes are prevented in low
  556. * power states. That seems bad to me.
  557. */
  558. #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
  559. /* This acknowledges an async flip immediately instead
  560. * of waiting for 2TLB fetches.
  561. */
  562. #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
  563. /* Enables non-sequential data reads through arbiter
  564. */
  565. #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
  566. /* Disable FSB snooping of cacheable write cycles from binner/render
  567. * command stream
  568. */
  569. #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
  570. /* Arbiter time slice for non-isoch streams */
  571. #define MI_ARB_TIME_SLICE_MASK (7 << 5)
  572. #define MI_ARB_TIME_SLICE_1 (0 << 5)
  573. #define MI_ARB_TIME_SLICE_2 (1 << 5)
  574. #define MI_ARB_TIME_SLICE_4 (2 << 5)
  575. #define MI_ARB_TIME_SLICE_6 (3 << 5)
  576. #define MI_ARB_TIME_SLICE_8 (4 << 5)
  577. #define MI_ARB_TIME_SLICE_10 (5 << 5)
  578. #define MI_ARB_TIME_SLICE_14 (6 << 5)
  579. #define MI_ARB_TIME_SLICE_16 (7 << 5)
  580. /* Low priority grace period page size */
  581. #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
  582. #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
  583. /* Disable display A/B trickle feed */
  584. #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
  585. /* Set display plane priority */
  586. #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
  587. #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
  588. #define CACHE_MODE_0 0x02120 /* 915+ only */
  589. #define CM0_IZ_OPT_DISABLE (1<<6)
  590. #define CM0_ZR_OPT_DISABLE (1<<5)
  591. #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
  592. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  593. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  594. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  595. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  596. #define BB_ADDR 0x02140 /* 8 bytes */
  597. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  598. #define ECOSKPD 0x021d0
  599. #define ECO_GATING_CX_ONLY (1<<3)
  600. #define ECO_FLIP_DONE (1<<0)
  601. #define CACHE_MODE_1 0x7004 /* IVB+ */
  602. #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
  603. /* GEN6 interrupt control
  604. * Note that the per-ring interrupt bits do alias with the global interrupt bits
  605. * in GTIMR. */
  606. #define GEN6_RENDER_HWSTAM 0x2098
  607. #define GEN6_RENDER_IMR 0x20a8
  608. #define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
  609. #define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
  610. #define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
  611. #define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
  612. #define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
  613. #define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
  614. #define GEN6_RENDER_SYNC_STATUS (1 << 2)
  615. #define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
  616. #define GEN6_RENDER_USER_INTERRUPT (1 << 0)
  617. #define GEN6_BLITTER_HWSTAM 0x22098
  618. #define GEN6_BLITTER_IMR 0x220a8
  619. #define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
  620. #define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
  621. #define GEN6_BLITTER_SYNC_STATUS (1 << 24)
  622. #define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
  623. #define GEN6_BLITTER_ECOSKPD 0x221d0
  624. #define GEN6_BLITTER_LOCK_SHIFT 16
  625. #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
  626. #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
  627. #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
  628. #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
  629. #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
  630. #define GEN6_BSD_GO_INDICATOR (1 << 4)
  631. #define GEN6_BSD_HWSTAM 0x12098
  632. #define GEN6_BSD_IMR 0x120a8
  633. #define GEN6_BSD_USER_INTERRUPT (1 << 12)
  634. #define GEN6_BSD_RNCID 0x12198
  635. #define GEN7_FF_THREAD_MODE 0x20a0
  636. #define GEN7_FF_SCHED_MASK 0x0077070
  637. #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
  638. #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
  639. #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
  640. #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
  641. #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
  642. #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
  643. #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
  644. #define GEN7_FF_VS_SCHED_HW (0x0<<12)
  645. #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
  646. #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
  647. #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
  648. #define GEN7_FF_DS_SCHED_HW (0x0<<4)
  649. /*
  650. * Framebuffer compression (915+ only)
  651. */
  652. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  653. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  654. #define FBC_CONTROL 0x03208
  655. #define FBC_CTL_EN (1<<31)
  656. #define FBC_CTL_PERIODIC (1<<30)
  657. #define FBC_CTL_INTERVAL_SHIFT (16)
  658. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  659. #define FBC_CTL_C3_IDLE (1<<13)
  660. #define FBC_CTL_STRIDE_SHIFT (5)
  661. #define FBC_CTL_FENCENO (1<<0)
  662. #define FBC_COMMAND 0x0320c
  663. #define FBC_CMD_COMPRESS (1<<0)
  664. #define FBC_STATUS 0x03210
  665. #define FBC_STAT_COMPRESSING (1<<31)
  666. #define FBC_STAT_COMPRESSED (1<<30)
  667. #define FBC_STAT_MODIFIED (1<<29)
  668. #define FBC_STAT_CURRENT_LINE (1<<0)
  669. #define FBC_CONTROL2 0x03214
  670. #define FBC_CTL_FENCE_DBL (0<<4)
  671. #define FBC_CTL_IDLE_IMM (0<<2)
  672. #define FBC_CTL_IDLE_FULL (1<<2)
  673. #define FBC_CTL_IDLE_LINE (2<<2)
  674. #define FBC_CTL_IDLE_DEBUG (3<<2)
  675. #define FBC_CTL_CPU_FENCE (1<<1)
  676. #define FBC_CTL_PLANEA (0<<0)
  677. #define FBC_CTL_PLANEB (1<<0)
  678. #define FBC_FENCE_OFF 0x0321b
  679. #define FBC_TAG 0x03300
  680. #define FBC_LL_SIZE (1536)
  681. /* Framebuffer compression for GM45+ */
  682. #define DPFC_CB_BASE 0x3200
  683. #define DPFC_CONTROL 0x3208
  684. #define DPFC_CTL_EN (1<<31)
  685. #define DPFC_CTL_PLANEA (0<<30)
  686. #define DPFC_CTL_PLANEB (1<<30)
  687. #define DPFC_CTL_FENCE_EN (1<<29)
  688. #define DPFC_CTL_PERSISTENT_MODE (1<<25)
  689. #define DPFC_SR_EN (1<<10)
  690. #define DPFC_CTL_LIMIT_1X (0<<6)
  691. #define DPFC_CTL_LIMIT_2X (1<<6)
  692. #define DPFC_CTL_LIMIT_4X (2<<6)
  693. #define DPFC_RECOMP_CTL 0x320c
  694. #define DPFC_RECOMP_STALL_EN (1<<27)
  695. #define DPFC_RECOMP_STALL_WM_SHIFT (16)
  696. #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
  697. #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
  698. #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
  699. #define DPFC_STATUS 0x3210
  700. #define DPFC_INVAL_SEG_SHIFT (16)
  701. #define DPFC_INVAL_SEG_MASK (0x07ff0000)
  702. #define DPFC_COMP_SEG_SHIFT (0)
  703. #define DPFC_COMP_SEG_MASK (0x000003ff)
  704. #define DPFC_STATUS2 0x3214
  705. #define DPFC_FENCE_YOFF 0x3218
  706. #define DPFC_CHICKEN 0x3224
  707. #define DPFC_HT_MODIFY (1<<31)
  708. /* Framebuffer compression for Ironlake */
  709. #define ILK_DPFC_CB_BASE 0x43200
  710. #define ILK_DPFC_CONTROL 0x43208
  711. /* The bit 28-8 is reserved */
  712. #define DPFC_RESERVED (0x1FFFFF00)
  713. #define ILK_DPFC_RECOMP_CTL 0x4320c
  714. #define ILK_DPFC_STATUS 0x43210
  715. #define ILK_DPFC_FENCE_YOFF 0x43218
  716. #define ILK_DPFC_CHICKEN 0x43224
  717. #define ILK_FBC_RT_BASE 0x2128
  718. #define ILK_FBC_RT_VALID (1<<0)
  719. #define ILK_DISPLAY_CHICKEN1 0x42000
  720. #define ILK_FBCQ_DIS (1<<22)
  721. #define ILK_PABSTRETCH_DIS (1<<21)
  722. /*
  723. * Framebuffer compression for Sandybridge
  724. *
  725. * The following two registers are of type GTTMMADR
  726. */
  727. #define SNB_DPFC_CTL_SA 0x100100
  728. #define SNB_CPU_FENCE_ENABLE (1<<29)
  729. #define DPFC_CPU_FENCE_OFFSET 0x100104
  730. /*
  731. * GPIO regs
  732. */
  733. #define GPIOA 0x5010
  734. #define GPIOB 0x5014
  735. #define GPIOC 0x5018
  736. #define GPIOD 0x501c
  737. #define GPIOE 0x5020
  738. #define GPIOF 0x5024
  739. #define GPIOG 0x5028
  740. #define GPIOH 0x502c
  741. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  742. # define GPIO_CLOCK_DIR_IN (0 << 1)
  743. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  744. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  745. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  746. # define GPIO_CLOCK_VAL_IN (1 << 4)
  747. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  748. # define GPIO_DATA_DIR_MASK (1 << 8)
  749. # define GPIO_DATA_DIR_IN (0 << 9)
  750. # define GPIO_DATA_DIR_OUT (1 << 9)
  751. # define GPIO_DATA_VAL_MASK (1 << 10)
  752. # define GPIO_DATA_VAL_OUT (1 << 11)
  753. # define GPIO_DATA_VAL_IN (1 << 12)
  754. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  755. #define GMBUS0 0x5100 /* clock/port select */
  756. #define GMBUS_RATE_100KHZ (0<<8)
  757. #define GMBUS_RATE_50KHZ (1<<8)
  758. #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
  759. #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
  760. #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
  761. #define GMBUS_PORT_DISABLED 0
  762. #define GMBUS_PORT_SSC 1
  763. #define GMBUS_PORT_VGADDC 2
  764. #define GMBUS_PORT_PANEL 3
  765. #define GMBUS_PORT_DPC 4 /* HDMIC */
  766. #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
  767. #define GMBUS_PORT_DPD 6 /* HDMID */
  768. #define GMBUS_PORT_RESERVED 7 /* 7 reserved */
  769. #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
  770. #define GMBUS1 0x5104 /* command/status */
  771. #define GMBUS_SW_CLR_INT (1<<31)
  772. #define GMBUS_SW_RDY (1<<30)
  773. #define GMBUS_ENT (1<<29) /* enable timeout */
  774. #define GMBUS_CYCLE_NONE (0<<25)
  775. #define GMBUS_CYCLE_WAIT (1<<25)
  776. #define GMBUS_CYCLE_INDEX (2<<25)
  777. #define GMBUS_CYCLE_STOP (4<<25)
  778. #define GMBUS_BYTE_COUNT_SHIFT 16
  779. #define GMBUS_SLAVE_INDEX_SHIFT 8
  780. #define GMBUS_SLAVE_ADDR_SHIFT 1
  781. #define GMBUS_SLAVE_READ (1<<0)
  782. #define GMBUS_SLAVE_WRITE (0<<0)
  783. #define GMBUS2 0x5108 /* status */
  784. #define GMBUS_INUSE (1<<15)
  785. #define GMBUS_HW_WAIT_PHASE (1<<14)
  786. #define GMBUS_STALL_TIMEOUT (1<<13)
  787. #define GMBUS_INT (1<<12)
  788. #define GMBUS_HW_RDY (1<<11)
  789. #define GMBUS_SATOER (1<<10)
  790. #define GMBUS_ACTIVE (1<<9)
  791. #define GMBUS3 0x510c /* data buffer bytes 3-0 */
  792. #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
  793. #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
  794. #define GMBUS_NAK_EN (1<<3)
  795. #define GMBUS_IDLE_EN (1<<2)
  796. #define GMBUS_HW_WAIT_EN (1<<1)
  797. #define GMBUS_HW_RDY_EN (1<<0)
  798. #define GMBUS5 0x5120 /* byte index */
  799. #define GMBUS_2BYTE_INDEX_EN (1<<31)
  800. /*
  801. * Clock control & power management
  802. */
  803. #define VGA0 0x6000
  804. #define VGA1 0x6004
  805. #define VGA_PD 0x6010
  806. #define VGA0_PD_P2_DIV_4 (1 << 7)
  807. #define VGA0_PD_P1_DIV_2 (1 << 5)
  808. #define VGA0_PD_P1_SHIFT 0
  809. #define VGA0_PD_P1_MASK (0x1f << 0)
  810. #define VGA1_PD_P2_DIV_4 (1 << 15)
  811. #define VGA1_PD_P1_DIV_2 (1 << 13)
  812. #define VGA1_PD_P1_SHIFT 8
  813. #define VGA1_PD_P1_MASK (0x1f << 8)
  814. #define _DPLL_A 0x06014
  815. #define _DPLL_B 0x06018
  816. #define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
  817. #define DPLL_VCO_ENABLE (1 << 31)
  818. #define DPLL_DVO_HIGH_SPEED (1 << 30)
  819. #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
  820. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  821. #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
  822. #define DPLL_VGA_MODE_DIS (1 << 28)
  823. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  824. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  825. #define DPLL_MODE_MASK (3 << 26)
  826. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  827. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  828. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  829. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  830. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  831. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  832. #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
  833. #define DPLL_LOCK_VLV (1<<15)
  834. #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
  835. #define SRX_INDEX 0x3c4
  836. #define SRX_DATA 0x3c5
  837. #define SR01 1
  838. #define SR01_SCREEN_OFF (1<<5)
  839. #define PPCR 0x61204
  840. #define PPCR_ON (1<<0)
  841. #define DVOB 0x61140
  842. #define DVOB_ON (1<<31)
  843. #define DVOC 0x61160
  844. #define DVOC_ON (1<<31)
  845. #define LVDS 0x61180
  846. #define LVDS_ON (1<<31)
  847. /* Scratch pad debug 0 reg:
  848. */
  849. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  850. /*
  851. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  852. * this field (only one bit may be set).
  853. */
  854. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  855. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  856. #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
  857. /* i830, required in DVO non-gang */
  858. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  859. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  860. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  861. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  862. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  863. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  864. #define PLL_REF_INPUT_MASK (3 << 13)
  865. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  866. /* Ironlake */
  867. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  868. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  869. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  870. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  871. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  872. /*
  873. * Parallel to Serial Load Pulse phase selection.
  874. * Selects the phase for the 10X DPLL clock for the PCIe
  875. * digital display port. The range is 4 to 13; 10 or more
  876. * is just a flip delay. The default is 6
  877. */
  878. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  879. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  880. /*
  881. * SDVO multiplier for 945G/GM. Not used on 965.
  882. */
  883. #define SDVO_MULTIPLIER_MASK 0x000000ff
  884. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  885. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  886. #define _DPLL_A_MD 0x0601c /* 965+ only */
  887. /*
  888. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  889. *
  890. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  891. */
  892. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  893. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  894. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  895. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  896. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  897. /*
  898. * SDVO/UDI pixel multiplier.
  899. *
  900. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  901. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  902. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  903. * dummy bytes in the datastream at an increased clock rate, with both sides of
  904. * the link knowing how many bytes are fill.
  905. *
  906. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  907. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  908. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  909. * through an SDVO command.
  910. *
  911. * This register field has values of multiplication factor minus 1, with
  912. * a maximum multiplier of 5 for SDVO.
  913. */
  914. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  915. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  916. /*
  917. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  918. * This best be set to the default value (3) or the CRT won't work. No,
  919. * I don't entirely understand what this does...
  920. */
  921. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  922. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  923. #define _DPLL_B_MD 0x06020 /* 965+ only */
  924. #define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
  925. #define _FPA0 0x06040
  926. #define _FPA1 0x06044
  927. #define _FPB0 0x06048
  928. #define _FPB1 0x0604c
  929. #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
  930. #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
  931. #define FP_N_DIV_MASK 0x003f0000
  932. #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
  933. #define FP_N_DIV_SHIFT 16
  934. #define FP_M1_DIV_MASK 0x00003f00
  935. #define FP_M1_DIV_SHIFT 8
  936. #define FP_M2_DIV_MASK 0x0000003f
  937. #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
  938. #define FP_M2_DIV_SHIFT 0
  939. #define DPLL_TEST 0x606c
  940. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  941. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  942. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  943. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  944. #define DPLLB_TEST_N_BYPASS (1 << 19)
  945. #define DPLLB_TEST_M_BYPASS (1 << 18)
  946. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  947. #define DPLLA_TEST_N_BYPASS (1 << 3)
  948. #define DPLLA_TEST_M_BYPASS (1 << 2)
  949. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  950. #define D_STATE 0x6104
  951. #define DSTATE_GFX_RESET_I830 (1<<6)
  952. #define DSTATE_PLL_D3_OFF (1<<3)
  953. #define DSTATE_GFX_CLOCK_GATING (1<<1)
  954. #define DSTATE_DOT_CLOCK_GATING (1<<0)
  955. #define DSPCLK_GATE_D 0x6200
  956. # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
  957. # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
  958. # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
  959. # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
  960. # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
  961. # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
  962. # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
  963. # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
  964. # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
  965. # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
  966. # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
  967. # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
  968. # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
  969. # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
  970. # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
  971. # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
  972. # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
  973. # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
  974. # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
  975. # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
  976. # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
  977. # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  978. # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
  979. # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
  980. # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
  981. # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
  982. # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
  983. # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
  984. /**
  985. * This bit must be set on the 830 to prevent hangs when turning off the
  986. * overlay scaler.
  987. */
  988. # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
  989. # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
  990. # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
  991. # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
  992. # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
  993. #define RENCLK_GATE_D1 0x6204
  994. # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
  995. # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
  996. # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
  997. # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
  998. # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
  999. # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
  1000. # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
  1001. # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
  1002. # define MAG_CLOCK_GATE_DISABLE (1 << 5)
  1003. /** This bit must be unset on 855,865 */
  1004. # define MECI_CLOCK_GATE_DISABLE (1 << 4)
  1005. # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
  1006. # define MEC_CLOCK_GATE_DISABLE (1 << 2)
  1007. # define MECO_CLOCK_GATE_DISABLE (1 << 1)
  1008. /** This bit must be set on 855,865. */
  1009. # define SV_CLOCK_GATE_DISABLE (1 << 0)
  1010. # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
  1011. # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
  1012. # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
  1013. # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
  1014. # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
  1015. # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
  1016. # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
  1017. # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
  1018. # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
  1019. # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
  1020. # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
  1021. # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
  1022. # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
  1023. # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
  1024. # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
  1025. # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
  1026. # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
  1027. # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
  1028. /** This bit must always be set on 965G/965GM */
  1029. # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
  1030. # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
  1031. # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
  1032. # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
  1033. # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
  1034. # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
  1035. /** This bit must always be set on 965G */
  1036. # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
  1037. # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
  1038. # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
  1039. # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
  1040. # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
  1041. # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
  1042. # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
  1043. # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
  1044. # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
  1045. # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
  1046. # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
  1047. # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
  1048. # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
  1049. # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
  1050. # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
  1051. # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
  1052. # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
  1053. # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
  1054. # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
  1055. #define RENCLK_GATE_D2 0x6208
  1056. #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
  1057. #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
  1058. #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
  1059. #define RAMCLK_GATE_D 0x6210 /* CRL only */
  1060. #define DEUC 0x6214 /* CRL only */
  1061. #define FW_BLC_SELF_VLV 0x6500
  1062. #define FW_CSPWRDWNEN (1<<15)
  1063. /*
  1064. * Palette regs
  1065. */
  1066. #define _PALETTE_A 0x0a000
  1067. #define _PALETTE_B 0x0a800
  1068. #define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
  1069. /* MCH MMIO space */
  1070. /*
  1071. * MCHBAR mirror.
  1072. *
  1073. * This mirrors the MCHBAR MMIO space whose location is determined by
  1074. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  1075. * every way. It is not accessible from the CP register read instructions.
  1076. *
  1077. */
  1078. #define MCHBAR_MIRROR_BASE 0x10000
  1079. #define MCHBAR_MIRROR_BASE_SNB 0x140000
  1080. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  1081. #define DCC 0x10200
  1082. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  1083. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  1084. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  1085. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  1086. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  1087. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  1088. /** Pineview MCH register contains DDR3 setting */
  1089. #define CSHRDDR3CTL 0x101a8
  1090. #define CSHRDDR3CTL_DDR3 (1 << 2)
  1091. /** 965 MCH register controlling DRAM channel configuration */
  1092. #define C0DRB3 0x10206
  1093. #define C1DRB3 0x10606
  1094. /** snb MCH registers for reading the DRAM channel configuration */
  1095. #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
  1096. #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
  1097. #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
  1098. #define MAD_DIMM_ECC_MASK (0x3 << 24)
  1099. #define MAD_DIMM_ECC_OFF (0x0 << 24)
  1100. #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
  1101. #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
  1102. #define MAD_DIMM_ECC_ON (0x3 << 24)
  1103. #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
  1104. #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
  1105. #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
  1106. #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
  1107. #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
  1108. #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
  1109. #define MAD_DIMM_A_SELECT (0x1 << 16)
  1110. /* DIMM sizes are in multiples of 256mb. */
  1111. #define MAD_DIMM_B_SIZE_SHIFT 8
  1112. #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
  1113. #define MAD_DIMM_A_SIZE_SHIFT 0
  1114. #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
  1115. /* Clocking configuration register */
  1116. #define CLKCFG 0x10c00
  1117. #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
  1118. #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
  1119. #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
  1120. #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
  1121. #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
  1122. #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
  1123. /* Note, below two are guess */
  1124. #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
  1125. #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
  1126. #define CLKCFG_FSB_MASK (7 << 0)
  1127. #define CLKCFG_MEM_533 (1 << 4)
  1128. #define CLKCFG_MEM_667 (2 << 4)
  1129. #define CLKCFG_MEM_800 (3 << 4)
  1130. #define CLKCFG_MEM_MASK (7 << 4)
  1131. #define TSC1 0x11001
  1132. #define TSE (1<<0)
  1133. #define TR1 0x11006
  1134. #define TSFS 0x11020
  1135. #define TSFS_SLOPE_MASK 0x0000ff00
  1136. #define TSFS_SLOPE_SHIFT 8
  1137. #define TSFS_INTR_MASK 0x000000ff
  1138. #define CRSTANDVID 0x11100
  1139. #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
  1140. #define PXVFREQ_PX_MASK 0x7f000000
  1141. #define PXVFREQ_PX_SHIFT 24
  1142. #define VIDFREQ_BASE 0x11110
  1143. #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
  1144. #define VIDFREQ2 0x11114
  1145. #define VIDFREQ3 0x11118
  1146. #define VIDFREQ4 0x1111c
  1147. #define VIDFREQ_P0_MASK 0x1f000000
  1148. #define VIDFREQ_P0_SHIFT 24
  1149. #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
  1150. #define VIDFREQ_P0_CSCLK_SHIFT 20
  1151. #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
  1152. #define VIDFREQ_P0_CRCLK_SHIFT 16
  1153. #define VIDFREQ_P1_MASK 0x00001f00
  1154. #define VIDFREQ_P1_SHIFT 8
  1155. #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
  1156. #define VIDFREQ_P1_CSCLK_SHIFT 4
  1157. #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
  1158. #define INTTOEXT_BASE_ILK 0x11300
  1159. #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
  1160. #define INTTOEXT_MAP3_SHIFT 24
  1161. #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
  1162. #define INTTOEXT_MAP2_SHIFT 16
  1163. #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
  1164. #define INTTOEXT_MAP1_SHIFT 8
  1165. #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
  1166. #define INTTOEXT_MAP0_SHIFT 0
  1167. #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
  1168. #define MEMSWCTL 0x11170 /* Ironlake only */
  1169. #define MEMCTL_CMD_MASK 0xe000
  1170. #define MEMCTL_CMD_SHIFT 13
  1171. #define MEMCTL_CMD_RCLK_OFF 0
  1172. #define MEMCTL_CMD_RCLK_ON 1
  1173. #define MEMCTL_CMD_CHFREQ 2
  1174. #define MEMCTL_CMD_CHVID 3
  1175. #define MEMCTL_CMD_VMMOFF 4
  1176. #define MEMCTL_CMD_VMMON 5
  1177. #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
  1178. when command complete */
  1179. #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
  1180. #define MEMCTL_FREQ_SHIFT 8
  1181. #define MEMCTL_SFCAVM (1<<7)
  1182. #define MEMCTL_TGT_VID_MASK 0x007f
  1183. #define MEMIHYST 0x1117c
  1184. #define MEMINTREN 0x11180 /* 16 bits */
  1185. #define MEMINT_RSEXIT_EN (1<<8)
  1186. #define MEMINT_CX_SUPR_EN (1<<7)
  1187. #define MEMINT_CONT_BUSY_EN (1<<6)
  1188. #define MEMINT_AVG_BUSY_EN (1<<5)
  1189. #define MEMINT_EVAL_CHG_EN (1<<4)
  1190. #define MEMINT_MON_IDLE_EN (1<<3)
  1191. #define MEMINT_UP_EVAL_EN (1<<2)
  1192. #define MEMINT_DOWN_EVAL_EN (1<<1)
  1193. #define MEMINT_SW_CMD_EN (1<<0)
  1194. #define MEMINTRSTR 0x11182 /* 16 bits */
  1195. #define MEM_RSEXIT_MASK 0xc000
  1196. #define MEM_RSEXIT_SHIFT 14
  1197. #define MEM_CONT_BUSY_MASK 0x3000
  1198. #define MEM_CONT_BUSY_SHIFT 12
  1199. #define MEM_AVG_BUSY_MASK 0x0c00
  1200. #define MEM_AVG_BUSY_SHIFT 10
  1201. #define MEM_EVAL_CHG_MASK 0x0300
  1202. #define MEM_EVAL_BUSY_SHIFT 8
  1203. #define MEM_MON_IDLE_MASK 0x00c0
  1204. #define MEM_MON_IDLE_SHIFT 6
  1205. #define MEM_UP_EVAL_MASK 0x0030
  1206. #define MEM_UP_EVAL_SHIFT 4
  1207. #define MEM_DOWN_EVAL_MASK 0x000c
  1208. #define MEM_DOWN_EVAL_SHIFT 2
  1209. #define MEM_SW_CMD_MASK 0x0003
  1210. #define MEM_INT_STEER_GFX 0
  1211. #define MEM_INT_STEER_CMR 1
  1212. #define MEM_INT_STEER_SMI 2
  1213. #define MEM_INT_STEER_SCI 3
  1214. #define MEMINTRSTS 0x11184
  1215. #define MEMINT_RSEXIT (1<<7)
  1216. #define MEMINT_CONT_BUSY (1<<6)
  1217. #define MEMINT_AVG_BUSY (1<<5)
  1218. #define MEMINT_EVAL_CHG (1<<4)
  1219. #define MEMINT_MON_IDLE (1<<3)
  1220. #define MEMINT_UP_EVAL (1<<2)
  1221. #define MEMINT_DOWN_EVAL (1<<1)
  1222. #define MEMINT_SW_CMD (1<<0)
  1223. #define MEMMODECTL 0x11190
  1224. #define MEMMODE_BOOST_EN (1<<31)
  1225. #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
  1226. #define MEMMODE_BOOST_FREQ_SHIFT 24
  1227. #define MEMMODE_IDLE_MODE_MASK 0x00030000
  1228. #define MEMMODE_IDLE_MODE_SHIFT 16
  1229. #define MEMMODE_IDLE_MODE_EVAL 0
  1230. #define MEMMODE_IDLE_MODE_CONT 1
  1231. #define MEMMODE_HWIDLE_EN (1<<15)
  1232. #define MEMMODE_SWMODE_EN (1<<14)
  1233. #define MEMMODE_RCLK_GATE (1<<13)
  1234. #define MEMMODE_HW_UPDATE (1<<12)
  1235. #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
  1236. #define MEMMODE_FSTART_SHIFT 8
  1237. #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
  1238. #define MEMMODE_FMAX_SHIFT 4
  1239. #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
  1240. #define RCBMAXAVG 0x1119c
  1241. #define MEMSWCTL2 0x1119e /* Cantiga only */
  1242. #define SWMEMCMD_RENDER_OFF (0 << 13)
  1243. #define SWMEMCMD_RENDER_ON (1 << 13)
  1244. #define SWMEMCMD_SWFREQ (2 << 13)
  1245. #define SWMEMCMD_TARVID (3 << 13)
  1246. #define SWMEMCMD_VRM_OFF (4 << 13)
  1247. #define SWMEMCMD_VRM_ON (5 << 13)
  1248. #define CMDSTS (1<<12)
  1249. #define SFCAVM (1<<11)
  1250. #define SWFREQ_MASK 0x0380 /* P0-7 */
  1251. #define SWFREQ_SHIFT 7
  1252. #define TARVID_MASK 0x001f
  1253. #define MEMSTAT_CTG 0x111a0
  1254. #define RCBMINAVG 0x111a0
  1255. #define RCUPEI 0x111b0
  1256. #define RCDNEI 0x111b4
  1257. #define RSTDBYCTL 0x111b8
  1258. #define RS1EN (1<<31)
  1259. #define RS2EN (1<<30)
  1260. #define RS3EN (1<<29)
  1261. #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
  1262. #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
  1263. #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
  1264. #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
  1265. #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
  1266. #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
  1267. #define RSX_STATUS_MASK (7<<20)
  1268. #define RSX_STATUS_ON (0<<20)
  1269. #define RSX_STATUS_RC1 (1<<20)
  1270. #define RSX_STATUS_RC1E (2<<20)
  1271. #define RSX_STATUS_RS1 (3<<20)
  1272. #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
  1273. #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
  1274. #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
  1275. #define RSX_STATUS_RSVD2 (7<<20)
  1276. #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
  1277. #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
  1278. #define JRSC (1<<17) /* rsx coupled to cpu c-state */
  1279. #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
  1280. #define RS1CONTSAV_MASK (3<<14)
  1281. #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
  1282. #define RS1CONTSAV_RSVD (1<<14)
  1283. #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
  1284. #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
  1285. #define NORMSLEXLAT_MASK (3<<12)
  1286. #define SLOW_RS123 (0<<12)
  1287. #define SLOW_RS23 (1<<12)
  1288. #define SLOW_RS3 (2<<12)
  1289. #define NORMAL_RS123 (3<<12)
  1290. #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
  1291. #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
  1292. #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
  1293. #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
  1294. #define RS_CSTATE_MASK (3<<4)
  1295. #define RS_CSTATE_C367_RS1 (0<<4)
  1296. #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
  1297. #define RS_CSTATE_RSVD (2<<4)
  1298. #define RS_CSTATE_C367_RS2 (3<<4)
  1299. #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
  1300. #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
  1301. #define VIDCTL 0x111c0
  1302. #define VIDSTS 0x111c8
  1303. #define VIDSTART 0x111cc /* 8 bits */
  1304. #define MEMSTAT_ILK 0x111f8
  1305. #define MEMSTAT_VID_MASK 0x7f00
  1306. #define MEMSTAT_VID_SHIFT 8
  1307. #define MEMSTAT_PSTATE_MASK 0x00f8
  1308. #define MEMSTAT_PSTATE_SHIFT 3
  1309. #define MEMSTAT_MON_ACTV (1<<2)
  1310. #define MEMSTAT_SRC_CTL_MASK 0x0003
  1311. #define MEMSTAT_SRC_CTL_CORE 0
  1312. #define MEMSTAT_SRC_CTL_TRB 1
  1313. #define MEMSTAT_SRC_CTL_THM 2
  1314. #define MEMSTAT_SRC_CTL_STDBY 3
  1315. #define RCPREVBSYTUPAVG 0x113b8
  1316. #define RCPREVBSYTDNAVG 0x113bc
  1317. #define PMMISC 0x11214
  1318. #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
  1319. #define SDEW 0x1124c
  1320. #define CSIEW0 0x11250
  1321. #define CSIEW1 0x11254
  1322. #define CSIEW2 0x11258
  1323. #define PEW 0x1125c
  1324. #define DEW 0x11270
  1325. #define MCHAFE 0x112c0
  1326. #define CSIEC 0x112e0
  1327. #define DMIEC 0x112e4
  1328. #define DDREC 0x112e8
  1329. #define PEG0EC 0x112ec
  1330. #define PEG1EC 0x112f0
  1331. #define GFXEC 0x112f4
  1332. #define RPPREVBSYTUPAVG 0x113b8
  1333. #define RPPREVBSYTDNAVG 0x113bc
  1334. #define ECR 0x11600
  1335. #define ECR_GPFE (1<<31)
  1336. #define ECR_IMONE (1<<30)
  1337. #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
  1338. #define OGW0 0x11608
  1339. #define OGW1 0x1160c
  1340. #define EG0 0x11610
  1341. #define EG1 0x11614
  1342. #define EG2 0x11618
  1343. #define EG3 0x1161c
  1344. #define EG4 0x11620
  1345. #define EG5 0x11624
  1346. #define EG6 0x11628
  1347. #define EG7 0x1162c
  1348. #define PXW 0x11664
  1349. #define PXWL 0x11680
  1350. #define LCFUSE02 0x116c0
  1351. #define LCFUSE_HIV_MASK 0x000000ff
  1352. #define CSIPLL0 0x12c10
  1353. #define DDRMPLL1 0X12c20
  1354. #define PEG_BAND_GAP_DATA 0x14d68
  1355. #define GEN6_GT_THREAD_STATUS_REG 0x13805c
  1356. #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
  1357. #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
  1358. #define GEN6_GT_PERF_STATUS 0x145948
  1359. #define GEN6_RP_STATE_LIMITS 0x145994
  1360. #define GEN6_RP_STATE_CAP 0x145998
  1361. /*
  1362. * Logical Context regs
  1363. */
  1364. #define CCID 0x2180
  1365. #define CCID_EN (1<<0)
  1366. #define CXT_SIZE 0x21a0
  1367. #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
  1368. #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
  1369. #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
  1370. #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
  1371. #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
  1372. #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
  1373. GEN6_CXT_RING_SIZE(cxt_reg) + \
  1374. GEN6_CXT_RENDER_SIZE(cxt_reg) + \
  1375. GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
  1376. GEN6_CXT_PIPELINE_SIZE(cxt_reg))
  1377. #define GEN7_CXT_SIZE 0x21a8
  1378. #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
  1379. #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
  1380. #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
  1381. #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
  1382. #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
  1383. #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
  1384. #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
  1385. GEN7_CXT_RING_SIZE(ctx_reg) + \
  1386. GEN7_CXT_RENDER_SIZE(ctx_reg) + \
  1387. GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
  1388. GEN7_CXT_GT1_SIZE(ctx_reg) + \
  1389. GEN7_CXT_VFSTATE_SIZE(ctx_reg))
  1390. /*
  1391. * Overlay regs
  1392. */
  1393. #define OVADD 0x30000
  1394. #define DOVSTA 0x30008
  1395. #define OC_BUF (0x3<<20)
  1396. #define OGAMC5 0x30010
  1397. #define OGAMC4 0x30014
  1398. #define OGAMC3 0x30018
  1399. #define OGAMC2 0x3001c
  1400. #define OGAMC1 0x30020
  1401. #define OGAMC0 0x30024
  1402. /*
  1403. * Display engine regs
  1404. */
  1405. /* Pipe A timing regs */
  1406. #define _HTOTAL_A 0x60000
  1407. #define _HBLANK_A 0x60004
  1408. #define _HSYNC_A 0x60008
  1409. #define _VTOTAL_A 0x6000c
  1410. #define _VBLANK_A 0x60010
  1411. #define _VSYNC_A 0x60014
  1412. #define _PIPEASRC 0x6001c
  1413. #define _BCLRPAT_A 0x60020
  1414. #define _VSYNCSHIFT_A 0x60028
  1415. /* Pipe B timing regs */
  1416. #define _HTOTAL_B 0x61000
  1417. #define _HBLANK_B 0x61004
  1418. #define _HSYNC_B 0x61008
  1419. #define _VTOTAL_B 0x6100c
  1420. #define _VBLANK_B 0x61010
  1421. #define _VSYNC_B 0x61014
  1422. #define _PIPEBSRC 0x6101c
  1423. #define _BCLRPAT_B 0x61020
  1424. #define _VSYNCSHIFT_B 0x61028
  1425. #define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
  1426. #define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
  1427. #define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
  1428. #define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
  1429. #define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
  1430. #define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
  1431. #define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
  1432. #define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
  1433. /* VGA port control */
  1434. #define ADPA 0x61100
  1435. #define ADPA_DAC_ENABLE (1<<31)
  1436. #define ADPA_DAC_DISABLE 0
  1437. #define ADPA_PIPE_SELECT_MASK (1<<30)
  1438. #define ADPA_PIPE_A_SELECT 0
  1439. #define ADPA_PIPE_B_SELECT (1<<30)
  1440. #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
  1441. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  1442. #define ADPA_SETS_HVPOLARITY 0
  1443. #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
  1444. #define ADPA_VSYNC_CNTL_ENABLE 0
  1445. #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
  1446. #define ADPA_HSYNC_CNTL_ENABLE 0
  1447. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  1448. #define ADPA_VSYNC_ACTIVE_LOW 0
  1449. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  1450. #define ADPA_HSYNC_ACTIVE_LOW 0
  1451. #define ADPA_DPMS_MASK (~(3<<10))
  1452. #define ADPA_DPMS_ON (0<<10)
  1453. #define ADPA_DPMS_SUSPEND (1<<10)
  1454. #define ADPA_DPMS_STANDBY (2<<10)
  1455. #define ADPA_DPMS_OFF (3<<10)
  1456. /* Hotplug control (945+ only) */
  1457. #define PORT_HOTPLUG_EN 0x61110
  1458. #define HDMIB_HOTPLUG_INT_EN (1 << 29)
  1459. #define DPB_HOTPLUG_INT_EN (1 << 29)
  1460. #define HDMIC_HOTPLUG_INT_EN (1 << 28)
  1461. #define DPC_HOTPLUG_INT_EN (1 << 28)
  1462. #define HDMID_HOTPLUG_INT_EN (1 << 27)
  1463. #define DPD_HOTPLUG_INT_EN (1 << 27)
  1464. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  1465. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  1466. #define TV_HOTPLUG_INT_EN (1 << 18)
  1467. #define CRT_HOTPLUG_INT_EN (1 << 9)
  1468. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  1469. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  1470. /* must use period 64 on GM45 according to docs */
  1471. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  1472. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  1473. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  1474. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  1475. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  1476. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  1477. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  1478. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  1479. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  1480. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  1481. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  1482. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  1483. #define PORT_HOTPLUG_STAT 0x61114
  1484. /* HDMI/DP bits are gen4+ */
  1485. #define DPB_HOTPLUG_LIVE_STATUS (1 << 29)
  1486. #define DPC_HOTPLUG_LIVE_STATUS (1 << 28)
  1487. #define DPD_HOTPLUG_LIVE_STATUS (1 << 27)
  1488. #define DPD_HOTPLUG_INT_STATUS (3 << 21)
  1489. #define DPC_HOTPLUG_INT_STATUS (3 << 19)
  1490. #define DPB_HOTPLUG_INT_STATUS (3 << 17)
  1491. /* HDMI bits are shared with the DP bits */
  1492. #define HDMIB_HOTPLUG_LIVE_STATUS (1 << 29)
  1493. #define HDMIC_HOTPLUG_LIVE_STATUS (1 << 28)
  1494. #define HDMID_HOTPLUG_LIVE_STATUS (1 << 27)
  1495. #define HDMID_HOTPLUG_INT_STATUS (3 << 21)
  1496. #define HDMIC_HOTPLUG_INT_STATUS (3 << 19)
  1497. #define HDMIB_HOTPLUG_INT_STATUS (3 << 17)
  1498. /* CRT/TV common between gen3+ */
  1499. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  1500. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  1501. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  1502. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  1503. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  1504. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  1505. /* SDVO is different across gen3/4 */
  1506. #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
  1507. #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
  1508. #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
  1509. #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
  1510. #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
  1511. #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
  1512. /* SDVO port control */
  1513. #define SDVOB 0x61140
  1514. #define SDVOC 0x61160
  1515. #define SDVO_ENABLE (1 << 31)
  1516. #define SDVO_PIPE_B_SELECT (1 << 30)
  1517. #define SDVO_STALL_SELECT (1 << 29)
  1518. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  1519. /**
  1520. * 915G/GM SDVO pixel multiplier.
  1521. *
  1522. * Programmed value is multiplier - 1, up to 5x.
  1523. *
  1524. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  1525. */
  1526. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  1527. #define SDVO_PORT_MULTIPLY_SHIFT 23
  1528. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  1529. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  1530. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  1531. #define SDVOC_GANG_MODE (1 << 16)
  1532. #define SDVO_ENCODING_SDVO (0x0 << 10)
  1533. #define SDVO_ENCODING_HDMI (0x2 << 10)
  1534. /** Requird for HDMI operation */
  1535. #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
  1536. #define SDVO_COLOR_RANGE_16_235 (1 << 8)
  1537. #define SDVO_BORDER_ENABLE (1 << 7)
  1538. #define SDVO_AUDIO_ENABLE (1 << 6)
  1539. /** New with 965, default is to be set */
  1540. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1541. /** New with 965, default is to be set */
  1542. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1543. #define SDVOB_PCIE_CONCURRENCY (1 << 3)
  1544. #define SDVO_DETECTED (1 << 2)
  1545. /* Bits to be preserved when writing */
  1546. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
  1547. #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
  1548. /* DVO port control */
  1549. #define DVOA 0x61120
  1550. #define DVOB 0x61140
  1551. #define DVOC 0x61160
  1552. #define DVO_ENABLE (1 << 31)
  1553. #define DVO_PIPE_B_SELECT (1 << 30)
  1554. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  1555. #define DVO_PIPE_STALL (1 << 28)
  1556. #define DVO_PIPE_STALL_TV (2 << 28)
  1557. #define DVO_PIPE_STALL_MASK (3 << 28)
  1558. #define DVO_USE_VGA_SYNC (1 << 15)
  1559. #define DVO_DATA_ORDER_I740 (0 << 14)
  1560. #define DVO_DATA_ORDER_FP (1 << 14)
  1561. #define DVO_VSYNC_DISABLE (1 << 11)
  1562. #define DVO_HSYNC_DISABLE (1 << 10)
  1563. #define DVO_VSYNC_TRISTATE (1 << 9)
  1564. #define DVO_HSYNC_TRISTATE (1 << 8)
  1565. #define DVO_BORDER_ENABLE (1 << 7)
  1566. #define DVO_DATA_ORDER_GBRG (1 << 6)
  1567. #define DVO_DATA_ORDER_RGGB (0 << 6)
  1568. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  1569. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  1570. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1571. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1572. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  1573. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  1574. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  1575. #define DVO_PRESERVE_MASK (0x7<<24)
  1576. #define DVOA_SRCDIM 0x61124
  1577. #define DVOB_SRCDIM 0x61144
  1578. #define DVOC_SRCDIM 0x61164
  1579. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  1580. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  1581. /* LVDS port control */
  1582. #define LVDS 0x61180
  1583. /*
  1584. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  1585. * the DPLL semantics change when the LVDS is assigned to that pipe.
  1586. */
  1587. #define LVDS_PORT_EN (1 << 31)
  1588. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  1589. #define LVDS_PIPEB_SELECT (1 << 30)
  1590. #define LVDS_PIPE_MASK (1 << 30)
  1591. #define LVDS_PIPE(pipe) ((pipe) << 30)
  1592. /* LVDS dithering flag on 965/g4x platform */
  1593. #define LVDS_ENABLE_DITHER (1 << 25)
  1594. /* LVDS sync polarity flags. Set to invert (i.e. negative) */
  1595. #define LVDS_VSYNC_POLARITY (1 << 21)
  1596. #define LVDS_HSYNC_POLARITY (1 << 20)
  1597. /* Enable border for unscaled (or aspect-scaled) display */
  1598. #define LVDS_BORDER_ENABLE (1 << 15)
  1599. /*
  1600. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  1601. * pixel.
  1602. */
  1603. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  1604. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  1605. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  1606. /*
  1607. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  1608. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  1609. * on.
  1610. */
  1611. #define LVDS_A3_POWER_MASK (3 << 6)
  1612. #define LVDS_A3_POWER_DOWN (0 << 6)
  1613. #define LVDS_A3_POWER_UP (3 << 6)
  1614. /*
  1615. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  1616. * is set.
  1617. */
  1618. #define LVDS_CLKB_POWER_MASK (3 << 4)
  1619. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  1620. #define LVDS_CLKB_POWER_UP (3 << 4)
  1621. /*
  1622. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  1623. * setting for whether we are in dual-channel mode. The B3 pair will
  1624. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  1625. */
  1626. #define LVDS_B0B3_POWER_MASK (3 << 2)
  1627. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  1628. #define LVDS_B0B3_POWER_UP (3 << 2)
  1629. /* Video Data Island Packet control */
  1630. #define VIDEO_DIP_DATA 0x61178
  1631. #define VIDEO_DIP_CTL 0x61170
  1632. /* Pre HSW: */
  1633. #define VIDEO_DIP_ENABLE (1 << 31)
  1634. #define VIDEO_DIP_PORT_B (1 << 29)
  1635. #define VIDEO_DIP_PORT_C (2 << 29)
  1636. #define VIDEO_DIP_PORT_D (3 << 29)
  1637. #define VIDEO_DIP_PORT_MASK (3 << 29)
  1638. #define VIDEO_DIP_ENABLE_GCP (1 << 25)
  1639. #define VIDEO_DIP_ENABLE_AVI (1 << 21)
  1640. #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
  1641. #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
  1642. #define VIDEO_DIP_ENABLE_SPD (8 << 21)
  1643. #define VIDEO_DIP_SELECT_AVI (0 << 19)
  1644. #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
  1645. #define VIDEO_DIP_SELECT_SPD (3 << 19)
  1646. #define VIDEO_DIP_SELECT_MASK (3 << 19)
  1647. #define VIDEO_DIP_FREQ_ONCE (0 << 16)
  1648. #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
  1649. #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
  1650. #define VIDEO_DIP_FREQ_MASK (3 << 16)
  1651. /* HSW and later: */
  1652. #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
  1653. #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
  1654. #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
  1655. #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
  1656. #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
  1657. #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
  1658. /* Panel power sequencing */
  1659. #define PP_STATUS 0x61200
  1660. #define PP_ON (1 << 31)
  1661. /*
  1662. * Indicates that all dependencies of the panel are on:
  1663. *
  1664. * - PLL enabled
  1665. * - pipe enabled
  1666. * - LVDS/DVOB/DVOC on
  1667. */
  1668. #define PP_READY (1 << 30)
  1669. #define PP_SEQUENCE_NONE (0 << 28)
  1670. #define PP_SEQUENCE_POWER_UP (1 << 28)
  1671. #define PP_SEQUENCE_POWER_DOWN (2 << 28)
  1672. #define PP_SEQUENCE_MASK (3 << 28)
  1673. #define PP_SEQUENCE_SHIFT 28
  1674. #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
  1675. #define PP_SEQUENCE_STATE_MASK 0x0000000f
  1676. #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
  1677. #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
  1678. #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
  1679. #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
  1680. #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
  1681. #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
  1682. #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
  1683. #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
  1684. #define PP_SEQUENCE_STATE_RESET (0xf << 0)
  1685. #define PP_CONTROL 0x61204
  1686. #define POWER_TARGET_ON (1 << 0)
  1687. #define PP_ON_DELAYS 0x61208
  1688. #define PP_OFF_DELAYS 0x6120c
  1689. #define PP_DIVISOR 0x61210
  1690. /* Panel fitting */
  1691. #define PFIT_CONTROL 0x61230
  1692. #define PFIT_ENABLE (1 << 31)
  1693. #define PFIT_PIPE_MASK (3 << 29)
  1694. #define PFIT_PIPE_SHIFT 29
  1695. #define VERT_INTERP_DISABLE (0 << 10)
  1696. #define VERT_INTERP_BILINEAR (1 << 10)
  1697. #define VERT_INTERP_MASK (3 << 10)
  1698. #define VERT_AUTO_SCALE (1 << 9)
  1699. #define HORIZ_INTERP_DISABLE (0 << 6)
  1700. #define HORIZ_INTERP_BILINEAR (1 << 6)
  1701. #define HORIZ_INTERP_MASK (3 << 6)
  1702. #define HORIZ_AUTO_SCALE (1 << 5)
  1703. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  1704. #define PFIT_FILTER_FUZZY (0 << 24)
  1705. #define PFIT_SCALING_AUTO (0 << 26)
  1706. #define PFIT_SCALING_PROGRAMMED (1 << 26)
  1707. #define PFIT_SCALING_PILLAR (2 << 26)
  1708. #define PFIT_SCALING_LETTER (3 << 26)
  1709. #define PFIT_PGM_RATIOS 0x61234
  1710. #define PFIT_VERT_SCALE_MASK 0xfff00000
  1711. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  1712. /* Pre-965 */
  1713. #define PFIT_VERT_SCALE_SHIFT 20
  1714. #define PFIT_VERT_SCALE_MASK 0xfff00000
  1715. #define PFIT_HORIZ_SCALE_SHIFT 4
  1716. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  1717. /* 965+ */
  1718. #define PFIT_VERT_SCALE_SHIFT_965 16
  1719. #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
  1720. #define PFIT_HORIZ_SCALE_SHIFT_965 0
  1721. #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
  1722. #define PFIT_AUTO_RATIOS 0x61238
  1723. /* Backlight control */
  1724. #define BLC_PWM_CTL2 0x61250 /* 965+ only */
  1725. #define BLM_PWM_ENABLE (1 << 31)
  1726. #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
  1727. #define BLM_PIPE_SELECT (1 << 29)
  1728. #define BLM_PIPE_SELECT_IVB (3 << 29)
  1729. #define BLM_PIPE_A (0 << 29)
  1730. #define BLM_PIPE_B (1 << 29)
  1731. #define BLM_PIPE_C (2 << 29) /* ivb + */
  1732. #define BLM_PIPE(pipe) ((pipe) << 29)
  1733. #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
  1734. #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
  1735. #define BLM_PHASE_IN_ENABLE (1 << 25)
  1736. #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
  1737. #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
  1738. #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
  1739. #define BLM_PHASE_IN_COUNT_SHIFT (8)
  1740. #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
  1741. #define BLM_PHASE_IN_INCR_SHIFT (0)
  1742. #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
  1743. #define BLC_PWM_CTL 0x61254
  1744. /*
  1745. * This is the most significant 15 bits of the number of backlight cycles in a
  1746. * complete cycle of the modulated backlight control.
  1747. *
  1748. * The actual value is this field multiplied by two.
  1749. */
  1750. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  1751. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  1752. #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
  1753. /*
  1754. * This is the number of cycles out of the backlight modulation cycle for which
  1755. * the backlight is on.
  1756. *
  1757. * This field must be no greater than the number of cycles in the complete
  1758. * backlight modulation cycle.
  1759. */
  1760. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  1761. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  1762. #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
  1763. #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
  1764. #define BLC_HIST_CTL 0x61260
  1765. /* New registers for PCH-split platforms. Safe where new bits show up, the
  1766. * register layout machtes with gen4 BLC_PWM_CTL[12]. */
  1767. #define BLC_PWM_CPU_CTL2 0x48250
  1768. #define BLC_PWM_CPU_CTL 0x48254
  1769. /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
  1770. * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
  1771. #define BLC_PWM_PCH_CTL1 0xc8250
  1772. #define BLM_PCH_PWM_ENABLE (1 << 31)
  1773. #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
  1774. #define BLM_PCH_POLARITY (1 << 29)
  1775. #define BLC_PWM_PCH_CTL2 0xc8254
  1776. /* TV port control */
  1777. #define TV_CTL 0x68000
  1778. /** Enables the TV encoder */
  1779. # define TV_ENC_ENABLE (1 << 31)
  1780. /** Sources the TV encoder input from pipe B instead of A. */
  1781. # define TV_ENC_PIPEB_SELECT (1 << 30)
  1782. /** Outputs composite video (DAC A only) */
  1783. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  1784. /** Outputs SVideo video (DAC B/C) */
  1785. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  1786. /** Outputs Component video (DAC A/B/C) */
  1787. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  1788. /** Outputs Composite and SVideo (DAC A/B/C) */
  1789. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  1790. # define TV_TRILEVEL_SYNC (1 << 21)
  1791. /** Enables slow sync generation (945GM only) */
  1792. # define TV_SLOW_SYNC (1 << 20)
  1793. /** Selects 4x oversampling for 480i and 576p */
  1794. # define TV_OVERSAMPLE_4X (0 << 18)
  1795. /** Selects 2x oversampling for 720p and 1080i */
  1796. # define TV_OVERSAMPLE_2X (1 << 18)
  1797. /** Selects no oversampling for 1080p */
  1798. # define TV_OVERSAMPLE_NONE (2 << 18)
  1799. /** Selects 8x oversampling */
  1800. # define TV_OVERSAMPLE_8X (3 << 18)
  1801. /** Selects progressive mode rather than interlaced */
  1802. # define TV_PROGRESSIVE (1 << 17)
  1803. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  1804. # define TV_PAL_BURST (1 << 16)
  1805. /** Field for setting delay of Y compared to C */
  1806. # define TV_YC_SKEW_MASK (7 << 12)
  1807. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  1808. # define TV_ENC_SDP_FIX (1 << 11)
  1809. /**
  1810. * Enables a fix for the 915GM only.
  1811. *
  1812. * Not sure what it does.
  1813. */
  1814. # define TV_ENC_C0_FIX (1 << 10)
  1815. /** Bits that must be preserved by software */
  1816. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  1817. # define TV_FUSE_STATE_MASK (3 << 4)
  1818. /** Read-only state that reports all features enabled */
  1819. # define TV_FUSE_STATE_ENABLED (0 << 4)
  1820. /** Read-only state that reports that Macrovision is disabled in hardware*/
  1821. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  1822. /** Read-only state that reports that TV-out is disabled in hardware. */
  1823. # define TV_FUSE_STATE_DISABLED (2 << 4)
  1824. /** Normal operation */
  1825. # define TV_TEST_MODE_NORMAL (0 << 0)
  1826. /** Encoder test pattern 1 - combo pattern */
  1827. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  1828. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  1829. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  1830. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  1831. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  1832. /** Encoder test pattern 4 - random noise */
  1833. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  1834. /** Encoder test pattern 5 - linear color ramps */
  1835. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  1836. /**
  1837. * This test mode forces the DACs to 50% of full output.
  1838. *
  1839. * This is used for load detection in combination with TVDAC_SENSE_MASK
  1840. */
  1841. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  1842. # define TV_TEST_MODE_MASK (7 << 0)
  1843. #define TV_DAC 0x68004
  1844. # define TV_DAC_SAVE 0x00ffff00
  1845. /**
  1846. * Reports that DAC state change logic has reported change (RO).
  1847. *
  1848. * This gets cleared when TV_DAC_STATE_EN is cleared
  1849. */
  1850. # define TVDAC_STATE_CHG (1 << 31)
  1851. # define TVDAC_SENSE_MASK (7 << 28)
  1852. /** Reports that DAC A voltage is above the detect threshold */
  1853. # define TVDAC_A_SENSE (1 << 30)
  1854. /** Reports that DAC B voltage is above the detect threshold */
  1855. # define TVDAC_B_SENSE (1 << 29)
  1856. /** Reports that DAC C voltage is above the detect threshold */
  1857. # define TVDAC_C_SENSE (1 << 28)
  1858. /**
  1859. * Enables DAC state detection logic, for load-based TV detection.
  1860. *
  1861. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  1862. * to off, for load detection to work.
  1863. */
  1864. # define TVDAC_STATE_CHG_EN (1 << 27)
  1865. /** Sets the DAC A sense value to high */
  1866. # define TVDAC_A_SENSE_CTL (1 << 26)
  1867. /** Sets the DAC B sense value to high */
  1868. # define TVDAC_B_SENSE_CTL (1 << 25)
  1869. /** Sets the DAC C sense value to high */
  1870. # define TVDAC_C_SENSE_CTL (1 << 24)
  1871. /** Overrides the ENC_ENABLE and DAC voltage levels */
  1872. # define DAC_CTL_OVERRIDE (1 << 7)
  1873. /** Sets the slew rate. Must be preserved in software */
  1874. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  1875. # define DAC_A_1_3_V (0 << 4)
  1876. # define DAC_A_1_1_V (1 << 4)
  1877. # define DAC_A_0_7_V (2 << 4)
  1878. # define DAC_A_MASK (3 << 4)
  1879. # define DAC_B_1_3_V (0 << 2)
  1880. # define DAC_B_1_1_V (1 << 2)
  1881. # define DAC_B_0_7_V (2 << 2)
  1882. # define DAC_B_MASK (3 << 2)
  1883. # define DAC_C_1_3_V (0 << 0)
  1884. # define DAC_C_1_1_V (1 << 0)
  1885. # define DAC_C_0_7_V (2 << 0)
  1886. # define DAC_C_MASK (3 << 0)
  1887. /**
  1888. * CSC coefficients are stored in a floating point format with 9 bits of
  1889. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  1890. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  1891. * -1 (0x3) being the only legal negative value.
  1892. */
  1893. #define TV_CSC_Y 0x68010
  1894. # define TV_RY_MASK 0x07ff0000
  1895. # define TV_RY_SHIFT 16
  1896. # define TV_GY_MASK 0x00000fff
  1897. # define TV_GY_SHIFT 0
  1898. #define TV_CSC_Y2 0x68014
  1899. # define TV_BY_MASK 0x07ff0000
  1900. # define TV_BY_SHIFT 16
  1901. /**
  1902. * Y attenuation for component video.
  1903. *
  1904. * Stored in 1.9 fixed point.
  1905. */
  1906. # define TV_AY_MASK 0x000003ff
  1907. # define TV_AY_SHIFT 0
  1908. #define TV_CSC_U 0x68018
  1909. # define TV_RU_MASK 0x07ff0000
  1910. # define TV_RU_SHIFT 16
  1911. # define TV_GU_MASK 0x000007ff
  1912. # define TV_GU_SHIFT 0
  1913. #define TV_CSC_U2 0x6801c
  1914. # define TV_BU_MASK 0x07ff0000
  1915. # define TV_BU_SHIFT 16
  1916. /**
  1917. * U attenuation for component video.
  1918. *
  1919. * Stored in 1.9 fixed point.
  1920. */
  1921. # define TV_AU_MASK 0x000003ff
  1922. # define TV_AU_SHIFT 0
  1923. #define TV_CSC_V 0x68020
  1924. # define TV_RV_MASK 0x0fff0000
  1925. # define TV_RV_SHIFT 16
  1926. # define TV_GV_MASK 0x000007ff
  1927. # define TV_GV_SHIFT 0
  1928. #define TV_CSC_V2 0x68024
  1929. # define TV_BV_MASK 0x07ff0000
  1930. # define TV_BV_SHIFT 16
  1931. /**
  1932. * V attenuation for component video.
  1933. *
  1934. * Stored in 1.9 fixed point.
  1935. */
  1936. # define TV_AV_MASK 0x000007ff
  1937. # define TV_AV_SHIFT 0
  1938. #define TV_CLR_KNOBS 0x68028
  1939. /** 2s-complement brightness adjustment */
  1940. # define TV_BRIGHTNESS_MASK 0xff000000
  1941. # define TV_BRIGHTNESS_SHIFT 24
  1942. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  1943. # define TV_CONTRAST_MASK 0x00ff0000
  1944. # define TV_CONTRAST_SHIFT 16
  1945. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  1946. # define TV_SATURATION_MASK 0x0000ff00
  1947. # define TV_SATURATION_SHIFT 8
  1948. /** Hue adjustment, as an integer phase angle in degrees */
  1949. # define TV_HUE_MASK 0x000000ff
  1950. # define TV_HUE_SHIFT 0
  1951. #define TV_CLR_LEVEL 0x6802c
  1952. /** Controls the DAC level for black */
  1953. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  1954. # define TV_BLACK_LEVEL_SHIFT 16
  1955. /** Controls the DAC level for blanking */
  1956. # define TV_BLANK_LEVEL_MASK 0x000001ff
  1957. # define TV_BLANK_LEVEL_SHIFT 0
  1958. #define TV_H_CTL_1 0x68030
  1959. /** Number of pixels in the hsync. */
  1960. # define TV_HSYNC_END_MASK 0x1fff0000
  1961. # define TV_HSYNC_END_SHIFT 16
  1962. /** Total number of pixels minus one in the line (display and blanking). */
  1963. # define TV_HTOTAL_MASK 0x00001fff
  1964. # define TV_HTOTAL_SHIFT 0
  1965. #define TV_H_CTL_2 0x68034
  1966. /** Enables the colorburst (needed for non-component color) */
  1967. # define TV_BURST_ENA (1 << 31)
  1968. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  1969. # define TV_HBURST_START_SHIFT 16
  1970. # define TV_HBURST_START_MASK 0x1fff0000
  1971. /** Length of the colorburst */
  1972. # define TV_HBURST_LEN_SHIFT 0
  1973. # define TV_HBURST_LEN_MASK 0x0001fff
  1974. #define TV_H_CTL_3 0x68038
  1975. /** End of hblank, measured in pixels minus one from start of hsync */
  1976. # define TV_HBLANK_END_SHIFT 16
  1977. # define TV_HBLANK_END_MASK 0x1fff0000
  1978. /** Start of hblank, measured in pixels minus one from start of hsync */
  1979. # define TV_HBLANK_START_SHIFT 0
  1980. # define TV_HBLANK_START_MASK 0x0001fff
  1981. #define TV_V_CTL_1 0x6803c
  1982. /** XXX */
  1983. # define TV_NBR_END_SHIFT 16
  1984. # define TV_NBR_END_MASK 0x07ff0000
  1985. /** XXX */
  1986. # define TV_VI_END_F1_SHIFT 8
  1987. # define TV_VI_END_F1_MASK 0x00003f00
  1988. /** XXX */
  1989. # define TV_VI_END_F2_SHIFT 0
  1990. # define TV_VI_END_F2_MASK 0x0000003f
  1991. #define TV_V_CTL_2 0x68040
  1992. /** Length of vsync, in half lines */
  1993. # define TV_VSYNC_LEN_MASK 0x07ff0000
  1994. # define TV_VSYNC_LEN_SHIFT 16
  1995. /** Offset of the start of vsync in field 1, measured in one less than the
  1996. * number of half lines.
  1997. */
  1998. # define TV_VSYNC_START_F1_MASK 0x00007f00
  1999. # define TV_VSYNC_START_F1_SHIFT 8
  2000. /**
  2001. * Offset of the start of vsync in field 2, measured in one less than the
  2002. * number of half lines.
  2003. */
  2004. # define TV_VSYNC_START_F2_MASK 0x0000007f
  2005. # define TV_VSYNC_START_F2_SHIFT 0
  2006. #define TV_V_CTL_3 0x68044
  2007. /** Enables generation of the equalization signal */
  2008. # define TV_EQUAL_ENA (1 << 31)
  2009. /** Length of vsync, in half lines */
  2010. # define TV_VEQ_LEN_MASK 0x007f0000
  2011. # define TV_VEQ_LEN_SHIFT 16
  2012. /** Offset of the start of equalization in field 1, measured in one less than
  2013. * the number of half lines.
  2014. */
  2015. # define TV_VEQ_START_F1_MASK 0x0007f00
  2016. # define TV_VEQ_START_F1_SHIFT 8
  2017. /**
  2018. * Offset of the start of equalization in field 2, measured in one less than
  2019. * the number of half lines.
  2020. */
  2021. # define TV_VEQ_START_F2_MASK 0x000007f
  2022. # define TV_VEQ_START_F2_SHIFT 0
  2023. #define TV_V_CTL_4 0x68048
  2024. /**
  2025. * Offset to start of vertical colorburst, measured in one less than the
  2026. * number of lines from vertical start.
  2027. */
  2028. # define TV_VBURST_START_F1_MASK 0x003f0000
  2029. # define TV_VBURST_START_F1_SHIFT 16
  2030. /**
  2031. * Offset to the end of vertical colorburst, measured in one less than the
  2032. * number of lines from the start of NBR.
  2033. */
  2034. # define TV_VBURST_END_F1_MASK 0x000000ff
  2035. # define TV_VBURST_END_F1_SHIFT 0
  2036. #define TV_V_CTL_5 0x6804c
  2037. /**
  2038. * Offset to start of vertical colorburst, measured in one less than the
  2039. * number of lines from vertical start.
  2040. */
  2041. # define TV_VBURST_START_F2_MASK 0x003f0000
  2042. # define TV_VBURST_START_F2_SHIFT 16
  2043. /**
  2044. * Offset to the end of vertical colorburst, measured in one less than the
  2045. * number of lines from the start of NBR.
  2046. */
  2047. # define TV_VBURST_END_F2_MASK 0x000000ff
  2048. # define TV_VBURST_END_F2_SHIFT 0
  2049. #define TV_V_CTL_6 0x68050
  2050. /**
  2051. * Offset to start of vertical colorburst, measured in one less than the
  2052. * number of lines from vertical start.
  2053. */
  2054. # define TV_VBURST_START_F3_MASK 0x003f0000
  2055. # define TV_VBURST_START_F3_SHIFT 16
  2056. /**
  2057. * Offset to the end of vertical colorburst, measured in one less than the
  2058. * number of lines from the start of NBR.
  2059. */
  2060. # define TV_VBURST_END_F3_MASK 0x000000ff
  2061. # define TV_VBURST_END_F3_SHIFT 0
  2062. #define TV_V_CTL_7 0x68054
  2063. /**
  2064. * Offset to start of vertical colorburst, measured in one less than the
  2065. * number of lines from vertical start.
  2066. */
  2067. # define TV_VBURST_START_F4_MASK 0x003f0000
  2068. # define TV_VBURST_START_F4_SHIFT 16
  2069. /**
  2070. * Offset to the end of vertical colorburst, measured in one less than the
  2071. * number of lines from the start of NBR.
  2072. */
  2073. # define TV_VBURST_END_F4_MASK 0x000000ff
  2074. # define TV_VBURST_END_F4_SHIFT 0
  2075. #define TV_SC_CTL_1 0x68060
  2076. /** Turns on the first subcarrier phase generation DDA */
  2077. # define TV_SC_DDA1_EN (1 << 31)
  2078. /** Turns on the first subcarrier phase generation DDA */
  2079. # define TV_SC_DDA2_EN (1 << 30)
  2080. /** Turns on the first subcarrier phase generation DDA */
  2081. # define TV_SC_DDA3_EN (1 << 29)
  2082. /** Sets the subcarrier DDA to reset frequency every other field */
  2083. # define TV_SC_RESET_EVERY_2 (0 << 24)
  2084. /** Sets the subcarrier DDA to reset frequency every fourth field */
  2085. # define TV_SC_RESET_EVERY_4 (1 << 24)
  2086. /** Sets the subcarrier DDA to reset frequency every eighth field */
  2087. # define TV_SC_RESET_EVERY_8 (2 << 24)
  2088. /** Sets the subcarrier DDA to never reset the frequency */
  2089. # define TV_SC_RESET_NEVER (3 << 24)
  2090. /** Sets the peak amplitude of the colorburst.*/
  2091. # define TV_BURST_LEVEL_MASK 0x00ff0000
  2092. # define TV_BURST_LEVEL_SHIFT 16
  2093. /** Sets the increment of the first subcarrier phase generation DDA */
  2094. # define TV_SCDDA1_INC_MASK 0x00000fff
  2095. # define TV_SCDDA1_INC_SHIFT 0
  2096. #define TV_SC_CTL_2 0x68064
  2097. /** Sets the rollover for the second subcarrier phase generation DDA */
  2098. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  2099. # define TV_SCDDA2_SIZE_SHIFT 16
  2100. /** Sets the increent of the second subcarrier phase generation DDA */
  2101. # define TV_SCDDA2_INC_MASK 0x00007fff
  2102. # define TV_SCDDA2_INC_SHIFT 0
  2103. #define TV_SC_CTL_3 0x68068
  2104. /** Sets the rollover for the third subcarrier phase generation DDA */
  2105. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  2106. # define TV_SCDDA3_SIZE_SHIFT 16
  2107. /** Sets the increent of the third subcarrier phase generation DDA */
  2108. # define TV_SCDDA3_INC_MASK 0x00007fff
  2109. # define TV_SCDDA3_INC_SHIFT 0
  2110. #define TV_WIN_POS 0x68070
  2111. /** X coordinate of the display from the start of horizontal active */
  2112. # define TV_XPOS_MASK 0x1fff0000
  2113. # define TV_XPOS_SHIFT 16
  2114. /** Y coordinate of the display from the start of vertical active (NBR) */
  2115. # define TV_YPOS_MASK 0x00000fff
  2116. # define TV_YPOS_SHIFT 0
  2117. #define TV_WIN_SIZE 0x68074
  2118. /** Horizontal size of the display window, measured in pixels*/
  2119. # define TV_XSIZE_MASK 0x1fff0000
  2120. # define TV_XSIZE_SHIFT 16
  2121. /**
  2122. * Vertical size of the display window, measured in pixels.
  2123. *
  2124. * Must be even for interlaced modes.
  2125. */
  2126. # define TV_YSIZE_MASK 0x00000fff
  2127. # define TV_YSIZE_SHIFT 0
  2128. #define TV_FILTER_CTL_1 0x68080
  2129. /**
  2130. * Enables automatic scaling calculation.
  2131. *
  2132. * If set, the rest of the registers are ignored, and the calculated values can
  2133. * be read back from the register.
  2134. */
  2135. # define TV_AUTO_SCALE (1 << 31)
  2136. /**
  2137. * Disables the vertical filter.
  2138. *
  2139. * This is required on modes more than 1024 pixels wide */
  2140. # define TV_V_FILTER_BYPASS (1 << 29)
  2141. /** Enables adaptive vertical filtering */
  2142. # define TV_VADAPT (1 << 28)
  2143. # define TV_VADAPT_MODE_MASK (3 << 26)
  2144. /** Selects the least adaptive vertical filtering mode */
  2145. # define TV_VADAPT_MODE_LEAST (0 << 26)
  2146. /** Selects the moderately adaptive vertical filtering mode */
  2147. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  2148. /** Selects the most adaptive vertical filtering mode */
  2149. # define TV_VADAPT_MODE_MOST (3 << 26)
  2150. /**
  2151. * Sets the horizontal scaling factor.
  2152. *
  2153. * This should be the fractional part of the horizontal scaling factor divided
  2154. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  2155. *
  2156. * (src width - 1) / ((oversample * dest width) - 1)
  2157. */
  2158. # define TV_HSCALE_FRAC_MASK 0x00003fff
  2159. # define TV_HSCALE_FRAC_SHIFT 0
  2160. #define TV_FILTER_CTL_2 0x68084
  2161. /**
  2162. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  2163. *
  2164. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  2165. */
  2166. # define TV_VSCALE_INT_MASK 0x00038000
  2167. # define TV_VSCALE_INT_SHIFT 15
  2168. /**
  2169. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  2170. *
  2171. * \sa TV_VSCALE_INT_MASK
  2172. */
  2173. # define TV_VSCALE_FRAC_MASK 0x00007fff
  2174. # define TV_VSCALE_FRAC_SHIFT 0
  2175. #define TV_FILTER_CTL_3 0x68088
  2176. /**
  2177. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  2178. *
  2179. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  2180. *
  2181. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  2182. */
  2183. # define TV_VSCALE_IP_INT_MASK 0x00038000
  2184. # define TV_VSCALE_IP_INT_SHIFT 15
  2185. /**
  2186. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  2187. *
  2188. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  2189. *
  2190. * \sa TV_VSCALE_IP_INT_MASK
  2191. */
  2192. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  2193. # define TV_VSCALE_IP_FRAC_SHIFT 0
  2194. #define TV_CC_CONTROL 0x68090
  2195. # define TV_CC_ENABLE (1 << 31)
  2196. /**
  2197. * Specifies which field to send the CC data in.
  2198. *
  2199. * CC data is usually sent in field 0.
  2200. */
  2201. # define TV_CC_FID_MASK (1 << 27)
  2202. # define TV_CC_FID_SHIFT 27
  2203. /** Sets the horizontal position of the CC data. Usually 135. */
  2204. # define TV_CC_HOFF_MASK 0x03ff0000
  2205. # define TV_CC_HOFF_SHIFT 16
  2206. /** Sets the vertical position of the CC data. Usually 21 */
  2207. # define TV_CC_LINE_MASK 0x0000003f
  2208. # define TV_CC_LINE_SHIFT 0
  2209. #define TV_CC_DATA 0x68094
  2210. # define TV_CC_RDY (1 << 31)
  2211. /** Second word of CC data to be transmitted. */
  2212. # define TV_CC_DATA_2_MASK 0x007f0000
  2213. # define TV_CC_DATA_2_SHIFT 16
  2214. /** First word of CC data to be transmitted. */
  2215. # define TV_CC_DATA_1_MASK 0x0000007f
  2216. # define TV_CC_DATA_1_SHIFT 0
  2217. #define TV_H_LUMA_0 0x68100
  2218. #define TV_H_LUMA_59 0x681ec
  2219. #define TV_H_CHROMA_0 0x68200
  2220. #define TV_H_CHROMA_59 0x682ec
  2221. #define TV_V_LUMA_0 0x68300
  2222. #define TV_V_LUMA_42 0x683a8
  2223. #define TV_V_CHROMA_0 0x68400
  2224. #define TV_V_CHROMA_42 0x684a8
  2225. /* Display Port */
  2226. #define DP_A 0x64000 /* eDP */
  2227. #define DP_B 0x64100
  2228. #define DP_C 0x64200
  2229. #define DP_D 0x64300
  2230. #define DP_PORT_EN (1 << 31)
  2231. #define DP_PIPEB_SELECT (1 << 30)
  2232. #define DP_PIPE_MASK (1 << 30)
  2233. /* Link training mode - select a suitable mode for each stage */
  2234. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  2235. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  2236. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  2237. #define DP_LINK_TRAIN_OFF (3 << 28)
  2238. #define DP_LINK_TRAIN_MASK (3 << 28)
  2239. #define DP_LINK_TRAIN_SHIFT 28
  2240. /* CPT Link training mode */
  2241. #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
  2242. #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
  2243. #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
  2244. #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
  2245. #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
  2246. #define DP_LINK_TRAIN_SHIFT_CPT 8
  2247. /* Signal voltages. These are mostly controlled by the other end */
  2248. #define DP_VOLTAGE_0_4 (0 << 25)
  2249. #define DP_VOLTAGE_0_6 (1 << 25)
  2250. #define DP_VOLTAGE_0_8 (2 << 25)
  2251. #define DP_VOLTAGE_1_2 (3 << 25)
  2252. #define DP_VOLTAGE_MASK (7 << 25)
  2253. #define DP_VOLTAGE_SHIFT 25
  2254. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  2255. * they want
  2256. */
  2257. #define DP_PRE_EMPHASIS_0 (0 << 22)
  2258. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  2259. #define DP_PRE_EMPHASIS_6 (2 << 22)
  2260. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  2261. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  2262. #define DP_PRE_EMPHASIS_SHIFT 22
  2263. /* How many wires to use. I guess 3 was too hard */
  2264. #define DP_PORT_WIDTH_1 (0 << 19)
  2265. #define DP_PORT_WIDTH_2 (1 << 19)
  2266. #define DP_PORT_WIDTH_4 (3 << 19)
  2267. #define DP_PORT_WIDTH_MASK (7 << 19)
  2268. /* Mystic DPCD version 1.1 special mode */
  2269. #define DP_ENHANCED_FRAMING (1 << 18)
  2270. /* eDP */
  2271. #define DP_PLL_FREQ_270MHZ (0 << 16)
  2272. #define DP_PLL_FREQ_160MHZ (1 << 16)
  2273. #define DP_PLL_FREQ_MASK (3 << 16)
  2274. /** locked once port is enabled */
  2275. #define DP_PORT_REVERSAL (1 << 15)
  2276. /* eDP */
  2277. #define DP_PLL_ENABLE (1 << 14)
  2278. /** sends the clock on lane 15 of the PEG for debug */
  2279. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  2280. #define DP_SCRAMBLING_DISABLE (1 << 12)
  2281. #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
  2282. /** limit RGB values to avoid confusing TVs */
  2283. #define DP_COLOR_RANGE_16_235 (1 << 8)
  2284. /** Turn on the audio link */
  2285. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  2286. /** vs and hs sync polarity */
  2287. #define DP_SYNC_VS_HIGH (1 << 4)
  2288. #define DP_SYNC_HS_HIGH (1 << 3)
  2289. /** A fantasy */
  2290. #define DP_DETECTED (1 << 2)
  2291. /** The aux channel provides a way to talk to the
  2292. * signal sink for DDC etc. Max packet size supported
  2293. * is 20 bytes in each direction, hence the 5 fixed
  2294. * data registers
  2295. */
  2296. #define DPA_AUX_CH_CTL 0x64010
  2297. #define DPA_AUX_CH_DATA1 0x64014
  2298. #define DPA_AUX_CH_DATA2 0x64018
  2299. #define DPA_AUX_CH_DATA3 0x6401c
  2300. #define DPA_AUX_CH_DATA4 0x64020
  2301. #define DPA_AUX_CH_DATA5 0x64024
  2302. #define DPB_AUX_CH_CTL 0x64110
  2303. #define DPB_AUX_CH_DATA1 0x64114
  2304. #define DPB_AUX_CH_DATA2 0x64118
  2305. #define DPB_AUX_CH_DATA3 0x6411c
  2306. #define DPB_AUX_CH_DATA4 0x64120
  2307. #define DPB_AUX_CH_DATA5 0x64124
  2308. #define DPC_AUX_CH_CTL 0x64210
  2309. #define DPC_AUX_CH_DATA1 0x64214
  2310. #define DPC_AUX_CH_DATA2 0x64218
  2311. #define DPC_AUX_CH_DATA3 0x6421c
  2312. #define DPC_AUX_CH_DATA4 0x64220
  2313. #define DPC_AUX_CH_DATA5 0x64224
  2314. #define DPD_AUX_CH_CTL 0x64310
  2315. #define DPD_AUX_CH_DATA1 0x64314
  2316. #define DPD_AUX_CH_DATA2 0x64318
  2317. #define DPD_AUX_CH_DATA3 0x6431c
  2318. #define DPD_AUX_CH_DATA4 0x64320
  2319. #define DPD_AUX_CH_DATA5 0x64324
  2320. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  2321. #define DP_AUX_CH_CTL_DONE (1 << 30)
  2322. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  2323. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  2324. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  2325. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  2326. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  2327. #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
  2328. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  2329. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  2330. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  2331. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  2332. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  2333. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  2334. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  2335. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  2336. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  2337. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  2338. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  2339. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  2340. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  2341. /*
  2342. * Computing GMCH M and N values for the Display Port link
  2343. *
  2344. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  2345. *
  2346. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  2347. *
  2348. * The GMCH value is used internally
  2349. *
  2350. * bytes_per_pixel is the number of bytes coming out of the plane,
  2351. * which is after the LUTs, so we want the bytes for our color format.
  2352. * For our current usage, this is always 3, one byte for R, G and B.
  2353. */
  2354. #define _PIPEA_GMCH_DATA_M 0x70050
  2355. #define _PIPEB_GMCH_DATA_M 0x71050
  2356. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  2357. #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
  2358. #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
  2359. #define PIPE_GMCH_DATA_M_MASK (0xffffff)
  2360. #define _PIPEA_GMCH_DATA_N 0x70054
  2361. #define _PIPEB_GMCH_DATA_N 0x71054
  2362. #define PIPE_GMCH_DATA_N_MASK (0xffffff)
  2363. /*
  2364. * Computing Link M and N values for the Display Port link
  2365. *
  2366. * Link M / N = pixel_clock / ls_clk
  2367. *
  2368. * (the DP spec calls pixel_clock the 'strm_clk')
  2369. *
  2370. * The Link value is transmitted in the Main Stream
  2371. * Attributes and VB-ID.
  2372. */
  2373. #define _PIPEA_DP_LINK_M 0x70060
  2374. #define _PIPEB_DP_LINK_M 0x71060
  2375. #define PIPEA_DP_LINK_M_MASK (0xffffff)
  2376. #define _PIPEA_DP_LINK_N 0x70064
  2377. #define _PIPEB_DP_LINK_N 0x71064
  2378. #define PIPEA_DP_LINK_N_MASK (0xffffff)
  2379. #define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
  2380. #define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
  2381. #define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
  2382. #define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
  2383. /* Display & cursor control */
  2384. /* Pipe A */
  2385. #define _PIPEADSL 0x70000
  2386. #define DSL_LINEMASK_GEN2 0x00000fff
  2387. #define DSL_LINEMASK_GEN3 0x00001fff
  2388. #define _PIPEACONF 0x70008
  2389. #define PIPECONF_ENABLE (1<<31)
  2390. #define PIPECONF_DISABLE 0
  2391. #define PIPECONF_DOUBLE_WIDE (1<<30)
  2392. #define I965_PIPECONF_ACTIVE (1<<30)
  2393. #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
  2394. #define PIPECONF_SINGLE_WIDE 0
  2395. #define PIPECONF_PIPE_UNLOCKED 0
  2396. #define PIPECONF_PIPE_LOCKED (1<<25)
  2397. #define PIPECONF_PALETTE 0
  2398. #define PIPECONF_GAMMA (1<<24)
  2399. #define PIPECONF_FORCE_BORDER (1<<25)
  2400. #define PIPECONF_INTERLACE_MASK (7 << 21)
  2401. /* Note that pre-gen3 does not support interlaced display directly. Panel
  2402. * fitting must be disabled on pre-ilk for interlaced. */
  2403. #define PIPECONF_PROGRESSIVE (0 << 21)
  2404. #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
  2405. #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
  2406. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  2407. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
  2408. /* Ironlake and later have a complete new set of values for interlaced. PFIT
  2409. * means panel fitter required, PF means progressive fetch, DBL means power
  2410. * saving pixel doubling. */
  2411. #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
  2412. #define PIPECONF_INTERLACED_ILK (3 << 21)
  2413. #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
  2414. #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
  2415. #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
  2416. #define PIPECONF_BPP_MASK (0x000000e0)
  2417. #define PIPECONF_BPP_8 (0<<5)
  2418. #define PIPECONF_BPP_10 (1<<5)
  2419. #define PIPECONF_BPP_6 (2<<5)
  2420. #define PIPECONF_BPP_12 (3<<5)
  2421. #define PIPECONF_DITHER_EN (1<<4)
  2422. #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
  2423. #define PIPECONF_DITHER_TYPE_SP (0<<2)
  2424. #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
  2425. #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
  2426. #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
  2427. #define _PIPEASTAT 0x70024
  2428. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  2429. #define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
  2430. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  2431. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  2432. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  2433. #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
  2434. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  2435. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  2436. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  2437. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  2438. #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
  2439. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  2440. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  2441. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  2442. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  2443. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  2444. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  2445. #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
  2446. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  2447. #define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
  2448. #define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
  2449. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  2450. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  2451. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  2452. #define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
  2453. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  2454. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  2455. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  2456. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  2457. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  2458. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  2459. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  2460. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  2461. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  2462. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  2463. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  2464. #define PIPE_BPC_MASK (7 << 5) /* Ironlake */
  2465. #define PIPE_8BPC (0 << 5)
  2466. #define PIPE_10BPC (1 << 5)
  2467. #define PIPE_6BPC (2 << 5)
  2468. #define PIPE_12BPC (3 << 5)
  2469. #define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
  2470. #define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
  2471. #define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
  2472. #define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
  2473. #define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
  2474. #define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
  2475. #define VLV_DPFLIPSTAT 0x70028
  2476. #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
  2477. #define PIPEB_HLINE_INT_EN (1<<28)
  2478. #define PIPEB_VBLANK_INT_EN (1<<27)
  2479. #define SPRITED_FLIPDONE_INT_EN (1<<26)
  2480. #define SPRITEC_FLIPDONE_INT_EN (1<<25)
  2481. #define PLANEB_FLIPDONE_INT_EN (1<<24)
  2482. #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
  2483. #define PIPEA_HLINE_INT_EN (1<<20)
  2484. #define PIPEA_VBLANK_INT_EN (1<<19)
  2485. #define SPRITEB_FLIPDONE_INT_EN (1<<18)
  2486. #define SPRITEA_FLIPDONE_INT_EN (1<<17)
  2487. #define PLANEA_FLIPDONE_INT_EN (1<<16)
  2488. #define DPINVGTT 0x7002c /* VLV only */
  2489. #define CURSORB_INVALID_GTT_INT_EN (1<<23)
  2490. #define CURSORA_INVALID_GTT_INT_EN (1<<22)
  2491. #define SPRITED_INVALID_GTT_INT_EN (1<<21)
  2492. #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
  2493. #define PLANEB_INVALID_GTT_INT_EN (1<<19)
  2494. #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
  2495. #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
  2496. #define PLANEA_INVALID_GTT_INT_EN (1<<16)
  2497. #define DPINVGTT_EN_MASK 0xff0000
  2498. #define CURSORB_INVALID_GTT_STATUS (1<<7)
  2499. #define CURSORA_INVALID_GTT_STATUS (1<<6)
  2500. #define SPRITED_INVALID_GTT_STATUS (1<<5)
  2501. #define SPRITEC_INVALID_GTT_STATUS (1<<4)
  2502. #define PLANEB_INVALID_GTT_STATUS (1<<3)
  2503. #define SPRITEB_INVALID_GTT_STATUS (1<<2)
  2504. #define SPRITEA_INVALID_GTT_STATUS (1<<1)
  2505. #define PLANEA_INVALID_GTT_STATUS (1<<0)
  2506. #define DPINVGTT_STATUS_MASK 0xff
  2507. #define DSPARB 0x70030
  2508. #define DSPARB_CSTART_MASK (0x7f << 7)
  2509. #define DSPARB_CSTART_SHIFT 7
  2510. #define DSPARB_BSTART_MASK (0x7f)
  2511. #define DSPARB_BSTART_SHIFT 0
  2512. #define DSPARB_BEND_SHIFT 9 /* on 855 */
  2513. #define DSPARB_AEND_SHIFT 0
  2514. #define DSPFW1 0x70034
  2515. #define DSPFW_SR_SHIFT 23
  2516. #define DSPFW_SR_MASK (0x1ff<<23)
  2517. #define DSPFW_CURSORB_SHIFT 16
  2518. #define DSPFW_CURSORB_MASK (0x3f<<16)
  2519. #define DSPFW_PLANEB_SHIFT 8
  2520. #define DSPFW_PLANEB_MASK (0x7f<<8)
  2521. #define DSPFW_PLANEA_MASK (0x7f)
  2522. #define DSPFW2 0x70038
  2523. #define DSPFW_CURSORA_MASK 0x00003f00
  2524. #define DSPFW_CURSORA_SHIFT 8
  2525. #define DSPFW_PLANEC_MASK (0x7f)
  2526. #define DSPFW3 0x7003c
  2527. #define DSPFW_HPLL_SR_EN (1<<31)
  2528. #define DSPFW_CURSOR_SR_SHIFT 24
  2529. #define PINEVIEW_SELF_REFRESH_EN (1<<30)
  2530. #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
  2531. #define DSPFW_HPLL_CURSOR_SHIFT 16
  2532. #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
  2533. #define DSPFW_HPLL_SR_MASK (0x1ff)
  2534. /* drain latency register values*/
  2535. #define DRAIN_LATENCY_PRECISION_32 32
  2536. #define DRAIN_LATENCY_PRECISION_16 16
  2537. #define VLV_DDL1 0x70050
  2538. #define DDL_CURSORA_PRECISION_32 (1<<31)
  2539. #define DDL_CURSORA_PRECISION_16 (0<<31)
  2540. #define DDL_CURSORA_SHIFT 24
  2541. #define DDL_PLANEA_PRECISION_32 (1<<7)
  2542. #define DDL_PLANEA_PRECISION_16 (0<<7)
  2543. #define VLV_DDL2 0x70054
  2544. #define DDL_CURSORB_PRECISION_32 (1<<31)
  2545. #define DDL_CURSORB_PRECISION_16 (0<<31)
  2546. #define DDL_CURSORB_SHIFT 24
  2547. #define DDL_PLANEB_PRECISION_32 (1<<7)
  2548. #define DDL_PLANEB_PRECISION_16 (0<<7)
  2549. /* FIFO watermark sizes etc */
  2550. #define G4X_FIFO_LINE_SIZE 64
  2551. #define I915_FIFO_LINE_SIZE 64
  2552. #define I830_FIFO_LINE_SIZE 32
  2553. #define VALLEYVIEW_FIFO_SIZE 255
  2554. #define G4X_FIFO_SIZE 127
  2555. #define I965_FIFO_SIZE 512
  2556. #define I945_FIFO_SIZE 127
  2557. #define I915_FIFO_SIZE 95
  2558. #define I855GM_FIFO_SIZE 127 /* In cachelines */
  2559. #define I830_FIFO_SIZE 95
  2560. #define VALLEYVIEW_MAX_WM 0xff
  2561. #define G4X_MAX_WM 0x3f
  2562. #define I915_MAX_WM 0x3f
  2563. #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
  2564. #define PINEVIEW_FIFO_LINE_SIZE 64
  2565. #define PINEVIEW_MAX_WM 0x1ff
  2566. #define PINEVIEW_DFT_WM 0x3f
  2567. #define PINEVIEW_DFT_HPLLOFF_WM 0
  2568. #define PINEVIEW_GUARD_WM 10
  2569. #define PINEVIEW_CURSOR_FIFO 64
  2570. #define PINEVIEW_CURSOR_MAX_WM 0x3f
  2571. #define PINEVIEW_CURSOR_DFT_WM 0
  2572. #define PINEVIEW_CURSOR_GUARD_WM 5
  2573. #define VALLEYVIEW_CURSOR_MAX_WM 64
  2574. #define I965_CURSOR_FIFO 64
  2575. #define I965_CURSOR_MAX_WM 32
  2576. #define I965_CURSOR_DFT_WM 8
  2577. /* define the Watermark register on Ironlake */
  2578. #define WM0_PIPEA_ILK 0x45100
  2579. #define WM0_PIPE_PLANE_MASK (0x7f<<16)
  2580. #define WM0_PIPE_PLANE_SHIFT 16
  2581. #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
  2582. #define WM0_PIPE_SPRITE_SHIFT 8
  2583. #define WM0_PIPE_CURSOR_MASK (0x1f)
  2584. #define WM0_PIPEB_ILK 0x45104
  2585. #define WM0_PIPEC_IVB 0x45200
  2586. #define WM1_LP_ILK 0x45108
  2587. #define WM1_LP_SR_EN (1<<31)
  2588. #define WM1_LP_LATENCY_SHIFT 24
  2589. #define WM1_LP_LATENCY_MASK (0x7f<<24)
  2590. #define WM1_LP_FBC_MASK (0xf<<20)
  2591. #define WM1_LP_FBC_SHIFT 20
  2592. #define WM1_LP_SR_MASK (0x1ff<<8)
  2593. #define WM1_LP_SR_SHIFT 8
  2594. #define WM1_LP_CURSOR_MASK (0x3f)
  2595. #define WM2_LP_ILK 0x4510c
  2596. #define WM2_LP_EN (1<<31)
  2597. #define WM3_LP_ILK 0x45110
  2598. #define WM3_LP_EN (1<<31)
  2599. #define WM1S_LP_ILK 0x45120
  2600. #define WM2S_LP_IVB 0x45124
  2601. #define WM3S_LP_IVB 0x45128
  2602. #define WM1S_LP_EN (1<<31)
  2603. /* Memory latency timer register */
  2604. #define MLTR_ILK 0x11222
  2605. #define MLTR_WM1_SHIFT 0
  2606. #define MLTR_WM2_SHIFT 8
  2607. /* the unit of memory self-refresh latency time is 0.5us */
  2608. #define ILK_SRLT_MASK 0x3f
  2609. #define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
  2610. #define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
  2611. #define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
  2612. /* define the fifo size on Ironlake */
  2613. #define ILK_DISPLAY_FIFO 128
  2614. #define ILK_DISPLAY_MAXWM 64
  2615. #define ILK_DISPLAY_DFTWM 8
  2616. #define ILK_CURSOR_FIFO 32
  2617. #define ILK_CURSOR_MAXWM 16
  2618. #define ILK_CURSOR_DFTWM 8
  2619. #define ILK_DISPLAY_SR_FIFO 512
  2620. #define ILK_DISPLAY_MAX_SRWM 0x1ff
  2621. #define ILK_DISPLAY_DFT_SRWM 0x3f
  2622. #define ILK_CURSOR_SR_FIFO 64
  2623. #define ILK_CURSOR_MAX_SRWM 0x3f
  2624. #define ILK_CURSOR_DFT_SRWM 8
  2625. #define ILK_FIFO_LINE_SIZE 64
  2626. /* define the WM info on Sandybridge */
  2627. #define SNB_DISPLAY_FIFO 128
  2628. #define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
  2629. #define SNB_DISPLAY_DFTWM 8
  2630. #define SNB_CURSOR_FIFO 32
  2631. #define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
  2632. #define SNB_CURSOR_DFTWM 8
  2633. #define SNB_DISPLAY_SR_FIFO 512
  2634. #define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
  2635. #define SNB_DISPLAY_DFT_SRWM 0x3f
  2636. #define SNB_CURSOR_SR_FIFO 64
  2637. #define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
  2638. #define SNB_CURSOR_DFT_SRWM 8
  2639. #define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
  2640. #define SNB_FIFO_LINE_SIZE 64
  2641. /* the address where we get all kinds of latency value */
  2642. #define SSKPD 0x5d10
  2643. #define SSKPD_WM_MASK 0x3f
  2644. #define SSKPD_WM0_SHIFT 0
  2645. #define SSKPD_WM1_SHIFT 8
  2646. #define SSKPD_WM2_SHIFT 16
  2647. #define SSKPD_WM3_SHIFT 24
  2648. #define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
  2649. #define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
  2650. #define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
  2651. #define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
  2652. #define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
  2653. /*
  2654. * The two pipe frame counter registers are not synchronized, so
  2655. * reading a stable value is somewhat tricky. The following code
  2656. * should work:
  2657. *
  2658. * do {
  2659. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  2660. * PIPE_FRAME_HIGH_SHIFT;
  2661. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  2662. * PIPE_FRAME_LOW_SHIFT);
  2663. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  2664. * PIPE_FRAME_HIGH_SHIFT);
  2665. * } while (high1 != high2);
  2666. * frame = (high1 << 8) | low1;
  2667. */
  2668. #define _PIPEAFRAMEHIGH 0x70040
  2669. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  2670. #define PIPE_FRAME_HIGH_SHIFT 0
  2671. #define _PIPEAFRAMEPIXEL 0x70044
  2672. #define PIPE_FRAME_LOW_MASK 0xff000000
  2673. #define PIPE_FRAME_LOW_SHIFT 24
  2674. #define PIPE_PIXEL_MASK 0x00ffffff
  2675. #define PIPE_PIXEL_SHIFT 0
  2676. /* GM45+ just has to be different */
  2677. #define _PIPEA_FRMCOUNT_GM45 0x70040
  2678. #define _PIPEA_FLIPCOUNT_GM45 0x70044
  2679. #define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
  2680. /* Cursor A & B regs */
  2681. #define _CURACNTR 0x70080
  2682. /* Old style CUR*CNTR flags (desktop 8xx) */
  2683. #define CURSOR_ENABLE 0x80000000
  2684. #define CURSOR_GAMMA_ENABLE 0x40000000
  2685. #define CURSOR_STRIDE_MASK 0x30000000
  2686. #define CURSOR_FORMAT_SHIFT 24
  2687. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  2688. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  2689. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  2690. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  2691. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  2692. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  2693. /* New style CUR*CNTR flags */
  2694. #define CURSOR_MODE 0x27
  2695. #define CURSOR_MODE_DISABLE 0x00
  2696. #define CURSOR_MODE_64_32B_AX 0x07
  2697. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  2698. #define MCURSOR_PIPE_SELECT (1 << 28)
  2699. #define MCURSOR_PIPE_A 0x00
  2700. #define MCURSOR_PIPE_B (1 << 28)
  2701. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  2702. #define _CURABASE 0x70084
  2703. #define _CURAPOS 0x70088
  2704. #define CURSOR_POS_MASK 0x007FF
  2705. #define CURSOR_POS_SIGN 0x8000
  2706. #define CURSOR_X_SHIFT 0
  2707. #define CURSOR_Y_SHIFT 16
  2708. #define CURSIZE 0x700a0
  2709. #define _CURBCNTR 0x700c0
  2710. #define _CURBBASE 0x700c4
  2711. #define _CURBPOS 0x700c8
  2712. #define _CURBCNTR_IVB 0x71080
  2713. #define _CURBBASE_IVB 0x71084
  2714. #define _CURBPOS_IVB 0x71088
  2715. #define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
  2716. #define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
  2717. #define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
  2718. #define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
  2719. #define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
  2720. #define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
  2721. /* Display A control */
  2722. #define _DSPACNTR 0x70180
  2723. #define DISPLAY_PLANE_ENABLE (1<<31)
  2724. #define DISPLAY_PLANE_DISABLE 0
  2725. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  2726. #define DISPPLANE_GAMMA_DISABLE 0
  2727. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  2728. #define DISPPLANE_8BPP (0x2<<26)
  2729. #define DISPPLANE_15_16BPP (0x4<<26)
  2730. #define DISPPLANE_16BPP (0x5<<26)
  2731. #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
  2732. #define DISPPLANE_32BPP (0x7<<26)
  2733. #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
  2734. #define DISPPLANE_STEREO_ENABLE (1<<25)
  2735. #define DISPPLANE_STEREO_DISABLE 0
  2736. #define DISPPLANE_SEL_PIPE_SHIFT 24
  2737. #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
  2738. #define DISPPLANE_SEL_PIPE_A 0
  2739. #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
  2740. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  2741. #define DISPPLANE_SRC_KEY_DISABLE 0
  2742. #define DISPPLANE_LINE_DOUBLE (1<<20)
  2743. #define DISPPLANE_NO_LINE_DOUBLE 0
  2744. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  2745. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  2746. #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
  2747. #define DISPPLANE_TILED (1<<10)
  2748. #define _DSPAADDR 0x70184
  2749. #define _DSPASTRIDE 0x70188
  2750. #define _DSPAPOS 0x7018C /* reserved */
  2751. #define _DSPASIZE 0x70190
  2752. #define _DSPASURF 0x7019C /* 965+ only */
  2753. #define _DSPATILEOFF 0x701A4 /* 965+ only */
  2754. #define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
  2755. #define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
  2756. #define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
  2757. #define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
  2758. #define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
  2759. #define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
  2760. #define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
  2761. #define DSPLINOFF(plane) DSPADDR(plane)
  2762. /* Display/Sprite base address macros */
  2763. #define DISP_BASEADDR_MASK (0xfffff000)
  2764. #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
  2765. #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
  2766. #define I915_MODIFY_DISPBASE(reg, gfx_addr) \
  2767. (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
  2768. /* VBIOS flags */
  2769. #define SWF00 0x71410
  2770. #define SWF01 0x71414
  2771. #define SWF02 0x71418
  2772. #define SWF03 0x7141c
  2773. #define SWF04 0x71420
  2774. #define SWF05 0x71424
  2775. #define SWF06 0x71428
  2776. #define SWF10 0x70410
  2777. #define SWF11 0x70414
  2778. #define SWF14 0x71420
  2779. #define SWF30 0x72414
  2780. #define SWF31 0x72418
  2781. #define SWF32 0x7241c
  2782. /* Pipe B */
  2783. #define _PIPEBDSL 0x71000
  2784. #define _PIPEBCONF 0x71008
  2785. #define _PIPEBSTAT 0x71024
  2786. #define _PIPEBFRAMEHIGH 0x71040
  2787. #define _PIPEBFRAMEPIXEL 0x71044
  2788. #define _PIPEB_FRMCOUNT_GM45 0x71040
  2789. #define _PIPEB_FLIPCOUNT_GM45 0x71044
  2790. /* Display B control */
  2791. #define _DSPBCNTR 0x71180
  2792. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  2793. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  2794. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  2795. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  2796. #define _DSPBADDR 0x71184
  2797. #define _DSPBSTRIDE 0x71188
  2798. #define _DSPBPOS 0x7118C
  2799. #define _DSPBSIZE 0x71190
  2800. #define _DSPBSURF 0x7119C
  2801. #define _DSPBTILEOFF 0x711A4
  2802. /* Sprite A control */
  2803. #define _DVSACNTR 0x72180
  2804. #define DVS_ENABLE (1<<31)
  2805. #define DVS_GAMMA_ENABLE (1<<30)
  2806. #define DVS_PIXFORMAT_MASK (3<<25)
  2807. #define DVS_FORMAT_YUV422 (0<<25)
  2808. #define DVS_FORMAT_RGBX101010 (1<<25)
  2809. #define DVS_FORMAT_RGBX888 (2<<25)
  2810. #define DVS_FORMAT_RGBX161616 (3<<25)
  2811. #define DVS_SOURCE_KEY (1<<22)
  2812. #define DVS_RGB_ORDER_XBGR (1<<20)
  2813. #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
  2814. #define DVS_YUV_ORDER_YUYV (0<<16)
  2815. #define DVS_YUV_ORDER_UYVY (1<<16)
  2816. #define DVS_YUV_ORDER_YVYU (2<<16)
  2817. #define DVS_YUV_ORDER_VYUY (3<<16)
  2818. #define DVS_DEST_KEY (1<<2)
  2819. #define DVS_TRICKLE_FEED_DISABLE (1<<14)
  2820. #define DVS_TILED (1<<10)
  2821. #define _DVSALINOFF 0x72184
  2822. #define _DVSASTRIDE 0x72188
  2823. #define _DVSAPOS 0x7218c
  2824. #define _DVSASIZE 0x72190
  2825. #define _DVSAKEYVAL 0x72194
  2826. #define _DVSAKEYMSK 0x72198
  2827. #define _DVSASURF 0x7219c
  2828. #define _DVSAKEYMAXVAL 0x721a0
  2829. #define _DVSATILEOFF 0x721a4
  2830. #define _DVSASURFLIVE 0x721ac
  2831. #define _DVSASCALE 0x72204
  2832. #define DVS_SCALE_ENABLE (1<<31)
  2833. #define DVS_FILTER_MASK (3<<29)
  2834. #define DVS_FILTER_MEDIUM (0<<29)
  2835. #define DVS_FILTER_ENHANCING (1<<29)
  2836. #define DVS_FILTER_SOFTENING (2<<29)
  2837. #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  2838. #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
  2839. #define _DVSAGAMC 0x72300
  2840. #define _DVSBCNTR 0x73180
  2841. #define _DVSBLINOFF 0x73184
  2842. #define _DVSBSTRIDE 0x73188
  2843. #define _DVSBPOS 0x7318c
  2844. #define _DVSBSIZE 0x73190
  2845. #define _DVSBKEYVAL 0x73194
  2846. #define _DVSBKEYMSK 0x73198
  2847. #define _DVSBSURF 0x7319c
  2848. #define _DVSBKEYMAXVAL 0x731a0
  2849. #define _DVSBTILEOFF 0x731a4
  2850. #define _DVSBSURFLIVE 0x731ac
  2851. #define _DVSBSCALE 0x73204
  2852. #define _DVSBGAMC 0x73300
  2853. #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
  2854. #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
  2855. #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
  2856. #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
  2857. #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
  2858. #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
  2859. #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
  2860. #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
  2861. #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
  2862. #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
  2863. #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
  2864. #define _SPRA_CTL 0x70280
  2865. #define SPRITE_ENABLE (1<<31)
  2866. #define SPRITE_GAMMA_ENABLE (1<<30)
  2867. #define SPRITE_PIXFORMAT_MASK (7<<25)
  2868. #define SPRITE_FORMAT_YUV422 (0<<25)
  2869. #define SPRITE_FORMAT_RGBX101010 (1<<25)
  2870. #define SPRITE_FORMAT_RGBX888 (2<<25)
  2871. #define SPRITE_FORMAT_RGBX161616 (3<<25)
  2872. #define SPRITE_FORMAT_YUV444 (4<<25)
  2873. #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
  2874. #define SPRITE_CSC_ENABLE (1<<24)
  2875. #define SPRITE_SOURCE_KEY (1<<22)
  2876. #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
  2877. #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
  2878. #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
  2879. #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
  2880. #define SPRITE_YUV_ORDER_YUYV (0<<16)
  2881. #define SPRITE_YUV_ORDER_UYVY (1<<16)
  2882. #define SPRITE_YUV_ORDER_YVYU (2<<16)
  2883. #define SPRITE_YUV_ORDER_VYUY (3<<16)
  2884. #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
  2885. #define SPRITE_INT_GAMMA_ENABLE (1<<13)
  2886. #define SPRITE_TILED (1<<10)
  2887. #define SPRITE_DEST_KEY (1<<2)
  2888. #define _SPRA_LINOFF 0x70284
  2889. #define _SPRA_STRIDE 0x70288
  2890. #define _SPRA_POS 0x7028c
  2891. #define _SPRA_SIZE 0x70290
  2892. #define _SPRA_KEYVAL 0x70294
  2893. #define _SPRA_KEYMSK 0x70298
  2894. #define _SPRA_SURF 0x7029c
  2895. #define _SPRA_KEYMAX 0x702a0
  2896. #define _SPRA_TILEOFF 0x702a4
  2897. #define _SPRA_SCALE 0x70304
  2898. #define SPRITE_SCALE_ENABLE (1<<31)
  2899. #define SPRITE_FILTER_MASK (3<<29)
  2900. #define SPRITE_FILTER_MEDIUM (0<<29)
  2901. #define SPRITE_FILTER_ENHANCING (1<<29)
  2902. #define SPRITE_FILTER_SOFTENING (2<<29)
  2903. #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  2904. #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
  2905. #define _SPRA_GAMC 0x70400
  2906. #define _SPRB_CTL 0x71280
  2907. #define _SPRB_LINOFF 0x71284
  2908. #define _SPRB_STRIDE 0x71288
  2909. #define _SPRB_POS 0x7128c
  2910. #define _SPRB_SIZE 0x71290
  2911. #define _SPRB_KEYVAL 0x71294
  2912. #define _SPRB_KEYMSK 0x71298
  2913. #define _SPRB_SURF 0x7129c
  2914. #define _SPRB_KEYMAX 0x712a0
  2915. #define _SPRB_TILEOFF 0x712a4
  2916. #define _SPRB_SCALE 0x71304
  2917. #define _SPRB_GAMC 0x71400
  2918. #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
  2919. #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
  2920. #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
  2921. #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
  2922. #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
  2923. #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
  2924. #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
  2925. #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
  2926. #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
  2927. #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
  2928. #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
  2929. #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
  2930. /* VBIOS regs */
  2931. #define VGACNTRL 0x71400
  2932. # define VGA_DISP_DISABLE (1 << 31)
  2933. # define VGA_2X_MODE (1 << 30)
  2934. # define VGA_PIPE_B_SELECT (1 << 29)
  2935. /* Ironlake */
  2936. #define CPU_VGACNTRL 0x41000
  2937. #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
  2938. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  2939. #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
  2940. #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
  2941. #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
  2942. #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
  2943. #define DIGITAL_PORTA_NO_DETECT (0 << 0)
  2944. #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
  2945. #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
  2946. /* refresh rate hardware control */
  2947. #define RR_HW_CTL 0x45300
  2948. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  2949. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  2950. #define FDI_PLL_BIOS_0 0x46000
  2951. #define FDI_PLL_FB_CLOCK_MASK 0xff
  2952. #define FDI_PLL_BIOS_1 0x46004
  2953. #define FDI_PLL_BIOS_2 0x46008
  2954. #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
  2955. #define DISPLAY_PORT_PLL_BIOS_1 0x46010
  2956. #define DISPLAY_PORT_PLL_BIOS_2 0x46014
  2957. #define PCH_DSPCLK_GATE_D 0x42020
  2958. # define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  2959. # define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
  2960. # define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
  2961. # define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
  2962. #define PCH_3DCGDIS0 0x46020
  2963. # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
  2964. # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
  2965. #define PCH_3DCGDIS1 0x46024
  2966. # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
  2967. #define FDI_PLL_FREQ_CTL 0x46030
  2968. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  2969. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  2970. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  2971. #define _PIPEA_DATA_M1 0x60030
  2972. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  2973. #define TU_SIZE_MASK 0x7e000000
  2974. #define PIPE_DATA_M1_OFFSET 0
  2975. #define _PIPEA_DATA_N1 0x60034
  2976. #define PIPE_DATA_N1_OFFSET 0
  2977. #define _PIPEA_DATA_M2 0x60038
  2978. #define PIPE_DATA_M2_OFFSET 0
  2979. #define _PIPEA_DATA_N2 0x6003c
  2980. #define PIPE_DATA_N2_OFFSET 0
  2981. #define _PIPEA_LINK_M1 0x60040
  2982. #define PIPE_LINK_M1_OFFSET 0
  2983. #define _PIPEA_LINK_N1 0x60044
  2984. #define PIPE_LINK_N1_OFFSET 0
  2985. #define _PIPEA_LINK_M2 0x60048
  2986. #define PIPE_LINK_M2_OFFSET 0
  2987. #define _PIPEA_LINK_N2 0x6004c
  2988. #define PIPE_LINK_N2_OFFSET 0
  2989. /* PIPEB timing regs are same start from 0x61000 */
  2990. #define _PIPEB_DATA_M1 0x61030
  2991. #define _PIPEB_DATA_N1 0x61034
  2992. #define _PIPEB_DATA_M2 0x61038
  2993. #define _PIPEB_DATA_N2 0x6103c
  2994. #define _PIPEB_LINK_M1 0x61040
  2995. #define _PIPEB_LINK_N1 0x61044
  2996. #define _PIPEB_LINK_M2 0x61048
  2997. #define _PIPEB_LINK_N2 0x6104c
  2998. #define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
  2999. #define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
  3000. #define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
  3001. #define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
  3002. #define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
  3003. #define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
  3004. #define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
  3005. #define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
  3006. /* CPU panel fitter */
  3007. /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
  3008. #define _PFA_CTL_1 0x68080
  3009. #define _PFB_CTL_1 0x68880
  3010. #define PF_ENABLE (1<<31)
  3011. #define PF_FILTER_MASK (3<<23)
  3012. #define PF_FILTER_PROGRAMMED (0<<23)
  3013. #define PF_FILTER_MED_3x3 (1<<23)
  3014. #define PF_FILTER_EDGE_ENHANCE (2<<23)
  3015. #define PF_FILTER_EDGE_SOFTEN (3<<23)
  3016. #define _PFA_WIN_SZ 0x68074
  3017. #define _PFB_WIN_SZ 0x68874
  3018. #define _PFA_WIN_POS 0x68070
  3019. #define _PFB_WIN_POS 0x68870
  3020. #define _PFA_VSCALE 0x68084
  3021. #define _PFB_VSCALE 0x68884
  3022. #define _PFA_HSCALE 0x68090
  3023. #define _PFB_HSCALE 0x68890
  3024. #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
  3025. #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
  3026. #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
  3027. #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
  3028. #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
  3029. /* legacy palette */
  3030. #define _LGC_PALETTE_A 0x4a000
  3031. #define _LGC_PALETTE_B 0x4a800
  3032. #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
  3033. /* interrupts */
  3034. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  3035. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  3036. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  3037. #define DE_PLANEB_FLIP_DONE (1 << 27)
  3038. #define DE_PLANEA_FLIP_DONE (1 << 26)
  3039. #define DE_PCU_EVENT (1 << 25)
  3040. #define DE_GTT_FAULT (1 << 24)
  3041. #define DE_POISON (1 << 23)
  3042. #define DE_PERFORM_COUNTER (1 << 22)
  3043. #define DE_PCH_EVENT (1 << 21)
  3044. #define DE_AUX_CHANNEL_A (1 << 20)
  3045. #define DE_DP_A_HOTPLUG (1 << 19)
  3046. #define DE_GSE (1 << 18)
  3047. #define DE_PIPEB_VBLANK (1 << 15)
  3048. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  3049. #define DE_PIPEB_ODD_FIELD (1 << 13)
  3050. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  3051. #define DE_PIPEB_VSYNC (1 << 11)
  3052. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  3053. #define DE_PIPEA_VBLANK (1 << 7)
  3054. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  3055. #define DE_PIPEA_ODD_FIELD (1 << 5)
  3056. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  3057. #define DE_PIPEA_VSYNC (1 << 3)
  3058. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  3059. /* More Ivybridge lolz */
  3060. #define DE_ERR_DEBUG_IVB (1<<30)
  3061. #define DE_GSE_IVB (1<<29)
  3062. #define DE_PCH_EVENT_IVB (1<<28)
  3063. #define DE_DP_A_HOTPLUG_IVB (1<<27)
  3064. #define DE_AUX_CHANNEL_A_IVB (1<<26)
  3065. #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
  3066. #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
  3067. #define DE_PIPEC_VBLANK_IVB (1<<10)
  3068. #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
  3069. #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
  3070. #define DE_PIPEB_VBLANK_IVB (1<<5)
  3071. #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
  3072. #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
  3073. #define DE_PIPEA_VBLANK_IVB (1<<0)
  3074. #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
  3075. #define MASTER_INTERRUPT_ENABLE (1<<31)
  3076. #define DEISR 0x44000
  3077. #define DEIMR 0x44004
  3078. #define DEIIR 0x44008
  3079. #define DEIER 0x4400c
  3080. /* GT interrupt.
  3081. * Note that for gen6+ the ring-specific interrupt bits do alias with the
  3082. * corresponding bits in the per-ring interrupt control registers. */
  3083. #define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
  3084. #define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
  3085. #define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
  3086. #define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
  3087. #define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
  3088. #define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
  3089. #define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
  3090. #define GT_PIPE_NOTIFY (1 << 4)
  3091. #define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
  3092. #define GT_SYNC_STATUS (1 << 2)
  3093. #define GT_USER_INTERRUPT (1 << 0)
  3094. #define GTISR 0x44010
  3095. #define GTIMR 0x44014
  3096. #define GTIIR 0x44018
  3097. #define GTIER 0x4401c
  3098. #define ILK_DISPLAY_CHICKEN2 0x42004
  3099. /* Required on all Ironlake and Sandybridge according to the B-Spec. */
  3100. #define ILK_ELPIN_409_SELECT (1 << 25)
  3101. #define ILK_DPARB_GATE (1<<22)
  3102. #define ILK_VSDPFD_FULL (1<<21)
  3103. #define ILK_DISPLAY_CHICKEN_FUSES 0x42014
  3104. #define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
  3105. #define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
  3106. #define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
  3107. #define ILK_HDCP_DISABLE (1<<25)
  3108. #define ILK_eDP_A_DISABLE (1<<24)
  3109. #define ILK_DESKTOP (1<<23)
  3110. #define ILK_DSPCLK_GATE 0x42020
  3111. #define IVB_VRHUNIT_CLK_GATE (1<<28)
  3112. #define ILK_DPARB_CLK_GATE (1<<5)
  3113. #define ILK_DPFD_CLK_GATE (1<<7)
  3114. /* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
  3115. #define ILK_CLK_FBC (1<<7)
  3116. #define ILK_DPFC_DIS1 (1<<8)
  3117. #define ILK_DPFC_DIS2 (1<<9)
  3118. #define IVB_CHICKEN3 0x4200c
  3119. # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
  3120. # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
  3121. #define DISP_ARB_CTL 0x45000
  3122. #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
  3123. #define DISP_FBC_WM_DIS (1<<15)
  3124. /* GEN7 chicken */
  3125. #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
  3126. # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
  3127. #define GEN7_L3CNTLREG1 0xB01C
  3128. #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
  3129. #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
  3130. #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
  3131. /* WaCatErrorRejectionIssue */
  3132. #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
  3133. #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
  3134. /* PCH */
  3135. /* south display engine interrupt: IBX */
  3136. #define SDE_AUDIO_POWER_D (1 << 27)
  3137. #define SDE_AUDIO_POWER_C (1 << 26)
  3138. #define SDE_AUDIO_POWER_B (1 << 25)
  3139. #define SDE_AUDIO_POWER_SHIFT (25)
  3140. #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
  3141. #define SDE_GMBUS (1 << 24)
  3142. #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
  3143. #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
  3144. #define SDE_AUDIO_HDCP_MASK (3 << 22)
  3145. #define SDE_AUDIO_TRANSB (1 << 21)
  3146. #define SDE_AUDIO_TRANSA (1 << 20)
  3147. #define SDE_AUDIO_TRANS_MASK (3 << 20)
  3148. #define SDE_POISON (1 << 19)
  3149. /* 18 reserved */
  3150. #define SDE_FDI_RXB (1 << 17)
  3151. #define SDE_FDI_RXA (1 << 16)
  3152. #define SDE_FDI_MASK (3 << 16)
  3153. #define SDE_AUXD (1 << 15)
  3154. #define SDE_AUXC (1 << 14)
  3155. #define SDE_AUXB (1 << 13)
  3156. #define SDE_AUX_MASK (7 << 13)
  3157. /* 12 reserved */
  3158. #define SDE_CRT_HOTPLUG (1 << 11)
  3159. #define SDE_PORTD_HOTPLUG (1 << 10)
  3160. #define SDE_PORTC_HOTPLUG (1 << 9)
  3161. #define SDE_PORTB_HOTPLUG (1 << 8)
  3162. #define SDE_SDVOB_HOTPLUG (1 << 6)
  3163. #define SDE_HOTPLUG_MASK (0xf << 8)
  3164. #define SDE_TRANSB_CRC_DONE (1 << 5)
  3165. #define SDE_TRANSB_CRC_ERR (1 << 4)
  3166. #define SDE_TRANSB_FIFO_UNDER (1 << 3)
  3167. #define SDE_TRANSA_CRC_DONE (1 << 2)
  3168. #define SDE_TRANSA_CRC_ERR (1 << 1)
  3169. #define SDE_TRANSA_FIFO_UNDER (1 << 0)
  3170. #define SDE_TRANS_MASK (0x3f)
  3171. /* south display engine interrupt: CPT/PPT */
  3172. #define SDE_AUDIO_POWER_D_CPT (1 << 31)
  3173. #define SDE_AUDIO_POWER_C_CPT (1 << 30)
  3174. #define SDE_AUDIO_POWER_B_CPT (1 << 29)
  3175. #define SDE_AUDIO_POWER_SHIFT_CPT 29
  3176. #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
  3177. #define SDE_AUXD_CPT (1 << 27)
  3178. #define SDE_AUXC_CPT (1 << 26)
  3179. #define SDE_AUXB_CPT (1 << 25)
  3180. #define SDE_AUX_MASK_CPT (7 << 25)
  3181. #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
  3182. #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
  3183. #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
  3184. #define SDE_CRT_HOTPLUG_CPT (1 << 19)
  3185. #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
  3186. SDE_PORTD_HOTPLUG_CPT | \
  3187. SDE_PORTC_HOTPLUG_CPT | \
  3188. SDE_PORTB_HOTPLUG_CPT)
  3189. #define SDE_GMBUS_CPT (1 << 17)
  3190. #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
  3191. #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
  3192. #define SDE_FDI_RXC_CPT (1 << 8)
  3193. #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
  3194. #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
  3195. #define SDE_FDI_RXB_CPT (1 << 4)
  3196. #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
  3197. #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
  3198. #define SDE_FDI_RXA_CPT (1 << 0)
  3199. #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
  3200. SDE_AUDIO_CP_REQ_B_CPT | \
  3201. SDE_AUDIO_CP_REQ_A_CPT)
  3202. #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
  3203. SDE_AUDIO_CP_CHG_B_CPT | \
  3204. SDE_AUDIO_CP_CHG_A_CPT)
  3205. #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
  3206. SDE_FDI_RXB_CPT | \
  3207. SDE_FDI_RXA_CPT)
  3208. #define SDEISR 0xc4000
  3209. #define SDEIMR 0xc4004
  3210. #define SDEIIR 0xc4008
  3211. #define SDEIER 0xc400c
  3212. /* digital port hotplug */
  3213. #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
  3214. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  3215. #define PORTD_PULSE_DURATION_2ms (0)
  3216. #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
  3217. #define PORTD_PULSE_DURATION_6ms (2 << 18)
  3218. #define PORTD_PULSE_DURATION_100ms (3 << 18)
  3219. #define PORTD_PULSE_DURATION_MASK (3 << 18)
  3220. #define PORTD_HOTPLUG_NO_DETECT (0)
  3221. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  3222. #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
  3223. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  3224. #define PORTC_PULSE_DURATION_2ms (0)
  3225. #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
  3226. #define PORTC_PULSE_DURATION_6ms (2 << 10)
  3227. #define PORTC_PULSE_DURATION_100ms (3 << 10)
  3228. #define PORTC_PULSE_DURATION_MASK (3 << 10)
  3229. #define PORTC_HOTPLUG_NO_DETECT (0)
  3230. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  3231. #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
  3232. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  3233. #define PORTB_PULSE_DURATION_2ms (0)
  3234. #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
  3235. #define PORTB_PULSE_DURATION_6ms (2 << 2)
  3236. #define PORTB_PULSE_DURATION_100ms (3 << 2)
  3237. #define PORTB_PULSE_DURATION_MASK (3 << 2)
  3238. #define PORTB_HOTPLUG_NO_DETECT (0)
  3239. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  3240. #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
  3241. #define PCH_GPIOA 0xc5010
  3242. #define PCH_GPIOB 0xc5014
  3243. #define PCH_GPIOC 0xc5018
  3244. #define PCH_GPIOD 0xc501c
  3245. #define PCH_GPIOE 0xc5020
  3246. #define PCH_GPIOF 0xc5024
  3247. #define PCH_GMBUS0 0xc5100
  3248. #define PCH_GMBUS1 0xc5104
  3249. #define PCH_GMBUS2 0xc5108
  3250. #define PCH_GMBUS3 0xc510c
  3251. #define PCH_GMBUS4 0xc5110
  3252. #define PCH_GMBUS5 0xc5120
  3253. #define _PCH_DPLL_A 0xc6014
  3254. #define _PCH_DPLL_B 0xc6018
  3255. #define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
  3256. #define _PCH_FPA0 0xc6040
  3257. #define FP_CB_TUNE (0x3<<22)
  3258. #define _PCH_FPA1 0xc6044
  3259. #define _PCH_FPB0 0xc6048
  3260. #define _PCH_FPB1 0xc604c
  3261. #define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
  3262. #define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
  3263. #define PCH_DPLL_TEST 0xc606c
  3264. #define PCH_DREF_CONTROL 0xC6200
  3265. #define DREF_CONTROL_MASK 0x7fc3
  3266. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  3267. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  3268. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  3269. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  3270. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  3271. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  3272. #define DREF_SSC_SOURCE_MASK (3<<11)
  3273. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  3274. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  3275. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  3276. #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
  3277. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  3278. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  3279. #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
  3280. #define DREF_SSC4_DOWNSPREAD (0<<6)
  3281. #define DREF_SSC4_CENTERSPREAD (1<<6)
  3282. #define DREF_SSC1_DISABLE (0<<1)
  3283. #define DREF_SSC1_ENABLE (1<<1)
  3284. #define DREF_SSC4_DISABLE (0)
  3285. #define DREF_SSC4_ENABLE (1)
  3286. #define PCH_RAWCLK_FREQ 0xc6204
  3287. #define FDL_TP1_TIMER_SHIFT 12
  3288. #define FDL_TP1_TIMER_MASK (3<<12)
  3289. #define FDL_TP2_TIMER_SHIFT 10
  3290. #define FDL_TP2_TIMER_MASK (3<<10)
  3291. #define RAWCLK_FREQ_MASK 0x3ff
  3292. #define PCH_DPLL_TMR_CFG 0xc6208
  3293. #define PCH_SSC4_PARMS 0xc6210
  3294. #define PCH_SSC4_AUX_PARMS 0xc6214
  3295. #define PCH_DPLL_SEL 0xc7000
  3296. #define TRANSA_DPLL_ENABLE (1<<3)
  3297. #define TRANSA_DPLLB_SEL (1<<0)
  3298. #define TRANSA_DPLLA_SEL 0
  3299. #define TRANSB_DPLL_ENABLE (1<<7)
  3300. #define TRANSB_DPLLB_SEL (1<<4)
  3301. #define TRANSB_DPLLA_SEL (0)
  3302. #define TRANSC_DPLL_ENABLE (1<<11)
  3303. #define TRANSC_DPLLB_SEL (1<<8)
  3304. #define TRANSC_DPLLA_SEL (0)
  3305. /* transcoder */
  3306. #define _TRANS_HTOTAL_A 0xe0000
  3307. #define TRANS_HTOTAL_SHIFT 16
  3308. #define TRANS_HACTIVE_SHIFT 0
  3309. #define _TRANS_HBLANK_A 0xe0004
  3310. #define TRANS_HBLANK_END_SHIFT 16
  3311. #define TRANS_HBLANK_START_SHIFT 0
  3312. #define _TRANS_HSYNC_A 0xe0008
  3313. #define TRANS_HSYNC_END_SHIFT 16
  3314. #define TRANS_HSYNC_START_SHIFT 0
  3315. #define _TRANS_VTOTAL_A 0xe000c
  3316. #define TRANS_VTOTAL_SHIFT 16
  3317. #define TRANS_VACTIVE_SHIFT 0
  3318. #define _TRANS_VBLANK_A 0xe0010
  3319. #define TRANS_VBLANK_END_SHIFT 16
  3320. #define TRANS_VBLANK_START_SHIFT 0
  3321. #define _TRANS_VSYNC_A 0xe0014
  3322. #define TRANS_VSYNC_END_SHIFT 16
  3323. #define TRANS_VSYNC_START_SHIFT 0
  3324. #define _TRANS_VSYNCSHIFT_A 0xe0028
  3325. #define _TRANSA_DATA_M1 0xe0030
  3326. #define _TRANSA_DATA_N1 0xe0034
  3327. #define _TRANSA_DATA_M2 0xe0038
  3328. #define _TRANSA_DATA_N2 0xe003c
  3329. #define _TRANSA_DP_LINK_M1 0xe0040
  3330. #define _TRANSA_DP_LINK_N1 0xe0044
  3331. #define _TRANSA_DP_LINK_M2 0xe0048
  3332. #define _TRANSA_DP_LINK_N2 0xe004c
  3333. /* Per-transcoder DIP controls */
  3334. #define _VIDEO_DIP_CTL_A 0xe0200
  3335. #define _VIDEO_DIP_DATA_A 0xe0208
  3336. #define _VIDEO_DIP_GCP_A 0xe0210
  3337. #define _VIDEO_DIP_CTL_B 0xe1200
  3338. #define _VIDEO_DIP_DATA_B 0xe1208
  3339. #define _VIDEO_DIP_GCP_B 0xe1210
  3340. #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
  3341. #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
  3342. #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
  3343. #define VLV_VIDEO_DIP_CTL_A 0x60220
  3344. #define VLV_VIDEO_DIP_DATA_A 0x60208
  3345. #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
  3346. #define VLV_VIDEO_DIP_CTL_B 0x61170
  3347. #define VLV_VIDEO_DIP_DATA_B 0x61174
  3348. #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
  3349. #define VLV_TVIDEO_DIP_CTL(pipe) \
  3350. _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
  3351. #define VLV_TVIDEO_DIP_DATA(pipe) \
  3352. _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
  3353. #define VLV_TVIDEO_DIP_GCP(pipe) \
  3354. _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
  3355. /* Haswell DIP controls */
  3356. #define HSW_VIDEO_DIP_CTL_A 0x60200
  3357. #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
  3358. #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
  3359. #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
  3360. #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
  3361. #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
  3362. #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
  3363. #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
  3364. #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
  3365. #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
  3366. #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
  3367. #define HSW_VIDEO_DIP_GCP_A 0x60210
  3368. #define HSW_VIDEO_DIP_CTL_B 0x61200
  3369. #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
  3370. #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
  3371. #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
  3372. #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
  3373. #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
  3374. #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
  3375. #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
  3376. #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
  3377. #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
  3378. #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
  3379. #define HSW_VIDEO_DIP_GCP_B 0x61210
  3380. #define HSW_TVIDEO_DIP_CTL(pipe) \
  3381. _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
  3382. #define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
  3383. _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
  3384. #define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
  3385. _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
  3386. #define HSW_TVIDEO_DIP_GCP(pipe) \
  3387. _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
  3388. #define _TRANS_HTOTAL_B 0xe1000
  3389. #define _TRANS_HBLANK_B 0xe1004
  3390. #define _TRANS_HSYNC_B 0xe1008
  3391. #define _TRANS_VTOTAL_B 0xe100c
  3392. #define _TRANS_VBLANK_B 0xe1010
  3393. #define _TRANS_VSYNC_B 0xe1014
  3394. #define _TRANS_VSYNCSHIFT_B 0xe1028
  3395. #define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
  3396. #define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
  3397. #define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
  3398. #define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
  3399. #define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
  3400. #define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
  3401. #define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
  3402. _TRANS_VSYNCSHIFT_B)
  3403. #define _TRANSB_DATA_M1 0xe1030
  3404. #define _TRANSB_DATA_N1 0xe1034
  3405. #define _TRANSB_DATA_M2 0xe1038
  3406. #define _TRANSB_DATA_N2 0xe103c
  3407. #define _TRANSB_DP_LINK_M1 0xe1040
  3408. #define _TRANSB_DP_LINK_N1 0xe1044
  3409. #define _TRANSB_DP_LINK_M2 0xe1048
  3410. #define _TRANSB_DP_LINK_N2 0xe104c
  3411. #define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
  3412. #define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
  3413. #define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
  3414. #define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
  3415. #define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
  3416. #define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
  3417. #define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
  3418. #define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
  3419. #define _TRANSACONF 0xf0008
  3420. #define _TRANSBCONF 0xf1008
  3421. #define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
  3422. #define TRANS_DISABLE (0<<31)
  3423. #define TRANS_ENABLE (1<<31)
  3424. #define TRANS_STATE_MASK (1<<30)
  3425. #define TRANS_STATE_DISABLE (0<<30)
  3426. #define TRANS_STATE_ENABLE (1<<30)
  3427. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  3428. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  3429. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  3430. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  3431. #define TRANS_DP_AUDIO_ONLY (1<<26)
  3432. #define TRANS_DP_VIDEO_AUDIO (0<<26)
  3433. #define TRANS_INTERLACE_MASK (7<<21)
  3434. #define TRANS_PROGRESSIVE (0<<21)
  3435. #define TRANS_INTERLACED (3<<21)
  3436. #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
  3437. #define TRANS_8BPC (0<<5)
  3438. #define TRANS_10BPC (1<<5)
  3439. #define TRANS_6BPC (2<<5)
  3440. #define TRANS_12BPC (3<<5)
  3441. #define _TRANSA_CHICKEN2 0xf0064
  3442. #define _TRANSB_CHICKEN2 0xf1064
  3443. #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
  3444. #define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
  3445. #define SOUTH_CHICKEN1 0xc2000
  3446. #define FDIA_PHASE_SYNC_SHIFT_OVR 19
  3447. #define FDIA_PHASE_SYNC_SHIFT_EN 18
  3448. #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
  3449. #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
  3450. #define SOUTH_CHICKEN2 0xc2004
  3451. #define DPLS_EDP_PPS_FIX_DIS (1<<0)
  3452. #define _FDI_RXA_CHICKEN 0xc200c
  3453. #define _FDI_RXB_CHICKEN 0xc2010
  3454. #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
  3455. #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
  3456. #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
  3457. #define SOUTH_DSPCLK_GATE_D 0xc2020
  3458. #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
  3459. /* CPU: FDI_TX */
  3460. #define _FDI_TXA_CTL 0x60100
  3461. #define _FDI_TXB_CTL 0x61100
  3462. #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
  3463. #define FDI_TX_DISABLE (0<<31)
  3464. #define FDI_TX_ENABLE (1<<31)
  3465. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  3466. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  3467. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  3468. #define FDI_LINK_TRAIN_NONE (3<<28)
  3469. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  3470. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  3471. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  3472. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  3473. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  3474. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  3475. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  3476. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  3477. /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
  3478. SNB has different settings. */
  3479. /* SNB A-stepping */
  3480. #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  3481. #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  3482. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  3483. #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  3484. /* SNB B-stepping */
  3485. #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
  3486. #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
  3487. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
  3488. #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
  3489. #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
  3490. #define FDI_DP_PORT_WIDTH_X1 (0<<19)
  3491. #define FDI_DP_PORT_WIDTH_X2 (1<<19)
  3492. #define FDI_DP_PORT_WIDTH_X3 (2<<19)
  3493. #define FDI_DP_PORT_WIDTH_X4 (3<<19)
  3494. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  3495. /* Ironlake: hardwired to 1 */
  3496. #define FDI_TX_PLL_ENABLE (1<<14)
  3497. /* Ivybridge has different bits for lolz */
  3498. #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
  3499. #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
  3500. #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
  3501. #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
  3502. /* both Tx and Rx */
  3503. #define FDI_COMPOSITE_SYNC (1<<11)
  3504. #define FDI_LINK_TRAIN_AUTO (1<<10)
  3505. #define FDI_SCRAMBLING_ENABLE (0<<7)
  3506. #define FDI_SCRAMBLING_DISABLE (1<<7)
  3507. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  3508. #define _FDI_RXA_CTL 0xf000c
  3509. #define _FDI_RXB_CTL 0xf100c
  3510. #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
  3511. #define FDI_RX_ENABLE (1<<31)
  3512. /* train, dp width same as FDI_TX */
  3513. #define FDI_FS_ERRC_ENABLE (1<<27)
  3514. #define FDI_FE_ERRC_ENABLE (1<<26)
  3515. #define FDI_DP_PORT_WIDTH_X8 (7<<19)
  3516. #define FDI_8BPC (0<<16)
  3517. #define FDI_10BPC (1<<16)
  3518. #define FDI_6BPC (2<<16)
  3519. #define FDI_12BPC (3<<16)
  3520. #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
  3521. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  3522. #define FDI_RX_PLL_ENABLE (1<<13)
  3523. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  3524. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  3525. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  3526. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  3527. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  3528. #define FDI_PCDCLK (1<<4)
  3529. /* CPT */
  3530. #define FDI_AUTO_TRAINING (1<<10)
  3531. #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
  3532. #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
  3533. #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
  3534. #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
  3535. #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
  3536. /* LPT */
  3537. #define FDI_PORT_WIDTH_2X_LPT (1<<19)
  3538. #define FDI_PORT_WIDTH_1X_LPT (0<<19)
  3539. #define _FDI_RXA_MISC 0xf0010
  3540. #define _FDI_RXB_MISC 0xf1010
  3541. #define _FDI_RXA_TUSIZE1 0xf0030
  3542. #define _FDI_RXA_TUSIZE2 0xf0038
  3543. #define _FDI_RXB_TUSIZE1 0xf1030
  3544. #define _FDI_RXB_TUSIZE2 0xf1038
  3545. #define FDI_RX_TP1_TO_TP2_48 (2<<20)
  3546. #define FDI_RX_TP1_TO_TP2_64 (3<<20)
  3547. #define FDI_RX_FDI_DELAY_90 (0x90<<0)
  3548. #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
  3549. #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
  3550. #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
  3551. /* FDI_RX interrupt register format */
  3552. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  3553. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  3554. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  3555. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  3556. #define FDI_RX_FS_CODE_ERR (1<<6)
  3557. #define FDI_RX_FE_CODE_ERR (1<<5)
  3558. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  3559. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  3560. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  3561. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  3562. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  3563. #define _FDI_RXA_IIR 0xf0014
  3564. #define _FDI_RXA_IMR 0xf0018
  3565. #define _FDI_RXB_IIR 0xf1014
  3566. #define _FDI_RXB_IMR 0xf1018
  3567. #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
  3568. #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
  3569. #define FDI_PLL_CTL_1 0xfe000
  3570. #define FDI_PLL_CTL_2 0xfe004
  3571. /* CRT */
  3572. #define PCH_ADPA 0xe1100
  3573. #define ADPA_TRANS_SELECT_MASK (1<<30)
  3574. #define ADPA_TRANS_A_SELECT 0
  3575. #define ADPA_TRANS_B_SELECT (1<<30)
  3576. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  3577. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  3578. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  3579. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  3580. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  3581. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  3582. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  3583. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  3584. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  3585. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  3586. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  3587. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  3588. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  3589. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  3590. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  3591. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  3592. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  3593. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  3594. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  3595. /* or SDVOB */
  3596. #define HDMIB 0xe1140
  3597. #define PORT_ENABLE (1 << 31)
  3598. #define TRANSCODER(pipe) ((pipe) << 30)
  3599. #define TRANSCODER_CPT(pipe) ((pipe) << 29)
  3600. #define TRANSCODER_MASK (1 << 30)
  3601. #define TRANSCODER_MASK_CPT (3 << 29)
  3602. #define COLOR_FORMAT_8bpc (0)
  3603. #define COLOR_FORMAT_12bpc (3 << 26)
  3604. #define SDVOB_HOTPLUG_ENABLE (1 << 23)
  3605. #define SDVO_ENCODING (0)
  3606. #define TMDS_ENCODING (2 << 10)
  3607. #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
  3608. /* CPT */
  3609. #define HDMI_MODE_SELECT (1 << 9)
  3610. #define DVI_MODE_SELECT (0)
  3611. #define SDVOB_BORDER_ENABLE (1 << 7)
  3612. #define AUDIO_ENABLE (1 << 6)
  3613. #define VSYNC_ACTIVE_HIGH (1 << 4)
  3614. #define HSYNC_ACTIVE_HIGH (1 << 3)
  3615. #define PORT_DETECTED (1 << 2)
  3616. /* PCH SDVOB multiplex with HDMIB */
  3617. #define PCH_SDVOB HDMIB
  3618. #define HDMIC 0xe1150
  3619. #define HDMID 0xe1160
  3620. #define PCH_LVDS 0xe1180
  3621. #define LVDS_DETECTED (1 << 1)
  3622. /* vlv has 2 sets of panel control regs. */
  3623. #define PIPEA_PP_STATUS 0x61200
  3624. #define PIPEA_PP_CONTROL 0x61204
  3625. #define PIPEA_PP_ON_DELAYS 0x61208
  3626. #define PIPEA_PP_OFF_DELAYS 0x6120c
  3627. #define PIPEA_PP_DIVISOR 0x61210
  3628. #define PIPEB_PP_STATUS 0x61300
  3629. #define PIPEB_PP_CONTROL 0x61304
  3630. #define PIPEB_PP_ON_DELAYS 0x61308
  3631. #define PIPEB_PP_OFF_DELAYS 0x6130c
  3632. #define PIPEB_PP_DIVISOR 0x61310
  3633. #define PCH_PP_STATUS 0xc7200
  3634. #define PCH_PP_CONTROL 0xc7204
  3635. #define PANEL_UNLOCK_REGS (0xabcd << 16)
  3636. #define PANEL_UNLOCK_MASK (0xffff << 16)
  3637. #define EDP_FORCE_VDD (1 << 3)
  3638. #define EDP_BLC_ENABLE (1 << 2)
  3639. #define PANEL_POWER_RESET (1 << 1)
  3640. #define PANEL_POWER_OFF (0 << 0)
  3641. #define PANEL_POWER_ON (1 << 0)
  3642. #define PCH_PP_ON_DELAYS 0xc7208
  3643. #define PANEL_PORT_SELECT_MASK (3 << 30)
  3644. #define PANEL_PORT_SELECT_LVDS (0 << 30)
  3645. #define PANEL_PORT_SELECT_DPA (1 << 30)
  3646. #define EDP_PANEL (1 << 30)
  3647. #define PANEL_PORT_SELECT_DPC (2 << 30)
  3648. #define PANEL_PORT_SELECT_DPD (3 << 30)
  3649. #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
  3650. #define PANEL_POWER_UP_DELAY_SHIFT 16
  3651. #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
  3652. #define PANEL_LIGHT_ON_DELAY_SHIFT 0
  3653. #define PCH_PP_OFF_DELAYS 0xc720c
  3654. #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
  3655. #define PANEL_POWER_DOWN_DELAY_SHIFT 16
  3656. #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
  3657. #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
  3658. #define PCH_PP_DIVISOR 0xc7210
  3659. #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
  3660. #define PP_REFERENCE_DIVIDER_SHIFT 8
  3661. #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
  3662. #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
  3663. #define PCH_DP_B 0xe4100
  3664. #define PCH_DPB_AUX_CH_CTL 0xe4110
  3665. #define PCH_DPB_AUX_CH_DATA1 0xe4114
  3666. #define PCH_DPB_AUX_CH_DATA2 0xe4118
  3667. #define PCH_DPB_AUX_CH_DATA3 0xe411c
  3668. #define PCH_DPB_AUX_CH_DATA4 0xe4120
  3669. #define PCH_DPB_AUX_CH_DATA5 0xe4124
  3670. #define PCH_DP_C 0xe4200
  3671. #define PCH_DPC_AUX_CH_CTL 0xe4210
  3672. #define PCH_DPC_AUX_CH_DATA1 0xe4214
  3673. #define PCH_DPC_AUX_CH_DATA2 0xe4218
  3674. #define PCH_DPC_AUX_CH_DATA3 0xe421c
  3675. #define PCH_DPC_AUX_CH_DATA4 0xe4220
  3676. #define PCH_DPC_AUX_CH_DATA5 0xe4224
  3677. #define PCH_DP_D 0xe4300
  3678. #define PCH_DPD_AUX_CH_CTL 0xe4310
  3679. #define PCH_DPD_AUX_CH_DATA1 0xe4314
  3680. #define PCH_DPD_AUX_CH_DATA2 0xe4318
  3681. #define PCH_DPD_AUX_CH_DATA3 0xe431c
  3682. #define PCH_DPD_AUX_CH_DATA4 0xe4320
  3683. #define PCH_DPD_AUX_CH_DATA5 0xe4324
  3684. /* CPT */
  3685. #define PORT_TRANS_A_SEL_CPT 0
  3686. #define PORT_TRANS_B_SEL_CPT (1<<29)
  3687. #define PORT_TRANS_C_SEL_CPT (2<<29)
  3688. #define PORT_TRANS_SEL_MASK (3<<29)
  3689. #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
  3690. #define TRANS_DP_CTL_A 0xe0300
  3691. #define TRANS_DP_CTL_B 0xe1300
  3692. #define TRANS_DP_CTL_C 0xe2300
  3693. #define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
  3694. #define TRANS_DP_OUTPUT_ENABLE (1<<31)
  3695. #define TRANS_DP_PORT_SEL_B (0<<29)
  3696. #define TRANS_DP_PORT_SEL_C (1<<29)
  3697. #define TRANS_DP_PORT_SEL_D (2<<29)
  3698. #define TRANS_DP_PORT_SEL_NONE (3<<29)
  3699. #define TRANS_DP_PORT_SEL_MASK (3<<29)
  3700. #define TRANS_DP_AUDIO_ONLY (1<<26)
  3701. #define TRANS_DP_ENH_FRAMING (1<<18)
  3702. #define TRANS_DP_8BPC (0<<9)
  3703. #define TRANS_DP_10BPC (1<<9)
  3704. #define TRANS_DP_6BPC (2<<9)
  3705. #define TRANS_DP_12BPC (3<<9)
  3706. #define TRANS_DP_BPC_MASK (3<<9)
  3707. #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
  3708. #define TRANS_DP_VSYNC_ACTIVE_LOW 0
  3709. #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
  3710. #define TRANS_DP_HSYNC_ACTIVE_LOW 0
  3711. #define TRANS_DP_SYNC_MASK (3<<3)
  3712. /* SNB eDP training params */
  3713. /* SNB A-stepping */
  3714. #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  3715. #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  3716. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  3717. #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  3718. /* SNB B-stepping */
  3719. #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
  3720. #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
  3721. #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
  3722. #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
  3723. #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
  3724. #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
  3725. /* IVB */
  3726. #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
  3727. #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
  3728. #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
  3729. #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
  3730. #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
  3731. #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
  3732. #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
  3733. /* legacy values */
  3734. #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
  3735. #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
  3736. #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
  3737. #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
  3738. #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
  3739. #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
  3740. #define FORCEWAKE 0xA18C
  3741. #define FORCEWAKE_VLV 0x1300b0
  3742. #define FORCEWAKE_ACK_VLV 0x1300b4
  3743. #define FORCEWAKE_ACK_HSW 0x130044
  3744. #define FORCEWAKE_ACK 0x130090
  3745. #define FORCEWAKE_MT 0xa188 /* multi-threaded */
  3746. #define FORCEWAKE_MT_ACK 0x130040
  3747. #define ECOBUS 0xa180
  3748. #define FORCEWAKE_MT_ENABLE (1<<5)
  3749. #define GTFIFODBG 0x120000
  3750. #define GT_FIFO_CPU_ERROR_MASK 7
  3751. #define GT_FIFO_OVFERR (1<<2)
  3752. #define GT_FIFO_IAWRERR (1<<1)
  3753. #define GT_FIFO_IARDERR (1<<0)
  3754. #define GT_FIFO_FREE_ENTRIES 0x120008
  3755. #define GT_FIFO_NUM_RESERVED_ENTRIES 20
  3756. #define GEN6_UCGCTL1 0x9400
  3757. # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
  3758. # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
  3759. #define GEN6_UCGCTL2 0x9404
  3760. # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
  3761. # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
  3762. # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
  3763. # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
  3764. # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
  3765. #define GEN7_UCGCTL4 0x940c
  3766. #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
  3767. #define GEN6_RPNSWREQ 0xA008
  3768. #define GEN6_TURBO_DISABLE (1<<31)
  3769. #define GEN6_FREQUENCY(x) ((x)<<25)
  3770. #define GEN6_OFFSET(x) ((x)<<19)
  3771. #define GEN6_AGGRESSIVE_TURBO (0<<15)
  3772. #define GEN6_RC_VIDEO_FREQ 0xA00C
  3773. #define GEN6_RC_CONTROL 0xA090
  3774. #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
  3775. #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
  3776. #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
  3777. #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
  3778. #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
  3779. #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
  3780. #define GEN6_RC_CTL_HW_ENABLE (1<<31)
  3781. #define GEN6_RP_DOWN_TIMEOUT 0xA010
  3782. #define GEN6_RP_INTERRUPT_LIMITS 0xA014
  3783. #define GEN6_RPSTAT1 0xA01C
  3784. #define GEN6_CAGF_SHIFT 8
  3785. #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
  3786. #define GEN6_RP_CONTROL 0xA024
  3787. #define GEN6_RP_MEDIA_TURBO (1<<11)
  3788. #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
  3789. #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
  3790. #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
  3791. #define GEN6_RP_MEDIA_HW_MODE (1<<9)
  3792. #define GEN6_RP_MEDIA_SW_MODE (0<<9)
  3793. #define GEN6_RP_MEDIA_IS_GFX (1<<8)
  3794. #define GEN6_RP_ENABLE (1<<7)
  3795. #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
  3796. #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
  3797. #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
  3798. #define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
  3799. #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
  3800. #define GEN6_RP_UP_THRESHOLD 0xA02C
  3801. #define GEN6_RP_DOWN_THRESHOLD 0xA030
  3802. #define GEN6_RP_CUR_UP_EI 0xA050
  3803. #define GEN6_CURICONT_MASK 0xffffff
  3804. #define GEN6_RP_CUR_UP 0xA054
  3805. #define GEN6_CURBSYTAVG_MASK 0xffffff
  3806. #define GEN6_RP_PREV_UP 0xA058
  3807. #define GEN6_RP_CUR_DOWN_EI 0xA05C
  3808. #define GEN6_CURIAVG_MASK 0xffffff
  3809. #define GEN6_RP_CUR_DOWN 0xA060
  3810. #define GEN6_RP_PREV_DOWN 0xA064
  3811. #define GEN6_RP_UP_EI 0xA068
  3812. #define GEN6_RP_DOWN_EI 0xA06C
  3813. #define GEN6_RP_IDLE_HYSTERSIS 0xA070
  3814. #define GEN6_RC_STATE 0xA094
  3815. #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
  3816. #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
  3817. #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
  3818. #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
  3819. #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
  3820. #define GEN6_RC_SLEEP 0xA0B0
  3821. #define GEN6_RC1e_THRESHOLD 0xA0B4
  3822. #define GEN6_RC6_THRESHOLD 0xA0B8
  3823. #define GEN6_RC6p_THRESHOLD 0xA0BC
  3824. #define GEN6_RC6pp_THRESHOLD 0xA0C0
  3825. #define GEN6_PMINTRMSK 0xA168
  3826. #define GEN6_PMISR 0x44020
  3827. #define GEN6_PMIMR 0x44024 /* rps_lock */
  3828. #define GEN6_PMIIR 0x44028
  3829. #define GEN6_PMIER 0x4402C
  3830. #define GEN6_PM_MBOX_EVENT (1<<25)
  3831. #define GEN6_PM_THERMAL_EVENT (1<<24)
  3832. #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
  3833. #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
  3834. #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
  3835. #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
  3836. #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
  3837. #define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
  3838. GEN6_PM_RP_DOWN_THRESHOLD | \
  3839. GEN6_PM_RP_DOWN_TIMEOUT)
  3840. #define GEN6_GT_GFX_RC6_LOCKED 0x138104
  3841. #define GEN6_GT_GFX_RC6 0x138108
  3842. #define GEN6_GT_GFX_RC6p 0x13810C
  3843. #define GEN6_GT_GFX_RC6pp 0x138110
  3844. #define GEN6_PCODE_MAILBOX 0x138124
  3845. #define GEN6_PCODE_READY (1<<31)
  3846. #define GEN6_READ_OC_PARAMS 0xc
  3847. #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
  3848. #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
  3849. #define GEN6_PCODE_DATA 0x138128
  3850. #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
  3851. #define GEN6_GT_CORE_STATUS 0x138060
  3852. #define GEN6_CORE_CPD_STATE_MASK (7<<4)
  3853. #define GEN6_RCn_MASK 7
  3854. #define GEN6_RC0 0
  3855. #define GEN6_RC3 2
  3856. #define GEN6_RC6 3
  3857. #define GEN6_RC7 4
  3858. #define GEN7_MISCCPCTL (0x9424)
  3859. #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
  3860. /* IVYBRIDGE DPF */
  3861. #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
  3862. #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
  3863. #define GEN7_PARITY_ERROR_VALID (1<<13)
  3864. #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
  3865. #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
  3866. #define GEN7_PARITY_ERROR_ROW(reg) \
  3867. ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
  3868. #define GEN7_PARITY_ERROR_BANK(reg) \
  3869. ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
  3870. #define GEN7_PARITY_ERROR_SUBBANK(reg) \
  3871. ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
  3872. #define GEN7_L3CDERRST1_ENABLE (1<<7)
  3873. #define GEN7_L3LOG_BASE 0xB070
  3874. #define GEN7_L3LOG_SIZE 0x80
  3875. #define G4X_AUD_VID_DID 0x62020
  3876. #define INTEL_AUDIO_DEVCL 0x808629FB
  3877. #define INTEL_AUDIO_DEVBLC 0x80862801
  3878. #define INTEL_AUDIO_DEVCTG 0x80862802
  3879. #define G4X_AUD_CNTL_ST 0x620B4
  3880. #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
  3881. #define G4X_ELDV_DEVCTG (1 << 14)
  3882. #define G4X_ELD_ADDR (0xf << 5)
  3883. #define G4X_ELD_ACK (1 << 4)
  3884. #define G4X_HDMIW_HDMIEDID 0x6210C
  3885. #define IBX_HDMIW_HDMIEDID_A 0xE2050
  3886. #define IBX_AUD_CNTL_ST_A 0xE20B4
  3887. #define IBX_ELD_BUFFER_SIZE (0x1f << 10)
  3888. #define IBX_ELD_ADDRESS (0x1f << 5)
  3889. #define IBX_ELD_ACK (1 << 4)
  3890. #define IBX_AUD_CNTL_ST2 0xE20C0
  3891. #define IBX_ELD_VALIDB (1 << 0)
  3892. #define IBX_CP_READYB (1 << 1)
  3893. #define CPT_HDMIW_HDMIEDID_A 0xE5050
  3894. #define CPT_AUD_CNTL_ST_A 0xE50B4
  3895. #define CPT_AUD_CNTRL_ST2 0xE50C0
  3896. /* These are the 4 32-bit write offset registers for each stream
  3897. * output buffer. It determines the offset from the
  3898. * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
  3899. */
  3900. #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
  3901. #define IBX_AUD_CONFIG_A 0xe2000
  3902. #define CPT_AUD_CONFIG_A 0xe5000
  3903. #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
  3904. #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
  3905. #define AUD_CONFIG_UPPER_N_SHIFT 20
  3906. #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
  3907. #define AUD_CONFIG_LOWER_N_SHIFT 4
  3908. #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
  3909. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
  3910. #define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
  3911. #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
  3912. /* HSW Power Wells */
  3913. #define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
  3914. #define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
  3915. #define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
  3916. #define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
  3917. #define HSW_PWR_WELL_ENABLE (1<<31)
  3918. #define HSW_PWR_WELL_STATE (1<<30)
  3919. #define HSW_PWR_WELL_CTL5 0x45410
  3920. #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
  3921. #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
  3922. #define HSW_PWR_WELL_FORCE_ON (1<<19)
  3923. #define HSW_PWR_WELL_CTL6 0x45414
  3924. /* Per-pipe DDI Function Control */
  3925. #define PIPE_DDI_FUNC_CTL_A 0x60400
  3926. #define PIPE_DDI_FUNC_CTL_B 0x61400
  3927. #define PIPE_DDI_FUNC_CTL_C 0x62400
  3928. #define PIPE_DDI_FUNC_CTL_EDP 0x6F400
  3929. #define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
  3930. PIPE_DDI_FUNC_CTL_A, \
  3931. PIPE_DDI_FUNC_CTL_B)
  3932. #define PIPE_DDI_FUNC_ENABLE (1<<31)
  3933. /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
  3934. #define PIPE_DDI_PORT_MASK (7<<28)
  3935. #define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
  3936. #define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
  3937. #define PIPE_DDI_MODE_SELECT_DVI (1<<24)
  3938. #define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
  3939. #define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
  3940. #define PIPE_DDI_MODE_SELECT_FDI (4<<24)
  3941. #define PIPE_DDI_BPC_8 (0<<20)
  3942. #define PIPE_DDI_BPC_10 (1<<20)
  3943. #define PIPE_DDI_BPC_6 (2<<20)
  3944. #define PIPE_DDI_BPC_12 (3<<20)
  3945. #define PIPE_DDI_BFI_ENABLE (1<<4)
  3946. #define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
  3947. #define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
  3948. #define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
  3949. /* DisplayPort Transport Control */
  3950. #define DP_TP_CTL_A 0x64040
  3951. #define DP_TP_CTL_B 0x64140
  3952. #define DP_TP_CTL(port) _PORT(port, \
  3953. DP_TP_CTL_A, \
  3954. DP_TP_CTL_B)
  3955. #define DP_TP_CTL_ENABLE (1<<31)
  3956. #define DP_TP_CTL_MODE_SST (0<<27)
  3957. #define DP_TP_CTL_MODE_MST (1<<27)
  3958. #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
  3959. #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
  3960. #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
  3961. #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
  3962. #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
  3963. #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
  3964. /* DisplayPort Transport Status */
  3965. #define DP_TP_STATUS_A 0x64044
  3966. #define DP_TP_STATUS_B 0x64144
  3967. #define DP_TP_STATUS(port) _PORT(port, \
  3968. DP_TP_STATUS_A, \
  3969. DP_TP_STATUS_B)
  3970. #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
  3971. /* DDI Buffer Control */
  3972. #define DDI_BUF_CTL_A 0x64000
  3973. #define DDI_BUF_CTL_B 0x64100
  3974. #define DDI_BUF_CTL(port) _PORT(port, \
  3975. DDI_BUF_CTL_A, \
  3976. DDI_BUF_CTL_B)
  3977. #define DDI_BUF_CTL_ENABLE (1<<31)
  3978. #define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
  3979. #define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
  3980. #define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
  3981. #define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
  3982. #define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
  3983. #define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
  3984. #define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
  3985. #define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
  3986. #define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
  3987. #define DDI_BUF_EMP_MASK (0xf<<24)
  3988. #define DDI_BUF_IS_IDLE (1<<7)
  3989. #define DDI_PORT_WIDTH_X1 (0<<1)
  3990. #define DDI_PORT_WIDTH_X2 (1<<1)
  3991. #define DDI_PORT_WIDTH_X4 (3<<1)
  3992. #define DDI_INIT_DISPLAY_DETECTED (1<<0)
  3993. /* DDI Buffer Translations */
  3994. #define DDI_BUF_TRANS_A 0x64E00
  3995. #define DDI_BUF_TRANS_B 0x64E60
  3996. #define DDI_BUF_TRANS(port) _PORT(port, \
  3997. DDI_BUF_TRANS_A, \
  3998. DDI_BUF_TRANS_B)
  3999. /* Sideband Interface (SBI) is programmed indirectly, via
  4000. * SBI_ADDR, which contains the register offset; and SBI_DATA,
  4001. * which contains the payload */
  4002. #define SBI_ADDR 0xC6000
  4003. #define SBI_DATA 0xC6004
  4004. #define SBI_CTL_STAT 0xC6008
  4005. #define SBI_CTL_OP_CRRD (0x6<<8)
  4006. #define SBI_CTL_OP_CRWR (0x7<<8)
  4007. #define SBI_RESPONSE_FAIL (0x1<<1)
  4008. #define SBI_RESPONSE_SUCCESS (0x0<<1)
  4009. #define SBI_BUSY (0x1<<0)
  4010. #define SBI_READY (0x0<<0)
  4011. /* SBI offsets */
  4012. #define SBI_SSCDIVINTPHASE6 0x0600
  4013. #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
  4014. #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
  4015. #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
  4016. #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
  4017. #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
  4018. #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
  4019. #define SBI_SSCCTL 0x020c
  4020. #define SBI_SSCCTL6 0x060C
  4021. #define SBI_SSCCTL_DISABLE (1<<0)
  4022. #define SBI_SSCAUXDIV6 0x0610
  4023. #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
  4024. #define SBI_DBUFF0 0x2a00
  4025. /* LPT PIXCLK_GATE */
  4026. #define PIXCLK_GATE 0xC6020
  4027. #define PIXCLK_GATE_UNGATE 1<<0
  4028. #define PIXCLK_GATE_GATE 0<<0
  4029. /* SPLL */
  4030. #define SPLL_CTL 0x46020
  4031. #define SPLL_PLL_ENABLE (1<<31)
  4032. #define SPLL_PLL_SCC (1<<28)
  4033. #define SPLL_PLL_NON_SCC (2<<28)
  4034. #define SPLL_PLL_FREQ_810MHz (0<<26)
  4035. #define SPLL_PLL_FREQ_1350MHz (1<<26)
  4036. /* WRPLL */
  4037. #define WRPLL_CTL1 0x46040
  4038. #define WRPLL_CTL2 0x46060
  4039. #define WRPLL_PLL_ENABLE (1<<31)
  4040. #define WRPLL_PLL_SELECT_SSC (0x01<<28)
  4041. #define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
  4042. #define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
  4043. /* WRPLL divider programming */
  4044. #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
  4045. #define WRPLL_DIVIDER_POST(x) ((x)<<8)
  4046. #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
  4047. /* Port clock selection */
  4048. #define PORT_CLK_SEL_A 0x46100
  4049. #define PORT_CLK_SEL_B 0x46104
  4050. #define PORT_CLK_SEL(port) _PORT(port, \
  4051. PORT_CLK_SEL_A, \
  4052. PORT_CLK_SEL_B)
  4053. #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
  4054. #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
  4055. #define PORT_CLK_SEL_LCPLL_810 (2<<29)
  4056. #define PORT_CLK_SEL_SPLL (3<<29)
  4057. #define PORT_CLK_SEL_WRPLL1 (4<<29)
  4058. #define PORT_CLK_SEL_WRPLL2 (5<<29)
  4059. /* Pipe clock selection */
  4060. #define PIPE_CLK_SEL_A 0x46140
  4061. #define PIPE_CLK_SEL_B 0x46144
  4062. #define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
  4063. PIPE_CLK_SEL_A, \
  4064. PIPE_CLK_SEL_B)
  4065. /* For each pipe, we need to select the corresponding port clock */
  4066. #define PIPE_CLK_SEL_DISABLED (0x0<<29)
  4067. #define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
  4068. /* LCPLL Control */
  4069. #define LCPLL_CTL 0x130040
  4070. #define LCPLL_PLL_DISABLE (1<<31)
  4071. #define LCPLL_PLL_LOCK (1<<30)
  4072. #define LCPLL_CD_CLOCK_DISABLE (1<<25)
  4073. #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
  4074. /* Pipe WM_LINETIME - watermark line time */
  4075. #define PIPE_WM_LINETIME_A 0x45270
  4076. #define PIPE_WM_LINETIME_B 0x45274
  4077. #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
  4078. PIPE_WM_LINETIME_A, \
  4079. PIPE_WM_LINETIME_B)
  4080. #define PIPE_WM_LINETIME_MASK (0x1ff)
  4081. #define PIPE_WM_LINETIME_TIME(x) ((x))
  4082. #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
  4083. #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
  4084. /* SFUSE_STRAP */
  4085. #define SFUSE_STRAP 0xc2014
  4086. #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
  4087. #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
  4088. #define SFUSE_STRAP_DDID_DETECTED (1<<0)
  4089. #define WM_DBG 0x45280
  4090. #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
  4091. #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
  4092. #define WM_DBG_DISALLOW_SPRITE (1<<2)
  4093. #endif /* _I915_REG_H_ */