i915_irq.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. static void i915_handle_rps_change(struct drm_device *dev)
  254. {
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. u32 busy_up, busy_down, max_avg, min_avg;
  257. u8 new_delay = dev_priv->cur_delay;
  258. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  259. busy_up = I915_READ(RCPREVBSYTUPAVG);
  260. busy_down = I915_READ(RCPREVBSYTDNAVG);
  261. max_avg = I915_READ(RCBMAXAVG);
  262. min_avg = I915_READ(RCBMINAVG);
  263. /* Handle RCS change request from hw */
  264. if (busy_up > max_avg) {
  265. if (dev_priv->cur_delay != dev_priv->max_delay)
  266. new_delay = dev_priv->cur_delay - 1;
  267. if (new_delay < dev_priv->max_delay)
  268. new_delay = dev_priv->max_delay;
  269. } else if (busy_down < min_avg) {
  270. if (dev_priv->cur_delay != dev_priv->min_delay)
  271. new_delay = dev_priv->cur_delay + 1;
  272. if (new_delay > dev_priv->min_delay)
  273. new_delay = dev_priv->min_delay;
  274. }
  275. if (ironlake_set_drps(dev, new_delay))
  276. dev_priv->cur_delay = new_delay;
  277. return;
  278. }
  279. static void notify_ring(struct drm_device *dev,
  280. struct intel_ring_buffer *ring)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. if (ring->obj == NULL)
  284. return;
  285. trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
  286. wake_up_all(&ring->irq_queue);
  287. if (i915_enable_hangcheck) {
  288. dev_priv->hangcheck_count = 0;
  289. mod_timer(&dev_priv->hangcheck_timer,
  290. jiffies +
  291. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. }
  294. static void gen6_pm_rps_work(struct work_struct *work)
  295. {
  296. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  297. rps_work);
  298. u32 pm_iir, pm_imr;
  299. u8 new_delay;
  300. spin_lock_irq(&dev_priv->rps_lock);
  301. pm_iir = dev_priv->pm_iir;
  302. dev_priv->pm_iir = 0;
  303. pm_imr = I915_READ(GEN6_PMIMR);
  304. I915_WRITE(GEN6_PMIMR, 0);
  305. spin_unlock_irq(&dev_priv->rps_lock);
  306. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  307. return;
  308. mutex_lock(&dev_priv->dev->struct_mutex);
  309. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  310. new_delay = dev_priv->cur_delay + 1;
  311. else
  312. new_delay = dev_priv->cur_delay - 1;
  313. gen6_set_rps(dev_priv->dev, new_delay);
  314. mutex_unlock(&dev_priv->dev->struct_mutex);
  315. }
  316. /**
  317. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  318. * occurred.
  319. * @work: workqueue struct
  320. *
  321. * Doesn't actually do anything except notify userspace. As a consequence of
  322. * this event, userspace should try to remap the bad rows since statistically
  323. * it is likely the same row is more likely to go bad again.
  324. */
  325. static void ivybridge_parity_work(struct work_struct *work)
  326. {
  327. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  328. parity_error_work);
  329. u32 error_status, row, bank, subbank;
  330. char *parity_event[5];
  331. uint32_t misccpctl;
  332. unsigned long flags;
  333. /* We must turn off DOP level clock gating to access the L3 registers.
  334. * In order to prevent a get/put style interface, acquire struct mutex
  335. * any time we access those registers.
  336. */
  337. mutex_lock(&dev_priv->dev->struct_mutex);
  338. misccpctl = I915_READ(GEN7_MISCCPCTL);
  339. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  340. POSTING_READ(GEN7_MISCCPCTL);
  341. error_status = I915_READ(GEN7_L3CDERRST1);
  342. row = GEN7_PARITY_ERROR_ROW(error_status);
  343. bank = GEN7_PARITY_ERROR_BANK(error_status);
  344. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  345. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  346. GEN7_L3CDERRST1_ENABLE);
  347. POSTING_READ(GEN7_L3CDERRST1);
  348. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  349. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  350. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  351. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  352. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  353. mutex_unlock(&dev_priv->dev->struct_mutex);
  354. parity_event[0] = "L3_PARITY_ERROR=1";
  355. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  356. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  357. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  358. parity_event[4] = NULL;
  359. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  360. KOBJ_CHANGE, parity_event);
  361. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  362. row, bank, subbank);
  363. kfree(parity_event[3]);
  364. kfree(parity_event[2]);
  365. kfree(parity_event[1]);
  366. }
  367. static void ivybridge_handle_parity_error(struct drm_device *dev)
  368. {
  369. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  370. unsigned long flags;
  371. if (!IS_IVYBRIDGE(dev))
  372. return;
  373. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  374. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  375. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  376. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  377. queue_work(dev_priv->wq, &dev_priv->parity_error_work);
  378. }
  379. static void snb_gt_irq_handler(struct drm_device *dev,
  380. struct drm_i915_private *dev_priv,
  381. u32 gt_iir)
  382. {
  383. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  384. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  385. notify_ring(dev, &dev_priv->ring[RCS]);
  386. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  387. notify_ring(dev, &dev_priv->ring[VCS]);
  388. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  389. notify_ring(dev, &dev_priv->ring[BCS]);
  390. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  391. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  392. GT_RENDER_CS_ERROR_INTERRUPT)) {
  393. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  394. i915_handle_error(dev, false);
  395. }
  396. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  397. ivybridge_handle_parity_error(dev);
  398. }
  399. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  400. u32 pm_iir)
  401. {
  402. unsigned long flags;
  403. /*
  404. * IIR bits should never already be set because IMR should
  405. * prevent an interrupt from being shown in IIR. The warning
  406. * displays a case where we've unsafely cleared
  407. * dev_priv->pm_iir. Although missing an interrupt of the same
  408. * type is not a problem, it displays a problem in the logic.
  409. *
  410. * The mask bit in IMR is cleared by rps_work.
  411. */
  412. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  413. dev_priv->pm_iir |= pm_iir;
  414. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  415. POSTING_READ(GEN6_PMIMR);
  416. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  417. queue_work(dev_priv->wq, &dev_priv->rps_work);
  418. }
  419. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  420. {
  421. struct drm_device *dev = (struct drm_device *) arg;
  422. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  423. u32 iir, gt_iir, pm_iir;
  424. irqreturn_t ret = IRQ_NONE;
  425. unsigned long irqflags;
  426. int pipe;
  427. u32 pipe_stats[I915_MAX_PIPES];
  428. bool blc_event;
  429. atomic_inc(&dev_priv->irq_received);
  430. while (true) {
  431. iir = I915_READ(VLV_IIR);
  432. gt_iir = I915_READ(GTIIR);
  433. pm_iir = I915_READ(GEN6_PMIIR);
  434. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  435. goto out;
  436. ret = IRQ_HANDLED;
  437. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  438. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  439. for_each_pipe(pipe) {
  440. int reg = PIPESTAT(pipe);
  441. pipe_stats[pipe] = I915_READ(reg);
  442. /*
  443. * Clear the PIPE*STAT regs before the IIR
  444. */
  445. if (pipe_stats[pipe] & 0x8000ffff) {
  446. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  447. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  448. pipe_name(pipe));
  449. I915_WRITE(reg, pipe_stats[pipe]);
  450. }
  451. }
  452. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  453. for_each_pipe(pipe) {
  454. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  455. drm_handle_vblank(dev, pipe);
  456. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  457. intel_prepare_page_flip(dev, pipe);
  458. intel_finish_page_flip(dev, pipe);
  459. }
  460. }
  461. /* Consume port. Then clear IIR or we'll miss events */
  462. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  463. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  464. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  465. hotplug_status);
  466. if (hotplug_status & dev_priv->hotplug_supported_mask)
  467. queue_work(dev_priv->wq,
  468. &dev_priv->hotplug_work);
  469. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  470. I915_READ(PORT_HOTPLUG_STAT);
  471. }
  472. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  473. blc_event = true;
  474. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  475. gen6_queue_rps_work(dev_priv, pm_iir);
  476. I915_WRITE(GTIIR, gt_iir);
  477. I915_WRITE(GEN6_PMIIR, pm_iir);
  478. I915_WRITE(VLV_IIR, iir);
  479. }
  480. out:
  481. return ret;
  482. }
  483. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  484. {
  485. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  486. int pipe;
  487. if (pch_iir & SDE_AUDIO_POWER_MASK)
  488. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  489. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  490. SDE_AUDIO_POWER_SHIFT);
  491. if (pch_iir & SDE_GMBUS)
  492. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  493. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  494. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  495. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  496. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  497. if (pch_iir & SDE_POISON)
  498. DRM_ERROR("PCH poison interrupt\n");
  499. if (pch_iir & SDE_FDI_MASK)
  500. for_each_pipe(pipe)
  501. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  502. pipe_name(pipe),
  503. I915_READ(FDI_RX_IIR(pipe)));
  504. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  505. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  506. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  507. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  508. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  509. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  510. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  511. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  512. }
  513. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  514. {
  515. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  516. int pipe;
  517. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  518. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  519. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  520. SDE_AUDIO_POWER_SHIFT_CPT);
  521. if (pch_iir & SDE_AUX_MASK_CPT)
  522. DRM_DEBUG_DRIVER("AUX channel interrupt\n");
  523. if (pch_iir & SDE_GMBUS_CPT)
  524. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  525. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  526. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  527. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  528. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  529. if (pch_iir & SDE_FDI_MASK_CPT)
  530. for_each_pipe(pipe)
  531. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  532. pipe_name(pipe),
  533. I915_READ(FDI_RX_IIR(pipe)));
  534. }
  535. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  536. {
  537. struct drm_device *dev = (struct drm_device *) arg;
  538. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  539. u32 de_iir, gt_iir, de_ier, pm_iir;
  540. irqreturn_t ret = IRQ_NONE;
  541. int i;
  542. atomic_inc(&dev_priv->irq_received);
  543. /* disable master interrupt before clearing iir */
  544. de_ier = I915_READ(DEIER);
  545. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  546. gt_iir = I915_READ(GTIIR);
  547. if (gt_iir) {
  548. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  549. I915_WRITE(GTIIR, gt_iir);
  550. ret = IRQ_HANDLED;
  551. }
  552. de_iir = I915_READ(DEIIR);
  553. if (de_iir) {
  554. if (de_iir & DE_GSE_IVB)
  555. intel_opregion_gse_intr(dev);
  556. for (i = 0; i < 3; i++) {
  557. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  558. intel_prepare_page_flip(dev, i);
  559. intel_finish_page_flip_plane(dev, i);
  560. }
  561. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  562. drm_handle_vblank(dev, i);
  563. }
  564. /* check event from PCH */
  565. if (de_iir & DE_PCH_EVENT_IVB) {
  566. u32 pch_iir = I915_READ(SDEIIR);
  567. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  568. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  569. cpt_irq_handler(dev, pch_iir);
  570. /* clear PCH hotplug event before clear CPU irq */
  571. I915_WRITE(SDEIIR, pch_iir);
  572. }
  573. I915_WRITE(DEIIR, de_iir);
  574. ret = IRQ_HANDLED;
  575. }
  576. pm_iir = I915_READ(GEN6_PMIIR);
  577. if (pm_iir) {
  578. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  579. gen6_queue_rps_work(dev_priv, pm_iir);
  580. I915_WRITE(GEN6_PMIIR, pm_iir);
  581. ret = IRQ_HANDLED;
  582. }
  583. I915_WRITE(DEIER, de_ier);
  584. POSTING_READ(DEIER);
  585. return ret;
  586. }
  587. static void ilk_gt_irq_handler(struct drm_device *dev,
  588. struct drm_i915_private *dev_priv,
  589. u32 gt_iir)
  590. {
  591. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  592. notify_ring(dev, &dev_priv->ring[RCS]);
  593. if (gt_iir & GT_BSD_USER_INTERRUPT)
  594. notify_ring(dev, &dev_priv->ring[VCS]);
  595. }
  596. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  597. {
  598. struct drm_device *dev = (struct drm_device *) arg;
  599. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  600. int ret = IRQ_NONE;
  601. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  602. u32 hotplug_mask;
  603. atomic_inc(&dev_priv->irq_received);
  604. /* disable master interrupt before clearing iir */
  605. de_ier = I915_READ(DEIER);
  606. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  607. POSTING_READ(DEIER);
  608. de_iir = I915_READ(DEIIR);
  609. gt_iir = I915_READ(GTIIR);
  610. pch_iir = I915_READ(SDEIIR);
  611. pm_iir = I915_READ(GEN6_PMIIR);
  612. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  613. (!IS_GEN6(dev) || pm_iir == 0))
  614. goto done;
  615. if (HAS_PCH_CPT(dev))
  616. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  617. else
  618. hotplug_mask = SDE_HOTPLUG_MASK;
  619. ret = IRQ_HANDLED;
  620. if (IS_GEN5(dev))
  621. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  622. else
  623. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  624. if (de_iir & DE_GSE)
  625. intel_opregion_gse_intr(dev);
  626. if (de_iir & DE_PLANEA_FLIP_DONE) {
  627. intel_prepare_page_flip(dev, 0);
  628. intel_finish_page_flip_plane(dev, 0);
  629. }
  630. if (de_iir & DE_PLANEB_FLIP_DONE) {
  631. intel_prepare_page_flip(dev, 1);
  632. intel_finish_page_flip_plane(dev, 1);
  633. }
  634. if (de_iir & DE_PIPEA_VBLANK)
  635. drm_handle_vblank(dev, 0);
  636. if (de_iir & DE_PIPEB_VBLANK)
  637. drm_handle_vblank(dev, 1);
  638. /* check event from PCH */
  639. if (de_iir & DE_PCH_EVENT) {
  640. if (pch_iir & hotplug_mask)
  641. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  642. if (HAS_PCH_CPT(dev))
  643. cpt_irq_handler(dev, pch_iir);
  644. else
  645. ibx_irq_handler(dev, pch_iir);
  646. }
  647. if (de_iir & DE_PCU_EVENT) {
  648. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  649. i915_handle_rps_change(dev);
  650. }
  651. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  652. gen6_queue_rps_work(dev_priv, pm_iir);
  653. /* should clear PCH hotplug event before clear CPU irq */
  654. I915_WRITE(SDEIIR, pch_iir);
  655. I915_WRITE(GTIIR, gt_iir);
  656. I915_WRITE(DEIIR, de_iir);
  657. I915_WRITE(GEN6_PMIIR, pm_iir);
  658. done:
  659. I915_WRITE(DEIER, de_ier);
  660. POSTING_READ(DEIER);
  661. return ret;
  662. }
  663. /**
  664. * i915_error_work_func - do process context error handling work
  665. * @work: work struct
  666. *
  667. * Fire an error uevent so userspace can see that a hang or error
  668. * was detected.
  669. */
  670. static void i915_error_work_func(struct work_struct *work)
  671. {
  672. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  673. error_work);
  674. struct drm_device *dev = dev_priv->dev;
  675. char *error_event[] = { "ERROR=1", NULL };
  676. char *reset_event[] = { "RESET=1", NULL };
  677. char *reset_done_event[] = { "ERROR=0", NULL };
  678. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  679. if (atomic_read(&dev_priv->mm.wedged)) {
  680. DRM_DEBUG_DRIVER("resetting chip\n");
  681. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  682. if (!i915_reset(dev)) {
  683. atomic_set(&dev_priv->mm.wedged, 0);
  684. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  685. }
  686. complete_all(&dev_priv->error_completion);
  687. }
  688. }
  689. #ifdef CONFIG_DEBUG_FS
  690. static struct drm_i915_error_object *
  691. i915_error_object_create(struct drm_i915_private *dev_priv,
  692. struct drm_i915_gem_object *src)
  693. {
  694. struct drm_i915_error_object *dst;
  695. int page, page_count;
  696. u32 reloc_offset;
  697. if (src == NULL || src->pages == NULL)
  698. return NULL;
  699. page_count = src->base.size / PAGE_SIZE;
  700. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  701. if (dst == NULL)
  702. return NULL;
  703. reloc_offset = src->gtt_offset;
  704. for (page = 0; page < page_count; page++) {
  705. unsigned long flags;
  706. void *d;
  707. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  708. if (d == NULL)
  709. goto unwind;
  710. local_irq_save(flags);
  711. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  712. src->has_global_gtt_mapping) {
  713. void __iomem *s;
  714. /* Simply ignore tiling or any overlapping fence.
  715. * It's part of the error state, and this hopefully
  716. * captures what the GPU read.
  717. */
  718. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  719. reloc_offset);
  720. memcpy_fromio(d, s, PAGE_SIZE);
  721. io_mapping_unmap_atomic(s);
  722. } else {
  723. void *s;
  724. drm_clflush_pages(&src->pages[page], 1);
  725. s = kmap_atomic(src->pages[page]);
  726. memcpy(d, s, PAGE_SIZE);
  727. kunmap_atomic(s);
  728. drm_clflush_pages(&src->pages[page], 1);
  729. }
  730. local_irq_restore(flags);
  731. dst->pages[page] = d;
  732. reloc_offset += PAGE_SIZE;
  733. }
  734. dst->page_count = page_count;
  735. dst->gtt_offset = src->gtt_offset;
  736. return dst;
  737. unwind:
  738. while (page--)
  739. kfree(dst->pages[page]);
  740. kfree(dst);
  741. return NULL;
  742. }
  743. static void
  744. i915_error_object_free(struct drm_i915_error_object *obj)
  745. {
  746. int page;
  747. if (obj == NULL)
  748. return;
  749. for (page = 0; page < obj->page_count; page++)
  750. kfree(obj->pages[page]);
  751. kfree(obj);
  752. }
  753. void
  754. i915_error_state_free(struct kref *error_ref)
  755. {
  756. struct drm_i915_error_state *error = container_of(error_ref,
  757. typeof(*error), ref);
  758. int i;
  759. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  760. i915_error_object_free(error->ring[i].batchbuffer);
  761. i915_error_object_free(error->ring[i].ringbuffer);
  762. kfree(error->ring[i].requests);
  763. }
  764. kfree(error->active_bo);
  765. kfree(error->overlay);
  766. kfree(error);
  767. }
  768. static void capture_bo(struct drm_i915_error_buffer *err,
  769. struct drm_i915_gem_object *obj)
  770. {
  771. err->size = obj->base.size;
  772. err->name = obj->base.name;
  773. err->seqno = obj->last_rendering_seqno;
  774. err->gtt_offset = obj->gtt_offset;
  775. err->read_domains = obj->base.read_domains;
  776. err->write_domain = obj->base.write_domain;
  777. err->fence_reg = obj->fence_reg;
  778. err->pinned = 0;
  779. if (obj->pin_count > 0)
  780. err->pinned = 1;
  781. if (obj->user_pin_count > 0)
  782. err->pinned = -1;
  783. err->tiling = obj->tiling_mode;
  784. err->dirty = obj->dirty;
  785. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  786. err->ring = obj->ring ? obj->ring->id : -1;
  787. err->cache_level = obj->cache_level;
  788. }
  789. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  790. int count, struct list_head *head)
  791. {
  792. struct drm_i915_gem_object *obj;
  793. int i = 0;
  794. list_for_each_entry(obj, head, mm_list) {
  795. capture_bo(err++, obj);
  796. if (++i == count)
  797. break;
  798. }
  799. return i;
  800. }
  801. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  802. int count, struct list_head *head)
  803. {
  804. struct drm_i915_gem_object *obj;
  805. int i = 0;
  806. list_for_each_entry(obj, head, gtt_list) {
  807. if (obj->pin_count == 0)
  808. continue;
  809. capture_bo(err++, obj);
  810. if (++i == count)
  811. break;
  812. }
  813. return i;
  814. }
  815. static void i915_gem_record_fences(struct drm_device *dev,
  816. struct drm_i915_error_state *error)
  817. {
  818. struct drm_i915_private *dev_priv = dev->dev_private;
  819. int i;
  820. /* Fences */
  821. switch (INTEL_INFO(dev)->gen) {
  822. case 7:
  823. case 6:
  824. for (i = 0; i < 16; i++)
  825. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  826. break;
  827. case 5:
  828. case 4:
  829. for (i = 0; i < 16; i++)
  830. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  831. break;
  832. case 3:
  833. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  834. for (i = 0; i < 8; i++)
  835. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  836. case 2:
  837. for (i = 0; i < 8; i++)
  838. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  839. break;
  840. }
  841. }
  842. static struct drm_i915_error_object *
  843. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  844. struct intel_ring_buffer *ring)
  845. {
  846. struct drm_i915_gem_object *obj;
  847. u32 seqno;
  848. if (!ring->get_seqno)
  849. return NULL;
  850. seqno = ring->get_seqno(ring);
  851. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  852. if (obj->ring != ring)
  853. continue;
  854. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  855. continue;
  856. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  857. continue;
  858. /* We need to copy these to an anonymous buffer as the simplest
  859. * method to avoid being overwritten by userspace.
  860. */
  861. return i915_error_object_create(dev_priv, obj);
  862. }
  863. return NULL;
  864. }
  865. static void i915_record_ring_state(struct drm_device *dev,
  866. struct drm_i915_error_state *error,
  867. struct intel_ring_buffer *ring)
  868. {
  869. struct drm_i915_private *dev_priv = dev->dev_private;
  870. if (INTEL_INFO(dev)->gen >= 6) {
  871. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  872. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  873. error->semaphore_mboxes[ring->id][0]
  874. = I915_READ(RING_SYNC_0(ring->mmio_base));
  875. error->semaphore_mboxes[ring->id][1]
  876. = I915_READ(RING_SYNC_1(ring->mmio_base));
  877. }
  878. if (INTEL_INFO(dev)->gen >= 4) {
  879. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  880. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  881. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  882. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  883. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  884. if (ring->id == RCS) {
  885. error->instdone1 = I915_READ(INSTDONE1);
  886. error->bbaddr = I915_READ64(BB_ADDR);
  887. }
  888. } else {
  889. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  890. error->ipeir[ring->id] = I915_READ(IPEIR);
  891. error->ipehr[ring->id] = I915_READ(IPEHR);
  892. error->instdone[ring->id] = I915_READ(INSTDONE);
  893. }
  894. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  895. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  896. error->seqno[ring->id] = ring->get_seqno(ring);
  897. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  898. error->head[ring->id] = I915_READ_HEAD(ring);
  899. error->tail[ring->id] = I915_READ_TAIL(ring);
  900. error->cpu_ring_head[ring->id] = ring->head;
  901. error->cpu_ring_tail[ring->id] = ring->tail;
  902. }
  903. static void i915_gem_record_rings(struct drm_device *dev,
  904. struct drm_i915_error_state *error)
  905. {
  906. struct drm_i915_private *dev_priv = dev->dev_private;
  907. struct intel_ring_buffer *ring;
  908. struct drm_i915_gem_request *request;
  909. int i, count;
  910. for_each_ring(ring, dev_priv, i) {
  911. i915_record_ring_state(dev, error, ring);
  912. error->ring[i].batchbuffer =
  913. i915_error_first_batchbuffer(dev_priv, ring);
  914. error->ring[i].ringbuffer =
  915. i915_error_object_create(dev_priv, ring->obj);
  916. count = 0;
  917. list_for_each_entry(request, &ring->request_list, list)
  918. count++;
  919. error->ring[i].num_requests = count;
  920. error->ring[i].requests =
  921. kmalloc(count*sizeof(struct drm_i915_error_request),
  922. GFP_ATOMIC);
  923. if (error->ring[i].requests == NULL) {
  924. error->ring[i].num_requests = 0;
  925. continue;
  926. }
  927. count = 0;
  928. list_for_each_entry(request, &ring->request_list, list) {
  929. struct drm_i915_error_request *erq;
  930. erq = &error->ring[i].requests[count++];
  931. erq->seqno = request->seqno;
  932. erq->jiffies = request->emitted_jiffies;
  933. erq->tail = request->tail;
  934. }
  935. }
  936. }
  937. /**
  938. * i915_capture_error_state - capture an error record for later analysis
  939. * @dev: drm device
  940. *
  941. * Should be called when an error is detected (either a hang or an error
  942. * interrupt) to capture error state from the time of the error. Fills
  943. * out a structure which becomes available in debugfs for user level tools
  944. * to pick up.
  945. */
  946. static void i915_capture_error_state(struct drm_device *dev)
  947. {
  948. struct drm_i915_private *dev_priv = dev->dev_private;
  949. struct drm_i915_gem_object *obj;
  950. struct drm_i915_error_state *error;
  951. unsigned long flags;
  952. int i, pipe;
  953. spin_lock_irqsave(&dev_priv->error_lock, flags);
  954. error = dev_priv->first_error;
  955. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  956. if (error)
  957. return;
  958. /* Account for pipe specific data like PIPE*STAT */
  959. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  960. if (!error) {
  961. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  962. return;
  963. }
  964. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  965. dev->primary->index);
  966. kref_init(&error->ref);
  967. error->eir = I915_READ(EIR);
  968. error->pgtbl_er = I915_READ(PGTBL_ER);
  969. error->ccid = I915_READ(CCID);
  970. if (HAS_PCH_SPLIT(dev))
  971. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  972. else if (IS_VALLEYVIEW(dev))
  973. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  974. else if (IS_GEN2(dev))
  975. error->ier = I915_READ16(IER);
  976. else
  977. error->ier = I915_READ(IER);
  978. for_each_pipe(pipe)
  979. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  980. if (INTEL_INFO(dev)->gen >= 6) {
  981. error->error = I915_READ(ERROR_GEN6);
  982. error->done_reg = I915_READ(DONE_REG);
  983. }
  984. i915_gem_record_fences(dev, error);
  985. i915_gem_record_rings(dev, error);
  986. /* Record buffers on the active and pinned lists. */
  987. error->active_bo = NULL;
  988. error->pinned_bo = NULL;
  989. i = 0;
  990. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  991. i++;
  992. error->active_bo_count = i;
  993. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  994. if (obj->pin_count)
  995. i++;
  996. error->pinned_bo_count = i - error->active_bo_count;
  997. error->active_bo = NULL;
  998. error->pinned_bo = NULL;
  999. if (i) {
  1000. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1001. GFP_ATOMIC);
  1002. if (error->active_bo)
  1003. error->pinned_bo =
  1004. error->active_bo + error->active_bo_count;
  1005. }
  1006. if (error->active_bo)
  1007. error->active_bo_count =
  1008. capture_active_bo(error->active_bo,
  1009. error->active_bo_count,
  1010. &dev_priv->mm.active_list);
  1011. if (error->pinned_bo)
  1012. error->pinned_bo_count =
  1013. capture_pinned_bo(error->pinned_bo,
  1014. error->pinned_bo_count,
  1015. &dev_priv->mm.gtt_list);
  1016. do_gettimeofday(&error->time);
  1017. error->overlay = intel_overlay_capture_error_state(dev);
  1018. error->display = intel_display_capture_error_state(dev);
  1019. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1020. if (dev_priv->first_error == NULL) {
  1021. dev_priv->first_error = error;
  1022. error = NULL;
  1023. }
  1024. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1025. if (error)
  1026. i915_error_state_free(&error->ref);
  1027. }
  1028. void i915_destroy_error_state(struct drm_device *dev)
  1029. {
  1030. struct drm_i915_private *dev_priv = dev->dev_private;
  1031. struct drm_i915_error_state *error;
  1032. unsigned long flags;
  1033. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1034. error = dev_priv->first_error;
  1035. dev_priv->first_error = NULL;
  1036. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1037. if (error)
  1038. kref_put(&error->ref, i915_error_state_free);
  1039. }
  1040. #else
  1041. #define i915_capture_error_state(x)
  1042. #endif
  1043. static void i915_report_and_clear_eir(struct drm_device *dev)
  1044. {
  1045. struct drm_i915_private *dev_priv = dev->dev_private;
  1046. u32 eir = I915_READ(EIR);
  1047. int pipe;
  1048. if (!eir)
  1049. return;
  1050. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1051. if (IS_G4X(dev)) {
  1052. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1053. u32 ipeir = I915_READ(IPEIR_I965);
  1054. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1055. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1056. pr_err(" INSTDONE: 0x%08x\n",
  1057. I915_READ(INSTDONE_I965));
  1058. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1059. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1060. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1061. I915_WRITE(IPEIR_I965, ipeir);
  1062. POSTING_READ(IPEIR_I965);
  1063. }
  1064. if (eir & GM45_ERROR_PAGE_TABLE) {
  1065. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1066. pr_err("page table error\n");
  1067. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1068. I915_WRITE(PGTBL_ER, pgtbl_err);
  1069. POSTING_READ(PGTBL_ER);
  1070. }
  1071. }
  1072. if (!IS_GEN2(dev)) {
  1073. if (eir & I915_ERROR_PAGE_TABLE) {
  1074. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1075. pr_err("page table error\n");
  1076. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1077. I915_WRITE(PGTBL_ER, pgtbl_err);
  1078. POSTING_READ(PGTBL_ER);
  1079. }
  1080. }
  1081. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1082. pr_err("memory refresh error:\n");
  1083. for_each_pipe(pipe)
  1084. pr_err("pipe %c stat: 0x%08x\n",
  1085. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1086. /* pipestat has already been acked */
  1087. }
  1088. if (eir & I915_ERROR_INSTRUCTION) {
  1089. pr_err("instruction error\n");
  1090. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1091. if (INTEL_INFO(dev)->gen < 4) {
  1092. u32 ipeir = I915_READ(IPEIR);
  1093. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1094. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1095. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1096. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1097. I915_WRITE(IPEIR, ipeir);
  1098. POSTING_READ(IPEIR);
  1099. } else {
  1100. u32 ipeir = I915_READ(IPEIR_I965);
  1101. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1102. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1103. pr_err(" INSTDONE: 0x%08x\n",
  1104. I915_READ(INSTDONE_I965));
  1105. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1106. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1107. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1108. I915_WRITE(IPEIR_I965, ipeir);
  1109. POSTING_READ(IPEIR_I965);
  1110. }
  1111. }
  1112. I915_WRITE(EIR, eir);
  1113. POSTING_READ(EIR);
  1114. eir = I915_READ(EIR);
  1115. if (eir) {
  1116. /*
  1117. * some errors might have become stuck,
  1118. * mask them.
  1119. */
  1120. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1121. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1122. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1123. }
  1124. }
  1125. /**
  1126. * i915_handle_error - handle an error interrupt
  1127. * @dev: drm device
  1128. *
  1129. * Do some basic checking of regsiter state at error interrupt time and
  1130. * dump it to the syslog. Also call i915_capture_error_state() to make
  1131. * sure we get a record and make it available in debugfs. Fire a uevent
  1132. * so userspace knows something bad happened (should trigger collection
  1133. * of a ring dump etc.).
  1134. */
  1135. void i915_handle_error(struct drm_device *dev, bool wedged)
  1136. {
  1137. struct drm_i915_private *dev_priv = dev->dev_private;
  1138. struct intel_ring_buffer *ring;
  1139. int i;
  1140. i915_capture_error_state(dev);
  1141. i915_report_and_clear_eir(dev);
  1142. if (wedged) {
  1143. INIT_COMPLETION(dev_priv->error_completion);
  1144. atomic_set(&dev_priv->mm.wedged, 1);
  1145. /*
  1146. * Wakeup waiting processes so they don't hang
  1147. */
  1148. for_each_ring(ring, dev_priv, i)
  1149. wake_up_all(&ring->irq_queue);
  1150. }
  1151. queue_work(dev_priv->wq, &dev_priv->error_work);
  1152. }
  1153. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1154. {
  1155. drm_i915_private_t *dev_priv = dev->dev_private;
  1156. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1157. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1158. struct drm_i915_gem_object *obj;
  1159. struct intel_unpin_work *work;
  1160. unsigned long flags;
  1161. bool stall_detected;
  1162. /* Ignore early vblank irqs */
  1163. if (intel_crtc == NULL)
  1164. return;
  1165. spin_lock_irqsave(&dev->event_lock, flags);
  1166. work = intel_crtc->unpin_work;
  1167. if (work == NULL || work->pending || !work->enable_stall_check) {
  1168. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1169. spin_unlock_irqrestore(&dev->event_lock, flags);
  1170. return;
  1171. }
  1172. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1173. obj = work->pending_flip_obj;
  1174. if (INTEL_INFO(dev)->gen >= 4) {
  1175. int dspsurf = DSPSURF(intel_crtc->plane);
  1176. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1177. obj->gtt_offset;
  1178. } else {
  1179. int dspaddr = DSPADDR(intel_crtc->plane);
  1180. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1181. crtc->y * crtc->fb->pitches[0] +
  1182. crtc->x * crtc->fb->bits_per_pixel/8);
  1183. }
  1184. spin_unlock_irqrestore(&dev->event_lock, flags);
  1185. if (stall_detected) {
  1186. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1187. intel_prepare_page_flip(dev, intel_crtc->plane);
  1188. }
  1189. }
  1190. /* Called from drm generic code, passed 'crtc' which
  1191. * we use as a pipe index
  1192. */
  1193. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1194. {
  1195. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1196. unsigned long irqflags;
  1197. if (!i915_pipe_enabled(dev, pipe))
  1198. return -EINVAL;
  1199. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1200. if (INTEL_INFO(dev)->gen >= 4)
  1201. i915_enable_pipestat(dev_priv, pipe,
  1202. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1203. else
  1204. i915_enable_pipestat(dev_priv, pipe,
  1205. PIPE_VBLANK_INTERRUPT_ENABLE);
  1206. /* maintain vblank delivery even in deep C-states */
  1207. if (dev_priv->info->gen == 3)
  1208. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1209. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1210. return 0;
  1211. }
  1212. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1213. {
  1214. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1215. unsigned long irqflags;
  1216. if (!i915_pipe_enabled(dev, pipe))
  1217. return -EINVAL;
  1218. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1219. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1220. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1221. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1222. return 0;
  1223. }
  1224. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1225. {
  1226. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1227. unsigned long irqflags;
  1228. if (!i915_pipe_enabled(dev, pipe))
  1229. return -EINVAL;
  1230. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1231. ironlake_enable_display_irq(dev_priv,
  1232. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1233. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1234. return 0;
  1235. }
  1236. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1237. {
  1238. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1239. unsigned long irqflags;
  1240. u32 imr;
  1241. if (!i915_pipe_enabled(dev, pipe))
  1242. return -EINVAL;
  1243. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1244. imr = I915_READ(VLV_IMR);
  1245. if (pipe == 0)
  1246. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1247. else
  1248. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1249. I915_WRITE(VLV_IMR, imr);
  1250. i915_enable_pipestat(dev_priv, pipe,
  1251. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1252. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1253. return 0;
  1254. }
  1255. /* Called from drm generic code, passed 'crtc' which
  1256. * we use as a pipe index
  1257. */
  1258. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1259. {
  1260. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1261. unsigned long irqflags;
  1262. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1263. if (dev_priv->info->gen == 3)
  1264. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1265. i915_disable_pipestat(dev_priv, pipe,
  1266. PIPE_VBLANK_INTERRUPT_ENABLE |
  1267. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1268. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1269. }
  1270. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1271. {
  1272. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1273. unsigned long irqflags;
  1274. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1275. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1276. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1277. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1278. }
  1279. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1280. {
  1281. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1282. unsigned long irqflags;
  1283. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1284. ironlake_disable_display_irq(dev_priv,
  1285. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1286. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1287. }
  1288. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1289. {
  1290. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1291. unsigned long irqflags;
  1292. u32 imr;
  1293. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1294. i915_disable_pipestat(dev_priv, pipe,
  1295. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1296. imr = I915_READ(VLV_IMR);
  1297. if (pipe == 0)
  1298. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1299. else
  1300. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1301. I915_WRITE(VLV_IMR, imr);
  1302. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1303. }
  1304. static u32
  1305. ring_last_seqno(struct intel_ring_buffer *ring)
  1306. {
  1307. return list_entry(ring->request_list.prev,
  1308. struct drm_i915_gem_request, list)->seqno;
  1309. }
  1310. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1311. {
  1312. if (list_empty(&ring->request_list) ||
  1313. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1314. /* Issue a wake-up to catch stuck h/w. */
  1315. if (waitqueue_active(&ring->irq_queue)) {
  1316. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1317. ring->name);
  1318. wake_up_all(&ring->irq_queue);
  1319. *err = true;
  1320. }
  1321. return true;
  1322. }
  1323. return false;
  1324. }
  1325. static bool kick_ring(struct intel_ring_buffer *ring)
  1326. {
  1327. struct drm_device *dev = ring->dev;
  1328. struct drm_i915_private *dev_priv = dev->dev_private;
  1329. u32 tmp = I915_READ_CTL(ring);
  1330. if (tmp & RING_WAIT) {
  1331. DRM_ERROR("Kicking stuck wait on %s\n",
  1332. ring->name);
  1333. I915_WRITE_CTL(ring, tmp);
  1334. return true;
  1335. }
  1336. return false;
  1337. }
  1338. static bool i915_hangcheck_hung(struct drm_device *dev)
  1339. {
  1340. drm_i915_private_t *dev_priv = dev->dev_private;
  1341. if (dev_priv->hangcheck_count++ > 1) {
  1342. bool hung = true;
  1343. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1344. i915_handle_error(dev, true);
  1345. if (!IS_GEN2(dev)) {
  1346. struct intel_ring_buffer *ring;
  1347. int i;
  1348. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1349. * If so we can simply poke the RB_WAIT bit
  1350. * and break the hang. This should work on
  1351. * all but the second generation chipsets.
  1352. */
  1353. for_each_ring(ring, dev_priv, i)
  1354. hung &= !kick_ring(ring);
  1355. }
  1356. return hung;
  1357. }
  1358. return false;
  1359. }
  1360. /**
  1361. * This is called when the chip hasn't reported back with completed
  1362. * batchbuffers in a long time. The first time this is called we simply record
  1363. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1364. * again, we assume the chip is wedged and try to fix it.
  1365. */
  1366. void i915_hangcheck_elapsed(unsigned long data)
  1367. {
  1368. struct drm_device *dev = (struct drm_device *)data;
  1369. drm_i915_private_t *dev_priv = dev->dev_private;
  1370. uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
  1371. struct intel_ring_buffer *ring;
  1372. bool err = false, idle;
  1373. int i;
  1374. if (!i915_enable_hangcheck)
  1375. return;
  1376. memset(acthd, 0, sizeof(acthd));
  1377. idle = true;
  1378. for_each_ring(ring, dev_priv, i) {
  1379. idle &= i915_hangcheck_ring_idle(ring, &err);
  1380. acthd[i] = intel_ring_get_active_head(ring);
  1381. }
  1382. /* If all work is done then ACTHD clearly hasn't advanced. */
  1383. if (idle) {
  1384. if (err) {
  1385. if (i915_hangcheck_hung(dev))
  1386. return;
  1387. goto repeat;
  1388. }
  1389. dev_priv->hangcheck_count = 0;
  1390. return;
  1391. }
  1392. if (INTEL_INFO(dev)->gen < 4) {
  1393. instdone = I915_READ(INSTDONE);
  1394. instdone1 = 0;
  1395. } else {
  1396. instdone = I915_READ(INSTDONE_I965);
  1397. instdone1 = I915_READ(INSTDONE1);
  1398. }
  1399. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1400. dev_priv->last_instdone == instdone &&
  1401. dev_priv->last_instdone1 == instdone1) {
  1402. if (i915_hangcheck_hung(dev))
  1403. return;
  1404. } else {
  1405. dev_priv->hangcheck_count = 0;
  1406. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1407. dev_priv->last_instdone = instdone;
  1408. dev_priv->last_instdone1 = instdone1;
  1409. }
  1410. repeat:
  1411. /* Reset timer case chip hangs without another request being added */
  1412. mod_timer(&dev_priv->hangcheck_timer,
  1413. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1414. }
  1415. /* drm_dma.h hooks
  1416. */
  1417. static void ironlake_irq_preinstall(struct drm_device *dev)
  1418. {
  1419. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1420. atomic_set(&dev_priv->irq_received, 0);
  1421. I915_WRITE(HWSTAM, 0xeffe);
  1422. /* XXX hotplug from PCH */
  1423. I915_WRITE(DEIMR, 0xffffffff);
  1424. I915_WRITE(DEIER, 0x0);
  1425. POSTING_READ(DEIER);
  1426. /* and GT */
  1427. I915_WRITE(GTIMR, 0xffffffff);
  1428. I915_WRITE(GTIER, 0x0);
  1429. POSTING_READ(GTIER);
  1430. /* south display irq */
  1431. I915_WRITE(SDEIMR, 0xffffffff);
  1432. I915_WRITE(SDEIER, 0x0);
  1433. POSTING_READ(SDEIER);
  1434. }
  1435. static void valleyview_irq_preinstall(struct drm_device *dev)
  1436. {
  1437. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1438. int pipe;
  1439. atomic_set(&dev_priv->irq_received, 0);
  1440. /* VLV magic */
  1441. I915_WRITE(VLV_IMR, 0);
  1442. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1443. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1444. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1445. /* and GT */
  1446. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1447. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1448. I915_WRITE(GTIMR, 0xffffffff);
  1449. I915_WRITE(GTIER, 0x0);
  1450. POSTING_READ(GTIER);
  1451. I915_WRITE(DPINVGTT, 0xff);
  1452. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1453. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1454. for_each_pipe(pipe)
  1455. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1456. I915_WRITE(VLV_IIR, 0xffffffff);
  1457. I915_WRITE(VLV_IMR, 0xffffffff);
  1458. I915_WRITE(VLV_IER, 0x0);
  1459. POSTING_READ(VLV_IER);
  1460. }
  1461. /*
  1462. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1463. * duration to 2ms (which is the minimum in the Display Port spec)
  1464. *
  1465. * This register is the same on all known PCH chips.
  1466. */
  1467. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1468. {
  1469. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1470. u32 hotplug;
  1471. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1472. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1473. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1474. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1475. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1476. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1477. }
  1478. static int ironlake_irq_postinstall(struct drm_device *dev)
  1479. {
  1480. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1481. /* enable kind of interrupts always enabled */
  1482. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1483. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1484. u32 render_irqs;
  1485. u32 hotplug_mask;
  1486. dev_priv->irq_mask = ~display_mask;
  1487. /* should always can generate irq */
  1488. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1489. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1490. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1491. POSTING_READ(DEIER);
  1492. dev_priv->gt_irq_mask = ~0;
  1493. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1494. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1495. if (IS_GEN6(dev))
  1496. render_irqs =
  1497. GT_USER_INTERRUPT |
  1498. GEN6_BSD_USER_INTERRUPT |
  1499. GEN6_BLITTER_USER_INTERRUPT;
  1500. else
  1501. render_irqs =
  1502. GT_USER_INTERRUPT |
  1503. GT_PIPE_NOTIFY |
  1504. GT_BSD_USER_INTERRUPT;
  1505. I915_WRITE(GTIER, render_irqs);
  1506. POSTING_READ(GTIER);
  1507. if (HAS_PCH_CPT(dev)) {
  1508. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1509. SDE_PORTB_HOTPLUG_CPT |
  1510. SDE_PORTC_HOTPLUG_CPT |
  1511. SDE_PORTD_HOTPLUG_CPT);
  1512. } else {
  1513. hotplug_mask = (SDE_CRT_HOTPLUG |
  1514. SDE_PORTB_HOTPLUG |
  1515. SDE_PORTC_HOTPLUG |
  1516. SDE_PORTD_HOTPLUG |
  1517. SDE_AUX_MASK);
  1518. }
  1519. dev_priv->pch_irq_mask = ~hotplug_mask;
  1520. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1521. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1522. I915_WRITE(SDEIER, hotplug_mask);
  1523. POSTING_READ(SDEIER);
  1524. ironlake_enable_pch_hotplug(dev);
  1525. if (IS_IRONLAKE_M(dev)) {
  1526. /* Clear & enable PCU event interrupts */
  1527. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1528. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1529. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1530. }
  1531. return 0;
  1532. }
  1533. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1534. {
  1535. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1536. /* enable kind of interrupts always enabled */
  1537. u32 display_mask =
  1538. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1539. DE_PLANEC_FLIP_DONE_IVB |
  1540. DE_PLANEB_FLIP_DONE_IVB |
  1541. DE_PLANEA_FLIP_DONE_IVB;
  1542. u32 render_irqs;
  1543. u32 hotplug_mask;
  1544. dev_priv->irq_mask = ~display_mask;
  1545. /* should always can generate irq */
  1546. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1547. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1548. I915_WRITE(DEIER,
  1549. display_mask |
  1550. DE_PIPEC_VBLANK_IVB |
  1551. DE_PIPEB_VBLANK_IVB |
  1552. DE_PIPEA_VBLANK_IVB);
  1553. POSTING_READ(DEIER);
  1554. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1555. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1556. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1557. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1558. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1559. I915_WRITE(GTIER, render_irqs);
  1560. POSTING_READ(GTIER);
  1561. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1562. SDE_PORTB_HOTPLUG_CPT |
  1563. SDE_PORTC_HOTPLUG_CPT |
  1564. SDE_PORTD_HOTPLUG_CPT);
  1565. dev_priv->pch_irq_mask = ~hotplug_mask;
  1566. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1567. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1568. I915_WRITE(SDEIER, hotplug_mask);
  1569. POSTING_READ(SDEIER);
  1570. ironlake_enable_pch_hotplug(dev);
  1571. return 0;
  1572. }
  1573. static int valleyview_irq_postinstall(struct drm_device *dev)
  1574. {
  1575. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1576. u32 enable_mask;
  1577. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1578. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1579. u16 msid;
  1580. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1581. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1582. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1583. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1584. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1585. /*
  1586. *Leave vblank interrupts masked initially. enable/disable will
  1587. * toggle them based on usage.
  1588. */
  1589. dev_priv->irq_mask = (~enable_mask) |
  1590. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1591. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1592. dev_priv->pipestat[0] = 0;
  1593. dev_priv->pipestat[1] = 0;
  1594. /* Hack for broken MSIs on VLV */
  1595. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1596. pci_read_config_word(dev->pdev, 0x98, &msid);
  1597. msid &= 0xff; /* mask out delivery bits */
  1598. msid |= (1<<14);
  1599. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1600. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1601. I915_WRITE(VLV_IER, enable_mask);
  1602. I915_WRITE(VLV_IIR, 0xffffffff);
  1603. I915_WRITE(PIPESTAT(0), 0xffff);
  1604. I915_WRITE(PIPESTAT(1), 0xffff);
  1605. POSTING_READ(VLV_IER);
  1606. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1607. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1608. I915_WRITE(VLV_IIR, 0xffffffff);
  1609. I915_WRITE(VLV_IIR, 0xffffffff);
  1610. dev_priv->gt_irq_mask = ~0;
  1611. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1612. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1613. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1614. I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1615. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1616. GT_GEN6_BLT_USER_INTERRUPT |
  1617. GT_GEN6_BSD_USER_INTERRUPT |
  1618. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1619. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1620. GT_PIPE_NOTIFY |
  1621. GT_RENDER_CS_ERROR_INTERRUPT |
  1622. GT_SYNC_STATUS |
  1623. GT_USER_INTERRUPT);
  1624. POSTING_READ(GTIER);
  1625. /* ack & enable invalid PTE error interrupts */
  1626. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1627. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1628. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1629. #endif
  1630. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1631. #if 0 /* FIXME: check register definitions; some have moved */
  1632. /* Note HDMI and DP share bits */
  1633. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1634. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1635. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1636. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1637. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1638. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1639. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1640. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1641. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1642. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1643. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1644. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1645. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1646. }
  1647. #endif
  1648. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1649. return 0;
  1650. }
  1651. static void valleyview_irq_uninstall(struct drm_device *dev)
  1652. {
  1653. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1654. int pipe;
  1655. if (!dev_priv)
  1656. return;
  1657. for_each_pipe(pipe)
  1658. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1659. I915_WRITE(HWSTAM, 0xffffffff);
  1660. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1661. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1662. for_each_pipe(pipe)
  1663. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1664. I915_WRITE(VLV_IIR, 0xffffffff);
  1665. I915_WRITE(VLV_IMR, 0xffffffff);
  1666. I915_WRITE(VLV_IER, 0x0);
  1667. POSTING_READ(VLV_IER);
  1668. }
  1669. static void ironlake_irq_uninstall(struct drm_device *dev)
  1670. {
  1671. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1672. if (!dev_priv)
  1673. return;
  1674. I915_WRITE(HWSTAM, 0xffffffff);
  1675. I915_WRITE(DEIMR, 0xffffffff);
  1676. I915_WRITE(DEIER, 0x0);
  1677. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1678. I915_WRITE(GTIMR, 0xffffffff);
  1679. I915_WRITE(GTIER, 0x0);
  1680. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1681. I915_WRITE(SDEIMR, 0xffffffff);
  1682. I915_WRITE(SDEIER, 0x0);
  1683. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1684. }
  1685. static void i8xx_irq_preinstall(struct drm_device * dev)
  1686. {
  1687. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1688. int pipe;
  1689. atomic_set(&dev_priv->irq_received, 0);
  1690. for_each_pipe(pipe)
  1691. I915_WRITE(PIPESTAT(pipe), 0);
  1692. I915_WRITE16(IMR, 0xffff);
  1693. I915_WRITE16(IER, 0x0);
  1694. POSTING_READ16(IER);
  1695. }
  1696. static int i8xx_irq_postinstall(struct drm_device *dev)
  1697. {
  1698. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1699. dev_priv->pipestat[0] = 0;
  1700. dev_priv->pipestat[1] = 0;
  1701. I915_WRITE16(EMR,
  1702. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1703. /* Unmask the interrupts that we always want on. */
  1704. dev_priv->irq_mask =
  1705. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1706. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1707. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1708. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1709. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1710. I915_WRITE16(IMR, dev_priv->irq_mask);
  1711. I915_WRITE16(IER,
  1712. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1713. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1714. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1715. I915_USER_INTERRUPT);
  1716. POSTING_READ16(IER);
  1717. return 0;
  1718. }
  1719. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1720. {
  1721. struct drm_device *dev = (struct drm_device *) arg;
  1722. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1723. u16 iir, new_iir;
  1724. u32 pipe_stats[2];
  1725. unsigned long irqflags;
  1726. int irq_received;
  1727. int pipe;
  1728. u16 flip_mask =
  1729. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1730. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1731. atomic_inc(&dev_priv->irq_received);
  1732. iir = I915_READ16(IIR);
  1733. if (iir == 0)
  1734. return IRQ_NONE;
  1735. while (iir & ~flip_mask) {
  1736. /* Can't rely on pipestat interrupt bit in iir as it might
  1737. * have been cleared after the pipestat interrupt was received.
  1738. * It doesn't set the bit in iir again, but it still produces
  1739. * interrupts (for non-MSI).
  1740. */
  1741. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1742. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1743. i915_handle_error(dev, false);
  1744. for_each_pipe(pipe) {
  1745. int reg = PIPESTAT(pipe);
  1746. pipe_stats[pipe] = I915_READ(reg);
  1747. /*
  1748. * Clear the PIPE*STAT regs before the IIR
  1749. */
  1750. if (pipe_stats[pipe] & 0x8000ffff) {
  1751. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1752. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1753. pipe_name(pipe));
  1754. I915_WRITE(reg, pipe_stats[pipe]);
  1755. irq_received = 1;
  1756. }
  1757. }
  1758. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1759. I915_WRITE16(IIR, iir & ~flip_mask);
  1760. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1761. i915_update_dri1_breadcrumb(dev);
  1762. if (iir & I915_USER_INTERRUPT)
  1763. notify_ring(dev, &dev_priv->ring[RCS]);
  1764. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1765. drm_handle_vblank(dev, 0)) {
  1766. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1767. intel_prepare_page_flip(dev, 0);
  1768. intel_finish_page_flip(dev, 0);
  1769. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1770. }
  1771. }
  1772. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1773. drm_handle_vblank(dev, 1)) {
  1774. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1775. intel_prepare_page_flip(dev, 1);
  1776. intel_finish_page_flip(dev, 1);
  1777. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1778. }
  1779. }
  1780. iir = new_iir;
  1781. }
  1782. return IRQ_HANDLED;
  1783. }
  1784. static void i8xx_irq_uninstall(struct drm_device * dev)
  1785. {
  1786. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1787. int pipe;
  1788. for_each_pipe(pipe) {
  1789. /* Clear enable bits; then clear status bits */
  1790. I915_WRITE(PIPESTAT(pipe), 0);
  1791. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1792. }
  1793. I915_WRITE16(IMR, 0xffff);
  1794. I915_WRITE16(IER, 0x0);
  1795. I915_WRITE16(IIR, I915_READ16(IIR));
  1796. }
  1797. static void i915_irq_preinstall(struct drm_device * dev)
  1798. {
  1799. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1800. int pipe;
  1801. atomic_set(&dev_priv->irq_received, 0);
  1802. if (I915_HAS_HOTPLUG(dev)) {
  1803. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1804. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1805. }
  1806. I915_WRITE16(HWSTAM, 0xeffe);
  1807. for_each_pipe(pipe)
  1808. I915_WRITE(PIPESTAT(pipe), 0);
  1809. I915_WRITE(IMR, 0xffffffff);
  1810. I915_WRITE(IER, 0x0);
  1811. POSTING_READ(IER);
  1812. }
  1813. static int i915_irq_postinstall(struct drm_device *dev)
  1814. {
  1815. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1816. u32 enable_mask;
  1817. dev_priv->pipestat[0] = 0;
  1818. dev_priv->pipestat[1] = 0;
  1819. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1820. /* Unmask the interrupts that we always want on. */
  1821. dev_priv->irq_mask =
  1822. ~(I915_ASLE_INTERRUPT |
  1823. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1824. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1825. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1826. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1827. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1828. enable_mask =
  1829. I915_ASLE_INTERRUPT |
  1830. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1831. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1832. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1833. I915_USER_INTERRUPT;
  1834. if (I915_HAS_HOTPLUG(dev)) {
  1835. /* Enable in IER... */
  1836. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1837. /* and unmask in IMR */
  1838. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1839. }
  1840. I915_WRITE(IMR, dev_priv->irq_mask);
  1841. I915_WRITE(IER, enable_mask);
  1842. POSTING_READ(IER);
  1843. if (I915_HAS_HOTPLUG(dev)) {
  1844. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1845. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1846. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1847. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1848. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1849. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1850. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1851. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1852. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1853. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1854. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1855. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1856. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1857. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1858. }
  1859. /* Ignore TV since it's buggy */
  1860. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1861. }
  1862. intel_opregion_enable_asle(dev);
  1863. return 0;
  1864. }
  1865. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1866. {
  1867. struct drm_device *dev = (struct drm_device *) arg;
  1868. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1869. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1870. unsigned long irqflags;
  1871. u32 flip_mask =
  1872. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1873. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1874. u32 flip[2] = {
  1875. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1876. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1877. };
  1878. int pipe, ret = IRQ_NONE;
  1879. atomic_inc(&dev_priv->irq_received);
  1880. iir = I915_READ(IIR);
  1881. do {
  1882. bool irq_received = (iir & ~flip_mask) != 0;
  1883. bool blc_event = false;
  1884. /* Can't rely on pipestat interrupt bit in iir as it might
  1885. * have been cleared after the pipestat interrupt was received.
  1886. * It doesn't set the bit in iir again, but it still produces
  1887. * interrupts (for non-MSI).
  1888. */
  1889. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1890. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1891. i915_handle_error(dev, false);
  1892. for_each_pipe(pipe) {
  1893. int reg = PIPESTAT(pipe);
  1894. pipe_stats[pipe] = I915_READ(reg);
  1895. /* Clear the PIPE*STAT regs before the IIR */
  1896. if (pipe_stats[pipe] & 0x8000ffff) {
  1897. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1898. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1899. pipe_name(pipe));
  1900. I915_WRITE(reg, pipe_stats[pipe]);
  1901. irq_received = true;
  1902. }
  1903. }
  1904. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1905. if (!irq_received)
  1906. break;
  1907. /* Consume port. Then clear IIR or we'll miss events */
  1908. if ((I915_HAS_HOTPLUG(dev)) &&
  1909. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1910. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1911. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1912. hotplug_status);
  1913. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1914. queue_work(dev_priv->wq,
  1915. &dev_priv->hotplug_work);
  1916. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1917. POSTING_READ(PORT_HOTPLUG_STAT);
  1918. }
  1919. I915_WRITE(IIR, iir & ~flip_mask);
  1920. new_iir = I915_READ(IIR); /* Flush posted writes */
  1921. if (iir & I915_USER_INTERRUPT)
  1922. notify_ring(dev, &dev_priv->ring[RCS]);
  1923. for_each_pipe(pipe) {
  1924. int plane = pipe;
  1925. if (IS_MOBILE(dev))
  1926. plane = !plane;
  1927. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1928. drm_handle_vblank(dev, pipe)) {
  1929. if (iir & flip[plane]) {
  1930. intel_prepare_page_flip(dev, plane);
  1931. intel_finish_page_flip(dev, pipe);
  1932. flip_mask &= ~flip[plane];
  1933. }
  1934. }
  1935. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1936. blc_event = true;
  1937. }
  1938. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1939. intel_opregion_asle_intr(dev);
  1940. /* With MSI, interrupts are only generated when iir
  1941. * transitions from zero to nonzero. If another bit got
  1942. * set while we were handling the existing iir bits, then
  1943. * we would never get another interrupt.
  1944. *
  1945. * This is fine on non-MSI as well, as if we hit this path
  1946. * we avoid exiting the interrupt handler only to generate
  1947. * another one.
  1948. *
  1949. * Note that for MSI this could cause a stray interrupt report
  1950. * if an interrupt landed in the time between writing IIR and
  1951. * the posting read. This should be rare enough to never
  1952. * trigger the 99% of 100,000 interrupts test for disabling
  1953. * stray interrupts.
  1954. */
  1955. ret = IRQ_HANDLED;
  1956. iir = new_iir;
  1957. } while (iir & ~flip_mask);
  1958. i915_update_dri1_breadcrumb(dev);
  1959. return ret;
  1960. }
  1961. static void i915_irq_uninstall(struct drm_device * dev)
  1962. {
  1963. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1964. int pipe;
  1965. if (I915_HAS_HOTPLUG(dev)) {
  1966. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1967. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1968. }
  1969. I915_WRITE16(HWSTAM, 0xffff);
  1970. for_each_pipe(pipe) {
  1971. /* Clear enable bits; then clear status bits */
  1972. I915_WRITE(PIPESTAT(pipe), 0);
  1973. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1974. }
  1975. I915_WRITE(IMR, 0xffffffff);
  1976. I915_WRITE(IER, 0x0);
  1977. I915_WRITE(IIR, I915_READ(IIR));
  1978. }
  1979. static void i965_irq_preinstall(struct drm_device * dev)
  1980. {
  1981. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1982. int pipe;
  1983. atomic_set(&dev_priv->irq_received, 0);
  1984. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1985. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1986. I915_WRITE(HWSTAM, 0xeffe);
  1987. for_each_pipe(pipe)
  1988. I915_WRITE(PIPESTAT(pipe), 0);
  1989. I915_WRITE(IMR, 0xffffffff);
  1990. I915_WRITE(IER, 0x0);
  1991. POSTING_READ(IER);
  1992. }
  1993. static int i965_irq_postinstall(struct drm_device *dev)
  1994. {
  1995. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1996. u32 hotplug_en;
  1997. u32 enable_mask;
  1998. u32 error_mask;
  1999. /* Unmask the interrupts that we always want on. */
  2000. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2001. I915_DISPLAY_PORT_INTERRUPT |
  2002. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2003. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2004. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2005. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2006. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2007. enable_mask = ~dev_priv->irq_mask;
  2008. enable_mask |= I915_USER_INTERRUPT;
  2009. if (IS_G4X(dev))
  2010. enable_mask |= I915_BSD_USER_INTERRUPT;
  2011. dev_priv->pipestat[0] = 0;
  2012. dev_priv->pipestat[1] = 0;
  2013. /*
  2014. * Enable some error detection, note the instruction error mask
  2015. * bit is reserved, so we leave it masked.
  2016. */
  2017. if (IS_G4X(dev)) {
  2018. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2019. GM45_ERROR_MEM_PRIV |
  2020. GM45_ERROR_CP_PRIV |
  2021. I915_ERROR_MEMORY_REFRESH);
  2022. } else {
  2023. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2024. I915_ERROR_MEMORY_REFRESH);
  2025. }
  2026. I915_WRITE(EMR, error_mask);
  2027. I915_WRITE(IMR, dev_priv->irq_mask);
  2028. I915_WRITE(IER, enable_mask);
  2029. POSTING_READ(IER);
  2030. /* Note HDMI and DP share hotplug bits */
  2031. hotplug_en = 0;
  2032. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  2033. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  2034. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  2035. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  2036. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  2037. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  2038. if (IS_G4X(dev)) {
  2039. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2040. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2041. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2042. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2043. } else {
  2044. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2045. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2046. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2047. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2048. }
  2049. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2050. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2051. /* Programming the CRT detection parameters tends
  2052. to generate a spurious hotplug event about three
  2053. seconds later. So just do it once.
  2054. */
  2055. if (IS_G4X(dev))
  2056. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2057. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2058. }
  2059. /* Ignore TV since it's buggy */
  2060. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2061. intel_opregion_enable_asle(dev);
  2062. return 0;
  2063. }
  2064. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2065. {
  2066. struct drm_device *dev = (struct drm_device *) arg;
  2067. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2068. u32 iir, new_iir;
  2069. u32 pipe_stats[I915_MAX_PIPES];
  2070. unsigned long irqflags;
  2071. int irq_received;
  2072. int ret = IRQ_NONE, pipe;
  2073. atomic_inc(&dev_priv->irq_received);
  2074. iir = I915_READ(IIR);
  2075. for (;;) {
  2076. bool blc_event = false;
  2077. irq_received = iir != 0;
  2078. /* Can't rely on pipestat interrupt bit in iir as it might
  2079. * have been cleared after the pipestat interrupt was received.
  2080. * It doesn't set the bit in iir again, but it still produces
  2081. * interrupts (for non-MSI).
  2082. */
  2083. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2084. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2085. i915_handle_error(dev, false);
  2086. for_each_pipe(pipe) {
  2087. int reg = PIPESTAT(pipe);
  2088. pipe_stats[pipe] = I915_READ(reg);
  2089. /*
  2090. * Clear the PIPE*STAT regs before the IIR
  2091. */
  2092. if (pipe_stats[pipe] & 0x8000ffff) {
  2093. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2094. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2095. pipe_name(pipe));
  2096. I915_WRITE(reg, pipe_stats[pipe]);
  2097. irq_received = 1;
  2098. }
  2099. }
  2100. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2101. if (!irq_received)
  2102. break;
  2103. ret = IRQ_HANDLED;
  2104. /* Consume port. Then clear IIR or we'll miss events */
  2105. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2106. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2107. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2108. hotplug_status);
  2109. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2110. queue_work(dev_priv->wq,
  2111. &dev_priv->hotplug_work);
  2112. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2113. I915_READ(PORT_HOTPLUG_STAT);
  2114. }
  2115. I915_WRITE(IIR, iir);
  2116. new_iir = I915_READ(IIR); /* Flush posted writes */
  2117. if (iir & I915_USER_INTERRUPT)
  2118. notify_ring(dev, &dev_priv->ring[RCS]);
  2119. if (iir & I915_BSD_USER_INTERRUPT)
  2120. notify_ring(dev, &dev_priv->ring[VCS]);
  2121. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2122. intel_prepare_page_flip(dev, 0);
  2123. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2124. intel_prepare_page_flip(dev, 1);
  2125. for_each_pipe(pipe) {
  2126. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2127. drm_handle_vblank(dev, pipe)) {
  2128. i915_pageflip_stall_check(dev, pipe);
  2129. intel_finish_page_flip(dev, pipe);
  2130. }
  2131. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2132. blc_event = true;
  2133. }
  2134. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2135. intel_opregion_asle_intr(dev);
  2136. /* With MSI, interrupts are only generated when iir
  2137. * transitions from zero to nonzero. If another bit got
  2138. * set while we were handling the existing iir bits, then
  2139. * we would never get another interrupt.
  2140. *
  2141. * This is fine on non-MSI as well, as if we hit this path
  2142. * we avoid exiting the interrupt handler only to generate
  2143. * another one.
  2144. *
  2145. * Note that for MSI this could cause a stray interrupt report
  2146. * if an interrupt landed in the time between writing IIR and
  2147. * the posting read. This should be rare enough to never
  2148. * trigger the 99% of 100,000 interrupts test for disabling
  2149. * stray interrupts.
  2150. */
  2151. iir = new_iir;
  2152. }
  2153. i915_update_dri1_breadcrumb(dev);
  2154. return ret;
  2155. }
  2156. static void i965_irq_uninstall(struct drm_device * dev)
  2157. {
  2158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2159. int pipe;
  2160. if (!dev_priv)
  2161. return;
  2162. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2163. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2164. I915_WRITE(HWSTAM, 0xffffffff);
  2165. for_each_pipe(pipe)
  2166. I915_WRITE(PIPESTAT(pipe), 0);
  2167. I915_WRITE(IMR, 0xffffffff);
  2168. I915_WRITE(IER, 0x0);
  2169. for_each_pipe(pipe)
  2170. I915_WRITE(PIPESTAT(pipe),
  2171. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2172. I915_WRITE(IIR, I915_READ(IIR));
  2173. }
  2174. void intel_irq_init(struct drm_device *dev)
  2175. {
  2176. struct drm_i915_private *dev_priv = dev->dev_private;
  2177. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2178. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2179. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2180. INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
  2181. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2182. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2183. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2184. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2185. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2186. }
  2187. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2188. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2189. else
  2190. dev->driver->get_vblank_timestamp = NULL;
  2191. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2192. if (IS_VALLEYVIEW(dev)) {
  2193. dev->driver->irq_handler = valleyview_irq_handler;
  2194. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2195. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2196. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2197. dev->driver->enable_vblank = valleyview_enable_vblank;
  2198. dev->driver->disable_vblank = valleyview_disable_vblank;
  2199. } else if (IS_IVYBRIDGE(dev)) {
  2200. /* Share pre & uninstall handlers with ILK/SNB */
  2201. dev->driver->irq_handler = ivybridge_irq_handler;
  2202. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2203. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2204. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2205. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2206. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2207. } else if (IS_HASWELL(dev)) {
  2208. /* Share interrupts handling with IVB */
  2209. dev->driver->irq_handler = ivybridge_irq_handler;
  2210. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2211. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2212. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2213. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2214. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2215. } else if (HAS_PCH_SPLIT(dev)) {
  2216. dev->driver->irq_handler = ironlake_irq_handler;
  2217. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2218. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2219. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2220. dev->driver->enable_vblank = ironlake_enable_vblank;
  2221. dev->driver->disable_vblank = ironlake_disable_vblank;
  2222. } else {
  2223. if (INTEL_INFO(dev)->gen == 2) {
  2224. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2225. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2226. dev->driver->irq_handler = i8xx_irq_handler;
  2227. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2228. } else if (INTEL_INFO(dev)->gen == 3) {
  2229. /* IIR "flip pending" means done if this bit is set */
  2230. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2231. dev->driver->irq_preinstall = i915_irq_preinstall;
  2232. dev->driver->irq_postinstall = i915_irq_postinstall;
  2233. dev->driver->irq_uninstall = i915_irq_uninstall;
  2234. dev->driver->irq_handler = i915_irq_handler;
  2235. } else {
  2236. dev->driver->irq_preinstall = i965_irq_preinstall;
  2237. dev->driver->irq_postinstall = i965_irq_postinstall;
  2238. dev->driver->irq_uninstall = i965_irq_uninstall;
  2239. dev->driver->irq_handler = i965_irq_handler;
  2240. }
  2241. dev->driver->enable_vblank = i915_enable_vblank;
  2242. dev->driver->disable_vblank = i915_disable_vblank;
  2243. }
  2244. }