i915_drv.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #include <linux/console.h>
  37. #include <linux/module.h>
  38. #include "drm_crtc_helper.h"
  39. static int i915_modeset __read_mostly = -1;
  40. module_param_named(modeset, i915_modeset, int, 0400);
  41. MODULE_PARM_DESC(modeset,
  42. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  43. "1=on, -1=force vga console preference [default])");
  44. unsigned int i915_fbpercrtc __always_unused = 0;
  45. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  46. int i915_panel_ignore_lid __read_mostly = 0;
  47. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  48. MODULE_PARM_DESC(panel_ignore_lid,
  49. "Override lid status (0=autodetect [default], 1=lid open, "
  50. "-1=lid closed)");
  51. unsigned int i915_powersave __read_mostly = 1;
  52. module_param_named(powersave, i915_powersave, int, 0600);
  53. MODULE_PARM_DESC(powersave,
  54. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  55. int i915_semaphores __read_mostly = -1;
  56. module_param_named(semaphores, i915_semaphores, int, 0600);
  57. MODULE_PARM_DESC(semaphores,
  58. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  59. int i915_enable_rc6 __read_mostly = -1;
  60. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  61. MODULE_PARM_DESC(i915_enable_rc6,
  62. "Enable power-saving render C-state 6. "
  63. "Different stages can be selected via bitmask values "
  64. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  65. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  66. "default: -1 (use per-chip default)");
  67. int i915_enable_fbc __read_mostly = -1;
  68. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  69. MODULE_PARM_DESC(i915_enable_fbc,
  70. "Enable frame buffer compression for power savings "
  71. "(default: -1 (use per-chip default))");
  72. unsigned int i915_lvds_downclock __read_mostly = 0;
  73. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  74. MODULE_PARM_DESC(lvds_downclock,
  75. "Use panel (LVDS/eDP) downclocking for power savings "
  76. "(default: false)");
  77. int i915_lvds_channel_mode __read_mostly;
  78. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  79. MODULE_PARM_DESC(lvds_channel_mode,
  80. "Specify LVDS channel mode "
  81. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  82. int i915_panel_use_ssc __read_mostly = -1;
  83. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  84. MODULE_PARM_DESC(lvds_use_ssc,
  85. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  86. "(default: auto from VBT)");
  87. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  88. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  89. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  90. "Override/Ignore selection of SDVO panel mode in the VBT "
  91. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  92. static bool i915_try_reset __read_mostly = true;
  93. module_param_named(reset, i915_try_reset, bool, 0600);
  94. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  95. bool i915_enable_hangcheck __read_mostly = true;
  96. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  97. MODULE_PARM_DESC(enable_hangcheck,
  98. "Periodically check GPU activity for detecting hangs. "
  99. "WARNING: Disabling this can cause system wide hangs. "
  100. "(default: true)");
  101. int i915_enable_ppgtt __read_mostly = -1;
  102. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  103. MODULE_PARM_DESC(i915_enable_ppgtt,
  104. "Enable PPGTT (default: true)");
  105. static struct drm_driver driver;
  106. extern int intel_agp_enabled;
  107. #define INTEL_VGA_DEVICE(id, info) { \
  108. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  109. .class_mask = 0xff0000, \
  110. .vendor = 0x8086, \
  111. .device = id, \
  112. .subvendor = PCI_ANY_ID, \
  113. .subdevice = PCI_ANY_ID, \
  114. .driver_data = (unsigned long) info }
  115. static const struct intel_device_info intel_i830_info = {
  116. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  117. .has_overlay = 1, .overlay_needs_physical = 1,
  118. };
  119. static const struct intel_device_info intel_845g_info = {
  120. .gen = 2,
  121. .has_overlay = 1, .overlay_needs_physical = 1,
  122. };
  123. static const struct intel_device_info intel_i85x_info = {
  124. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  125. .cursor_needs_physical = 1,
  126. .has_overlay = 1, .overlay_needs_physical = 1,
  127. };
  128. static const struct intel_device_info intel_i865g_info = {
  129. .gen = 2,
  130. .has_overlay = 1, .overlay_needs_physical = 1,
  131. };
  132. static const struct intel_device_info intel_i915g_info = {
  133. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  134. .has_overlay = 1, .overlay_needs_physical = 1,
  135. };
  136. static const struct intel_device_info intel_i915gm_info = {
  137. .gen = 3, .is_mobile = 1,
  138. .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. .supports_tv = 1,
  141. };
  142. static const struct intel_device_info intel_i945g_info = {
  143. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. };
  146. static const struct intel_device_info intel_i945gm_info = {
  147. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  148. .has_hotplug = 1, .cursor_needs_physical = 1,
  149. .has_overlay = 1, .overlay_needs_physical = 1,
  150. .supports_tv = 1,
  151. };
  152. static const struct intel_device_info intel_i965g_info = {
  153. .gen = 4, .is_broadwater = 1,
  154. .has_hotplug = 1,
  155. .has_overlay = 1,
  156. };
  157. static const struct intel_device_info intel_i965gm_info = {
  158. .gen = 4, .is_crestline = 1,
  159. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  160. .has_overlay = 1,
  161. .supports_tv = 1,
  162. };
  163. static const struct intel_device_info intel_g33_info = {
  164. .gen = 3, .is_g33 = 1,
  165. .need_gfx_hws = 1, .has_hotplug = 1,
  166. .has_overlay = 1,
  167. };
  168. static const struct intel_device_info intel_g45_info = {
  169. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  170. .has_pipe_cxsr = 1, .has_hotplug = 1,
  171. .has_bsd_ring = 1,
  172. };
  173. static const struct intel_device_info intel_gm45_info = {
  174. .gen = 4, .is_g4x = 1,
  175. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  176. .has_pipe_cxsr = 1, .has_hotplug = 1,
  177. .supports_tv = 1,
  178. .has_bsd_ring = 1,
  179. };
  180. static const struct intel_device_info intel_pineview_info = {
  181. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  182. .need_gfx_hws = 1, .has_hotplug = 1,
  183. .has_overlay = 1,
  184. };
  185. static const struct intel_device_info intel_ironlake_d_info = {
  186. .gen = 5,
  187. .need_gfx_hws = 1, .has_hotplug = 1,
  188. .has_bsd_ring = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_m_info = {
  191. .gen = 5, .is_mobile = 1,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_fbc = 1,
  194. .has_bsd_ring = 1,
  195. };
  196. static const struct intel_device_info intel_sandybridge_d_info = {
  197. .gen = 6,
  198. .need_gfx_hws = 1, .has_hotplug = 1,
  199. .has_bsd_ring = 1,
  200. .has_blt_ring = 1,
  201. .has_llc = 1,
  202. .has_force_wake = 1,
  203. };
  204. static const struct intel_device_info intel_sandybridge_m_info = {
  205. .gen = 6, .is_mobile = 1,
  206. .need_gfx_hws = 1, .has_hotplug = 1,
  207. .has_fbc = 1,
  208. .has_bsd_ring = 1,
  209. .has_blt_ring = 1,
  210. .has_llc = 1,
  211. .has_force_wake = 1,
  212. };
  213. static const struct intel_device_info intel_ivybridge_d_info = {
  214. .is_ivybridge = 1, .gen = 7,
  215. .need_gfx_hws = 1, .has_hotplug = 1,
  216. .has_bsd_ring = 1,
  217. .has_blt_ring = 1,
  218. .has_llc = 1,
  219. .has_force_wake = 1,
  220. };
  221. static const struct intel_device_info intel_ivybridge_m_info = {
  222. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  223. .need_gfx_hws = 1, .has_hotplug = 1,
  224. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  225. .has_bsd_ring = 1,
  226. .has_blt_ring = 1,
  227. .has_llc = 1,
  228. .has_force_wake = 1,
  229. };
  230. static const struct intel_device_info intel_valleyview_m_info = {
  231. .gen = 7, .is_mobile = 1,
  232. .need_gfx_hws = 1, .has_hotplug = 1,
  233. .has_fbc = 0,
  234. .has_bsd_ring = 1,
  235. .has_blt_ring = 1,
  236. .is_valleyview = 1,
  237. };
  238. static const struct intel_device_info intel_valleyview_d_info = {
  239. .gen = 7,
  240. .need_gfx_hws = 1, .has_hotplug = 1,
  241. .has_fbc = 0,
  242. .has_bsd_ring = 1,
  243. .has_blt_ring = 1,
  244. .is_valleyview = 1,
  245. };
  246. static const struct intel_device_info intel_haswell_d_info = {
  247. .is_haswell = 1, .gen = 7,
  248. .need_gfx_hws = 1, .has_hotplug = 1,
  249. .has_bsd_ring = 1,
  250. .has_blt_ring = 1,
  251. .has_llc = 1,
  252. .has_force_wake = 1,
  253. };
  254. static const struct intel_device_info intel_haswell_m_info = {
  255. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  256. .need_gfx_hws = 1, .has_hotplug = 1,
  257. .has_bsd_ring = 1,
  258. .has_blt_ring = 1,
  259. .has_llc = 1,
  260. .has_force_wake = 1,
  261. };
  262. static const struct pci_device_id pciidlist[] = { /* aka */
  263. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  264. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  265. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  266. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  267. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  268. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  269. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  270. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  271. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  272. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  273. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  274. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  275. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  276. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  277. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  278. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  279. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  280. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  281. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  282. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  283. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  284. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  285. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  286. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  287. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  288. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  289. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  290. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  291. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  292. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  293. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  294. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  295. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  296. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  297. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  298. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  299. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  300. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  301. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  302. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  303. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  304. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  305. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  306. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  307. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  308. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  309. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  310. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  311. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  312. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  313. INTEL_VGA_DEVICE(0x0c16, &intel_haswell_d_info), /* SDV */
  314. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  315. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  316. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  317. {0, 0, 0}
  318. };
  319. #if defined(CONFIG_DRM_I915_KMS)
  320. MODULE_DEVICE_TABLE(pci, pciidlist);
  321. #endif
  322. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  323. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  324. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  325. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  326. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  327. void intel_detect_pch(struct drm_device *dev)
  328. {
  329. struct drm_i915_private *dev_priv = dev->dev_private;
  330. struct pci_dev *pch;
  331. /*
  332. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  333. * make graphics device passthrough work easy for VMM, that only
  334. * need to expose ISA bridge to let driver know the real hardware
  335. * underneath. This is a requirement from virtualization team.
  336. */
  337. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  338. if (pch) {
  339. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  340. int id;
  341. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  342. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  343. dev_priv->pch_type = PCH_IBX;
  344. dev_priv->num_pch_pll = 2;
  345. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  346. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  347. dev_priv->pch_type = PCH_CPT;
  348. dev_priv->num_pch_pll = 2;
  349. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  350. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  351. /* PantherPoint is CPT compatible */
  352. dev_priv->pch_type = PCH_CPT;
  353. dev_priv->num_pch_pll = 2;
  354. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  355. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  356. dev_priv->pch_type = PCH_LPT;
  357. dev_priv->num_pch_pll = 0;
  358. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  359. }
  360. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  361. }
  362. pci_dev_put(pch);
  363. }
  364. }
  365. bool i915_semaphore_is_enabled(struct drm_device *dev)
  366. {
  367. if (INTEL_INFO(dev)->gen < 6)
  368. return 0;
  369. if (i915_semaphores >= 0)
  370. return i915_semaphores;
  371. #ifdef CONFIG_INTEL_IOMMU
  372. /* Enable semaphores on SNB when IO remapping is off */
  373. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  374. return false;
  375. #endif
  376. return 1;
  377. }
  378. static int i915_drm_freeze(struct drm_device *dev)
  379. {
  380. struct drm_i915_private *dev_priv = dev->dev_private;
  381. drm_kms_helper_poll_disable(dev);
  382. pci_save_state(dev->pdev);
  383. /* If KMS is active, we do the leavevt stuff here */
  384. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  385. int error = i915_gem_idle(dev);
  386. if (error) {
  387. dev_err(&dev->pdev->dev,
  388. "GEM idle failed, resume might fail\n");
  389. return error;
  390. }
  391. drm_irq_uninstall(dev);
  392. }
  393. i915_save_state(dev);
  394. intel_opregion_fini(dev);
  395. /* Modeset on resume, not lid events */
  396. dev_priv->modeset_on_lid = 0;
  397. console_lock();
  398. intel_fbdev_set_suspend(dev, 1);
  399. console_unlock();
  400. return 0;
  401. }
  402. int i915_suspend(struct drm_device *dev, pm_message_t state)
  403. {
  404. int error;
  405. if (!dev || !dev->dev_private) {
  406. DRM_ERROR("dev: %p\n", dev);
  407. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  408. return -ENODEV;
  409. }
  410. if (state.event == PM_EVENT_PRETHAW)
  411. return 0;
  412. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  413. return 0;
  414. error = i915_drm_freeze(dev);
  415. if (error)
  416. return error;
  417. if (state.event == PM_EVENT_SUSPEND) {
  418. /* Shut down the device */
  419. pci_disable_device(dev->pdev);
  420. pci_set_power_state(dev->pdev, PCI_D3hot);
  421. }
  422. return 0;
  423. }
  424. static int i915_drm_thaw(struct drm_device *dev)
  425. {
  426. struct drm_i915_private *dev_priv = dev->dev_private;
  427. int error = 0;
  428. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  429. mutex_lock(&dev->struct_mutex);
  430. i915_gem_restore_gtt_mappings(dev);
  431. mutex_unlock(&dev->struct_mutex);
  432. }
  433. i915_restore_state(dev);
  434. intel_opregion_setup(dev);
  435. /* KMS EnterVT equivalent */
  436. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  437. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  438. ironlake_init_pch_refclk(dev);
  439. mutex_lock(&dev->struct_mutex);
  440. dev_priv->mm.suspended = 0;
  441. error = i915_gem_init_hw(dev);
  442. mutex_unlock(&dev->struct_mutex);
  443. intel_modeset_init_hw(dev);
  444. drm_mode_config_reset(dev);
  445. drm_irq_install(dev);
  446. /* Resume the modeset for every activated CRTC */
  447. mutex_lock(&dev->mode_config.mutex);
  448. drm_helper_resume_force_mode(dev);
  449. mutex_unlock(&dev->mode_config.mutex);
  450. }
  451. intel_opregion_init(dev);
  452. dev_priv->modeset_on_lid = 0;
  453. console_lock();
  454. intel_fbdev_set_suspend(dev, 0);
  455. console_unlock();
  456. return error;
  457. }
  458. int i915_resume(struct drm_device *dev)
  459. {
  460. int ret;
  461. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  462. return 0;
  463. if (pci_enable_device(dev->pdev))
  464. return -EIO;
  465. pci_set_master(dev->pdev);
  466. ret = i915_drm_thaw(dev);
  467. if (ret)
  468. return ret;
  469. drm_kms_helper_poll_enable(dev);
  470. return 0;
  471. }
  472. static int i8xx_do_reset(struct drm_device *dev)
  473. {
  474. struct drm_i915_private *dev_priv = dev->dev_private;
  475. if (IS_I85X(dev))
  476. return -ENODEV;
  477. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  478. POSTING_READ(D_STATE);
  479. if (IS_I830(dev) || IS_845G(dev)) {
  480. I915_WRITE(DEBUG_RESET_I830,
  481. DEBUG_RESET_DISPLAY |
  482. DEBUG_RESET_RENDER |
  483. DEBUG_RESET_FULL);
  484. POSTING_READ(DEBUG_RESET_I830);
  485. msleep(1);
  486. I915_WRITE(DEBUG_RESET_I830, 0);
  487. POSTING_READ(DEBUG_RESET_I830);
  488. }
  489. msleep(1);
  490. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  491. POSTING_READ(D_STATE);
  492. return 0;
  493. }
  494. static int i965_reset_complete(struct drm_device *dev)
  495. {
  496. u8 gdrst;
  497. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  498. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  499. }
  500. static int i965_do_reset(struct drm_device *dev)
  501. {
  502. int ret;
  503. u8 gdrst;
  504. /*
  505. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  506. * well as the reset bit (GR/bit 0). Setting the GR bit
  507. * triggers the reset; when done, the hardware will clear it.
  508. */
  509. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  510. pci_write_config_byte(dev->pdev, I965_GDRST,
  511. gdrst | GRDOM_RENDER |
  512. GRDOM_RESET_ENABLE);
  513. ret = wait_for(i965_reset_complete(dev), 500);
  514. if (ret)
  515. return ret;
  516. /* We can't reset render&media without also resetting display ... */
  517. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  518. pci_write_config_byte(dev->pdev, I965_GDRST,
  519. gdrst | GRDOM_MEDIA |
  520. GRDOM_RESET_ENABLE);
  521. return wait_for(i965_reset_complete(dev), 500);
  522. }
  523. static int ironlake_do_reset(struct drm_device *dev)
  524. {
  525. struct drm_i915_private *dev_priv = dev->dev_private;
  526. u32 gdrst;
  527. int ret;
  528. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  529. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  530. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  531. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  532. if (ret)
  533. return ret;
  534. /* We can't reset render&media without also resetting display ... */
  535. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  536. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  537. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  538. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  539. }
  540. static int gen6_do_reset(struct drm_device *dev)
  541. {
  542. struct drm_i915_private *dev_priv = dev->dev_private;
  543. int ret;
  544. unsigned long irqflags;
  545. /* Hold gt_lock across reset to prevent any register access
  546. * with forcewake not set correctly
  547. */
  548. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  549. /* Reset the chip */
  550. /* GEN6_GDRST is not in the gt power well, no need to check
  551. * for fifo space for the write or forcewake the chip for
  552. * the read
  553. */
  554. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  555. /* Spin waiting for the device to ack the reset request */
  556. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  557. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  558. if (dev_priv->forcewake_count)
  559. dev_priv->gt.force_wake_get(dev_priv);
  560. else
  561. dev_priv->gt.force_wake_put(dev_priv);
  562. /* Restore fifo count */
  563. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  564. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  565. return ret;
  566. }
  567. int intel_gpu_reset(struct drm_device *dev)
  568. {
  569. struct drm_i915_private *dev_priv = dev->dev_private;
  570. int ret = -ENODEV;
  571. switch (INTEL_INFO(dev)->gen) {
  572. case 7:
  573. case 6:
  574. ret = gen6_do_reset(dev);
  575. break;
  576. case 5:
  577. ret = ironlake_do_reset(dev);
  578. break;
  579. case 4:
  580. ret = i965_do_reset(dev);
  581. break;
  582. case 2:
  583. ret = i8xx_do_reset(dev);
  584. break;
  585. }
  586. /* Also reset the gpu hangman. */
  587. if (dev_priv->stop_rings) {
  588. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  589. dev_priv->stop_rings = 0;
  590. if (ret == -ENODEV) {
  591. DRM_ERROR("Reset not implemented, but ignoring "
  592. "error for simulated gpu hangs\n");
  593. ret = 0;
  594. }
  595. }
  596. return ret;
  597. }
  598. /**
  599. * i915_reset - reset chip after a hang
  600. * @dev: drm device to reset
  601. *
  602. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  603. * reset or otherwise an error code.
  604. *
  605. * Procedure is fairly simple:
  606. * - reset the chip using the reset reg
  607. * - re-init context state
  608. * - re-init hardware status page
  609. * - re-init ring buffer
  610. * - re-init interrupt state
  611. * - re-init display
  612. */
  613. int i915_reset(struct drm_device *dev)
  614. {
  615. drm_i915_private_t *dev_priv = dev->dev_private;
  616. int ret;
  617. if (!i915_try_reset)
  618. return 0;
  619. mutex_lock(&dev->struct_mutex);
  620. i915_gem_reset(dev);
  621. ret = -ENODEV;
  622. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  623. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  624. else
  625. ret = intel_gpu_reset(dev);
  626. dev_priv->last_gpu_reset = get_seconds();
  627. if (ret) {
  628. DRM_ERROR("Failed to reset chip.\n");
  629. mutex_unlock(&dev->struct_mutex);
  630. return ret;
  631. }
  632. /* Ok, now get things going again... */
  633. /*
  634. * Everything depends on having the GTT running, so we need to start
  635. * there. Fortunately we don't need to do this unless we reset the
  636. * chip at a PCI level.
  637. *
  638. * Next we need to restore the context, but we don't use those
  639. * yet either...
  640. *
  641. * Ring buffer needs to be re-initialized in the KMS case, or if X
  642. * was running at the time of the reset (i.e. we weren't VT
  643. * switched away).
  644. */
  645. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  646. !dev_priv->mm.suspended) {
  647. struct intel_ring_buffer *ring;
  648. int i;
  649. dev_priv->mm.suspended = 0;
  650. i915_gem_init_swizzling(dev);
  651. for_each_ring(ring, dev_priv, i)
  652. ring->init(ring);
  653. i915_gem_context_init(dev);
  654. i915_gem_init_ppgtt(dev);
  655. /*
  656. * It would make sense to re-init all the other hw state, at
  657. * least the rps/rc6/emon init done within modeset_init_hw. For
  658. * some unknown reason, this blows up my ilk, so don't.
  659. */
  660. mutex_unlock(&dev->struct_mutex);
  661. drm_irq_uninstall(dev);
  662. drm_irq_install(dev);
  663. } else {
  664. mutex_unlock(&dev->struct_mutex);
  665. }
  666. return 0;
  667. }
  668. static int __devinit
  669. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  670. {
  671. struct intel_device_info *intel_info =
  672. (struct intel_device_info *) ent->driver_data;
  673. /* Only bind to function 0 of the device. Early generations
  674. * used function 1 as a placeholder for multi-head. This causes
  675. * us confusion instead, especially on the systems where both
  676. * functions have the same PCI-ID!
  677. */
  678. if (PCI_FUNC(pdev->devfn))
  679. return -ENODEV;
  680. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  681. * implementation for gen3 (and only gen3) that used legacy drm maps
  682. * (gasp!) to share buffers between X and the client. Hence we need to
  683. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  684. if (intel_info->gen != 3) {
  685. driver.driver_features &=
  686. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  687. } else if (!intel_agp_enabled) {
  688. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  689. return -ENODEV;
  690. }
  691. return drm_get_pci_dev(pdev, ent, &driver);
  692. }
  693. static void
  694. i915_pci_remove(struct pci_dev *pdev)
  695. {
  696. struct drm_device *dev = pci_get_drvdata(pdev);
  697. drm_put_dev(dev);
  698. }
  699. static int i915_pm_suspend(struct device *dev)
  700. {
  701. struct pci_dev *pdev = to_pci_dev(dev);
  702. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  703. int error;
  704. if (!drm_dev || !drm_dev->dev_private) {
  705. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  706. return -ENODEV;
  707. }
  708. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  709. return 0;
  710. error = i915_drm_freeze(drm_dev);
  711. if (error)
  712. return error;
  713. pci_disable_device(pdev);
  714. pci_set_power_state(pdev, PCI_D3hot);
  715. return 0;
  716. }
  717. static int i915_pm_resume(struct device *dev)
  718. {
  719. struct pci_dev *pdev = to_pci_dev(dev);
  720. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  721. return i915_resume(drm_dev);
  722. }
  723. static int i915_pm_freeze(struct device *dev)
  724. {
  725. struct pci_dev *pdev = to_pci_dev(dev);
  726. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  727. if (!drm_dev || !drm_dev->dev_private) {
  728. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  729. return -ENODEV;
  730. }
  731. return i915_drm_freeze(drm_dev);
  732. }
  733. static int i915_pm_thaw(struct device *dev)
  734. {
  735. struct pci_dev *pdev = to_pci_dev(dev);
  736. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  737. return i915_drm_thaw(drm_dev);
  738. }
  739. static int i915_pm_poweroff(struct device *dev)
  740. {
  741. struct pci_dev *pdev = to_pci_dev(dev);
  742. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  743. return i915_drm_freeze(drm_dev);
  744. }
  745. static const struct dev_pm_ops i915_pm_ops = {
  746. .suspend = i915_pm_suspend,
  747. .resume = i915_pm_resume,
  748. .freeze = i915_pm_freeze,
  749. .thaw = i915_pm_thaw,
  750. .poweroff = i915_pm_poweroff,
  751. .restore = i915_pm_resume,
  752. };
  753. static const struct vm_operations_struct i915_gem_vm_ops = {
  754. .fault = i915_gem_fault,
  755. .open = drm_gem_vm_open,
  756. .close = drm_gem_vm_close,
  757. };
  758. static const struct file_operations i915_driver_fops = {
  759. .owner = THIS_MODULE,
  760. .open = drm_open,
  761. .release = drm_release,
  762. .unlocked_ioctl = drm_ioctl,
  763. .mmap = drm_gem_mmap,
  764. .poll = drm_poll,
  765. .fasync = drm_fasync,
  766. .read = drm_read,
  767. #ifdef CONFIG_COMPAT
  768. .compat_ioctl = i915_compat_ioctl,
  769. #endif
  770. .llseek = noop_llseek,
  771. };
  772. static struct drm_driver driver = {
  773. /* Don't use MTRRs here; the Xserver or userspace app should
  774. * deal with them for Intel hardware.
  775. */
  776. .driver_features =
  777. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  778. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  779. .load = i915_driver_load,
  780. .unload = i915_driver_unload,
  781. .open = i915_driver_open,
  782. .lastclose = i915_driver_lastclose,
  783. .preclose = i915_driver_preclose,
  784. .postclose = i915_driver_postclose,
  785. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  786. .suspend = i915_suspend,
  787. .resume = i915_resume,
  788. .device_is_agp = i915_driver_device_is_agp,
  789. .master_create = i915_master_create,
  790. .master_destroy = i915_master_destroy,
  791. #if defined(CONFIG_DEBUG_FS)
  792. .debugfs_init = i915_debugfs_init,
  793. .debugfs_cleanup = i915_debugfs_cleanup,
  794. #endif
  795. .gem_init_object = i915_gem_init_object,
  796. .gem_free_object = i915_gem_free_object,
  797. .gem_vm_ops = &i915_gem_vm_ops,
  798. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  799. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  800. .gem_prime_export = i915_gem_prime_export,
  801. .gem_prime_import = i915_gem_prime_import,
  802. .dumb_create = i915_gem_dumb_create,
  803. .dumb_map_offset = i915_gem_mmap_gtt,
  804. .dumb_destroy = i915_gem_dumb_destroy,
  805. .ioctls = i915_ioctls,
  806. .fops = &i915_driver_fops,
  807. .name = DRIVER_NAME,
  808. .desc = DRIVER_DESC,
  809. .date = DRIVER_DATE,
  810. .major = DRIVER_MAJOR,
  811. .minor = DRIVER_MINOR,
  812. .patchlevel = DRIVER_PATCHLEVEL,
  813. };
  814. static struct pci_driver i915_pci_driver = {
  815. .name = DRIVER_NAME,
  816. .id_table = pciidlist,
  817. .probe = i915_pci_probe,
  818. .remove = i915_pci_remove,
  819. .driver.pm = &i915_pm_ops,
  820. };
  821. static int __init i915_init(void)
  822. {
  823. driver.num_ioctls = i915_max_ioctl;
  824. /*
  825. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  826. * explicitly disabled with the module pararmeter.
  827. *
  828. * Otherwise, just follow the parameter (defaulting to off).
  829. *
  830. * Allow optional vga_text_mode_force boot option to override
  831. * the default behavior.
  832. */
  833. #if defined(CONFIG_DRM_I915_KMS)
  834. if (i915_modeset != 0)
  835. driver.driver_features |= DRIVER_MODESET;
  836. #endif
  837. if (i915_modeset == 1)
  838. driver.driver_features |= DRIVER_MODESET;
  839. #ifdef CONFIG_VGA_CONSOLE
  840. if (vgacon_text_force() && i915_modeset == -1)
  841. driver.driver_features &= ~DRIVER_MODESET;
  842. #endif
  843. if (!(driver.driver_features & DRIVER_MODESET))
  844. driver.get_vblank_timestamp = NULL;
  845. return drm_pci_init(&driver, &i915_pci_driver);
  846. }
  847. static void __exit i915_exit(void)
  848. {
  849. drm_pci_exit(&driver, &i915_pci_driver);
  850. }
  851. module_init(i915_init);
  852. module_exit(i915_exit);
  853. MODULE_AUTHOR(DRIVER_AUTHOR);
  854. MODULE_DESCRIPTION(DRIVER_DESC);
  855. MODULE_LICENSE("GPL and additional rights");
  856. /* We give fast paths for the really cool registers */
  857. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  858. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  859. ((reg) < 0x40000) && \
  860. ((reg) != FORCEWAKE))
  861. static bool IS_DISPLAYREG(u32 reg)
  862. {
  863. /*
  864. * This should make it easier to transition modules over to the
  865. * new register block scheme, since we can do it incrementally.
  866. */
  867. if (reg >= 0x180000)
  868. return false;
  869. if (reg >= RENDER_RING_BASE &&
  870. reg < RENDER_RING_BASE + 0xff)
  871. return false;
  872. if (reg >= GEN6_BSD_RING_BASE &&
  873. reg < GEN6_BSD_RING_BASE + 0xff)
  874. return false;
  875. if (reg >= BLT_RING_BASE &&
  876. reg < BLT_RING_BASE + 0xff)
  877. return false;
  878. if (reg == PGTBL_ER)
  879. return false;
  880. if (reg >= IPEIR_I965 &&
  881. reg < HWSTAM)
  882. return false;
  883. if (reg == MI_MODE)
  884. return false;
  885. if (reg == GFX_MODE_GEN7)
  886. return false;
  887. if (reg == RENDER_HWS_PGA_GEN7 ||
  888. reg == BSD_HWS_PGA_GEN7 ||
  889. reg == BLT_HWS_PGA_GEN7)
  890. return false;
  891. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  892. reg == GEN6_BSD_RNCID)
  893. return false;
  894. if (reg == GEN6_BLITTER_ECOSKPD)
  895. return false;
  896. if (reg >= 0x4000c &&
  897. reg <= 0x4002c)
  898. return false;
  899. if (reg >= 0x4f000 &&
  900. reg <= 0x4f08f)
  901. return false;
  902. if (reg >= 0x4f100 &&
  903. reg <= 0x4f11f)
  904. return false;
  905. if (reg >= VLV_MASTER_IER &&
  906. reg <= GEN6_PMIER)
  907. return false;
  908. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  909. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  910. return false;
  911. if (reg >= VLV_IIR_RW &&
  912. reg <= VLV_ISR)
  913. return false;
  914. if (reg == FORCEWAKE_VLV ||
  915. reg == FORCEWAKE_ACK_VLV)
  916. return false;
  917. if (reg == GEN6_GDRST)
  918. return false;
  919. return true;
  920. }
  921. #define __i915_read(x, y) \
  922. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  923. u##x val = 0; \
  924. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  925. unsigned long irqflags; \
  926. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  927. if (dev_priv->forcewake_count == 0) \
  928. dev_priv->gt.force_wake_get(dev_priv); \
  929. val = read##y(dev_priv->regs + reg); \
  930. if (dev_priv->forcewake_count == 0) \
  931. dev_priv->gt.force_wake_put(dev_priv); \
  932. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  933. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  934. val = read##y(dev_priv->regs + reg + 0x180000); \
  935. } else { \
  936. val = read##y(dev_priv->regs + reg); \
  937. } \
  938. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  939. return val; \
  940. }
  941. __i915_read(8, b)
  942. __i915_read(16, w)
  943. __i915_read(32, l)
  944. __i915_read(64, q)
  945. #undef __i915_read
  946. #define __i915_write(x, y) \
  947. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  948. u32 __fifo_ret = 0; \
  949. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  950. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  951. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  952. } \
  953. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  954. write##y(val, dev_priv->regs + reg + 0x180000); \
  955. } else { \
  956. write##y(val, dev_priv->regs + reg); \
  957. } \
  958. if (unlikely(__fifo_ret)) { \
  959. gen6_gt_check_fifodbg(dev_priv); \
  960. } \
  961. }
  962. __i915_write(8, b)
  963. __i915_write(16, w)
  964. __i915_write(32, l)
  965. __i915_write(64, q)
  966. #undef __i915_write