i915_debugfs.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. FLUSHING_LIST,
  43. INACTIVE_LIST,
  44. PINNED_LIST,
  45. };
  46. static const char *yesno(int v)
  47. {
  48. return v ? "yes" : "no";
  49. }
  50. static int i915_capabilities(struct seq_file *m, void *data)
  51. {
  52. struct drm_info_node *node = (struct drm_info_node *) m->private;
  53. struct drm_device *dev = node->minor->dev;
  54. const struct intel_device_info *info = INTEL_INFO(dev);
  55. seq_printf(m, "gen: %d\n", info->gen);
  56. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  57. #define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  58. B(is_mobile);
  59. B(is_i85x);
  60. B(is_i915g);
  61. B(is_i945gm);
  62. B(is_g33);
  63. B(need_gfx_hws);
  64. B(is_g4x);
  65. B(is_pineview);
  66. B(is_broadwater);
  67. B(is_crestline);
  68. B(has_fbc);
  69. B(has_pipe_cxsr);
  70. B(has_hotplug);
  71. B(cursor_needs_physical);
  72. B(has_overlay);
  73. B(overlay_needs_physical);
  74. B(supports_tv);
  75. B(has_bsd_ring);
  76. B(has_blt_ring);
  77. B(has_llc);
  78. #undef B
  79. return 0;
  80. }
  81. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  82. {
  83. if (obj->user_pin_count > 0)
  84. return "P";
  85. else if (obj->pin_count > 0)
  86. return "p";
  87. else
  88. return " ";
  89. }
  90. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  91. {
  92. switch (obj->tiling_mode) {
  93. default:
  94. case I915_TILING_NONE: return " ";
  95. case I915_TILING_X: return "X";
  96. case I915_TILING_Y: return "Y";
  97. }
  98. }
  99. static const char *cache_level_str(int type)
  100. {
  101. switch (type) {
  102. case I915_CACHE_NONE: return " uncached";
  103. case I915_CACHE_LLC: return " snooped (LLC)";
  104. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  105. default: return "";
  106. }
  107. }
  108. static void
  109. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  110. {
  111. seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d%s%s%s",
  112. &obj->base,
  113. get_pin_flag(obj),
  114. get_tiling_flag(obj),
  115. obj->base.size / 1024,
  116. obj->base.read_domains,
  117. obj->base.write_domain,
  118. obj->last_rendering_seqno,
  119. obj->last_fenced_seqno,
  120. cache_level_str(obj->cache_level),
  121. obj->dirty ? " dirty" : "",
  122. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  123. if (obj->base.name)
  124. seq_printf(m, " (name: %d)", obj->base.name);
  125. if (obj->fence_reg != I915_FENCE_REG_NONE)
  126. seq_printf(m, " (fence: %d)", obj->fence_reg);
  127. if (obj->gtt_space != NULL)
  128. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  129. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  130. if (obj->pin_mappable || obj->fault_mappable) {
  131. char s[3], *t = s;
  132. if (obj->pin_mappable)
  133. *t++ = 'p';
  134. if (obj->fault_mappable)
  135. *t++ = 'f';
  136. *t = '\0';
  137. seq_printf(m, " (%s mappable)", s);
  138. }
  139. if (obj->ring != NULL)
  140. seq_printf(m, " (%s)", obj->ring->name);
  141. }
  142. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  143. {
  144. struct drm_info_node *node = (struct drm_info_node *) m->private;
  145. uintptr_t list = (uintptr_t) node->info_ent->data;
  146. struct list_head *head;
  147. struct drm_device *dev = node->minor->dev;
  148. drm_i915_private_t *dev_priv = dev->dev_private;
  149. struct drm_i915_gem_object *obj;
  150. size_t total_obj_size, total_gtt_size;
  151. int count, ret;
  152. ret = mutex_lock_interruptible(&dev->struct_mutex);
  153. if (ret)
  154. return ret;
  155. switch (list) {
  156. case ACTIVE_LIST:
  157. seq_printf(m, "Active:\n");
  158. head = &dev_priv->mm.active_list;
  159. break;
  160. case INACTIVE_LIST:
  161. seq_printf(m, "Inactive:\n");
  162. head = &dev_priv->mm.inactive_list;
  163. break;
  164. case FLUSHING_LIST:
  165. seq_printf(m, "Flushing:\n");
  166. head = &dev_priv->mm.flushing_list;
  167. break;
  168. default:
  169. mutex_unlock(&dev->struct_mutex);
  170. return -EINVAL;
  171. }
  172. total_obj_size = total_gtt_size = count = 0;
  173. list_for_each_entry(obj, head, mm_list) {
  174. seq_printf(m, " ");
  175. describe_obj(m, obj);
  176. seq_printf(m, "\n");
  177. total_obj_size += obj->base.size;
  178. total_gtt_size += obj->gtt_space->size;
  179. count++;
  180. }
  181. mutex_unlock(&dev->struct_mutex);
  182. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  183. count, total_obj_size, total_gtt_size);
  184. return 0;
  185. }
  186. #define count_objects(list, member) do { \
  187. list_for_each_entry(obj, list, member) { \
  188. size += obj->gtt_space->size; \
  189. ++count; \
  190. if (obj->map_and_fenceable) { \
  191. mappable_size += obj->gtt_space->size; \
  192. ++mappable_count; \
  193. } \
  194. } \
  195. } while (0)
  196. static int i915_gem_object_info(struct seq_file *m, void* data)
  197. {
  198. struct drm_info_node *node = (struct drm_info_node *) m->private;
  199. struct drm_device *dev = node->minor->dev;
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. u32 count, mappable_count;
  202. size_t size, mappable_size;
  203. struct drm_i915_gem_object *obj;
  204. int ret;
  205. ret = mutex_lock_interruptible(&dev->struct_mutex);
  206. if (ret)
  207. return ret;
  208. seq_printf(m, "%u objects, %zu bytes\n",
  209. dev_priv->mm.object_count,
  210. dev_priv->mm.object_memory);
  211. size = count = mappable_size = mappable_count = 0;
  212. count_objects(&dev_priv->mm.gtt_list, gtt_list);
  213. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  214. count, mappable_count, size, mappable_size);
  215. size = count = mappable_size = mappable_count = 0;
  216. count_objects(&dev_priv->mm.active_list, mm_list);
  217. count_objects(&dev_priv->mm.flushing_list, mm_list);
  218. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  219. count, mappable_count, size, mappable_size);
  220. size = count = mappable_size = mappable_count = 0;
  221. count_objects(&dev_priv->mm.inactive_list, mm_list);
  222. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  223. count, mappable_count, size, mappable_size);
  224. size = count = mappable_size = mappable_count = 0;
  225. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  226. if (obj->fault_mappable) {
  227. size += obj->gtt_space->size;
  228. ++count;
  229. }
  230. if (obj->pin_mappable) {
  231. mappable_size += obj->gtt_space->size;
  232. ++mappable_count;
  233. }
  234. }
  235. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  236. mappable_count, mappable_size);
  237. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  238. count, size);
  239. seq_printf(m, "%zu [%zu] gtt total\n",
  240. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  241. mutex_unlock(&dev->struct_mutex);
  242. return 0;
  243. }
  244. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  245. {
  246. struct drm_info_node *node = (struct drm_info_node *) m->private;
  247. struct drm_device *dev = node->minor->dev;
  248. uintptr_t list = (uintptr_t) node->info_ent->data;
  249. struct drm_i915_private *dev_priv = dev->dev_private;
  250. struct drm_i915_gem_object *obj;
  251. size_t total_obj_size, total_gtt_size;
  252. int count, ret;
  253. ret = mutex_lock_interruptible(&dev->struct_mutex);
  254. if (ret)
  255. return ret;
  256. total_obj_size = total_gtt_size = count = 0;
  257. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  258. if (list == PINNED_LIST && obj->pin_count == 0)
  259. continue;
  260. seq_printf(m, " ");
  261. describe_obj(m, obj);
  262. seq_printf(m, "\n");
  263. total_obj_size += obj->base.size;
  264. total_gtt_size += obj->gtt_space->size;
  265. count++;
  266. }
  267. mutex_unlock(&dev->struct_mutex);
  268. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  269. count, total_obj_size, total_gtt_size);
  270. return 0;
  271. }
  272. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  273. {
  274. struct drm_info_node *node = (struct drm_info_node *) m->private;
  275. struct drm_device *dev = node->minor->dev;
  276. unsigned long flags;
  277. struct intel_crtc *crtc;
  278. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  279. const char pipe = pipe_name(crtc->pipe);
  280. const char plane = plane_name(crtc->plane);
  281. struct intel_unpin_work *work;
  282. spin_lock_irqsave(&dev->event_lock, flags);
  283. work = crtc->unpin_work;
  284. if (work == NULL) {
  285. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  286. pipe, plane);
  287. } else {
  288. if (!work->pending) {
  289. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  290. pipe, plane);
  291. } else {
  292. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  293. pipe, plane);
  294. }
  295. if (work->enable_stall_check)
  296. seq_printf(m, "Stall check enabled, ");
  297. else
  298. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  299. seq_printf(m, "%d prepares\n", work->pending);
  300. if (work->old_fb_obj) {
  301. struct drm_i915_gem_object *obj = work->old_fb_obj;
  302. if (obj)
  303. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  304. }
  305. if (work->pending_flip_obj) {
  306. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  307. if (obj)
  308. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  309. }
  310. }
  311. spin_unlock_irqrestore(&dev->event_lock, flags);
  312. }
  313. return 0;
  314. }
  315. static int i915_gem_request_info(struct seq_file *m, void *data)
  316. {
  317. struct drm_info_node *node = (struct drm_info_node *) m->private;
  318. struct drm_device *dev = node->minor->dev;
  319. drm_i915_private_t *dev_priv = dev->dev_private;
  320. struct drm_i915_gem_request *gem_request;
  321. int ret, count;
  322. ret = mutex_lock_interruptible(&dev->struct_mutex);
  323. if (ret)
  324. return ret;
  325. count = 0;
  326. if (!list_empty(&dev_priv->ring[RCS].request_list)) {
  327. seq_printf(m, "Render requests:\n");
  328. list_for_each_entry(gem_request,
  329. &dev_priv->ring[RCS].request_list,
  330. list) {
  331. seq_printf(m, " %d @ %d\n",
  332. gem_request->seqno,
  333. (int) (jiffies - gem_request->emitted_jiffies));
  334. }
  335. count++;
  336. }
  337. if (!list_empty(&dev_priv->ring[VCS].request_list)) {
  338. seq_printf(m, "BSD requests:\n");
  339. list_for_each_entry(gem_request,
  340. &dev_priv->ring[VCS].request_list,
  341. list) {
  342. seq_printf(m, " %d @ %d\n",
  343. gem_request->seqno,
  344. (int) (jiffies - gem_request->emitted_jiffies));
  345. }
  346. count++;
  347. }
  348. if (!list_empty(&dev_priv->ring[BCS].request_list)) {
  349. seq_printf(m, "BLT requests:\n");
  350. list_for_each_entry(gem_request,
  351. &dev_priv->ring[BCS].request_list,
  352. list) {
  353. seq_printf(m, " %d @ %d\n",
  354. gem_request->seqno,
  355. (int) (jiffies - gem_request->emitted_jiffies));
  356. }
  357. count++;
  358. }
  359. mutex_unlock(&dev->struct_mutex);
  360. if (count == 0)
  361. seq_printf(m, "No requests\n");
  362. return 0;
  363. }
  364. static void i915_ring_seqno_info(struct seq_file *m,
  365. struct intel_ring_buffer *ring)
  366. {
  367. if (ring->get_seqno) {
  368. seq_printf(m, "Current sequence (%s): %d\n",
  369. ring->name, ring->get_seqno(ring));
  370. }
  371. }
  372. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  373. {
  374. struct drm_info_node *node = (struct drm_info_node *) m->private;
  375. struct drm_device *dev = node->minor->dev;
  376. drm_i915_private_t *dev_priv = dev->dev_private;
  377. int ret, i;
  378. ret = mutex_lock_interruptible(&dev->struct_mutex);
  379. if (ret)
  380. return ret;
  381. for (i = 0; i < I915_NUM_RINGS; i++)
  382. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  383. mutex_unlock(&dev->struct_mutex);
  384. return 0;
  385. }
  386. static int i915_interrupt_info(struct seq_file *m, void *data)
  387. {
  388. struct drm_info_node *node = (struct drm_info_node *) m->private;
  389. struct drm_device *dev = node->minor->dev;
  390. drm_i915_private_t *dev_priv = dev->dev_private;
  391. int ret, i, pipe;
  392. ret = mutex_lock_interruptible(&dev->struct_mutex);
  393. if (ret)
  394. return ret;
  395. if (IS_VALLEYVIEW(dev)) {
  396. seq_printf(m, "Display IER:\t%08x\n",
  397. I915_READ(VLV_IER));
  398. seq_printf(m, "Display IIR:\t%08x\n",
  399. I915_READ(VLV_IIR));
  400. seq_printf(m, "Display IIR_RW:\t%08x\n",
  401. I915_READ(VLV_IIR_RW));
  402. seq_printf(m, "Display IMR:\t%08x\n",
  403. I915_READ(VLV_IMR));
  404. for_each_pipe(pipe)
  405. seq_printf(m, "Pipe %c stat:\t%08x\n",
  406. pipe_name(pipe),
  407. I915_READ(PIPESTAT(pipe)));
  408. seq_printf(m, "Master IER:\t%08x\n",
  409. I915_READ(VLV_MASTER_IER));
  410. seq_printf(m, "Render IER:\t%08x\n",
  411. I915_READ(GTIER));
  412. seq_printf(m, "Render IIR:\t%08x\n",
  413. I915_READ(GTIIR));
  414. seq_printf(m, "Render IMR:\t%08x\n",
  415. I915_READ(GTIMR));
  416. seq_printf(m, "PM IER:\t\t%08x\n",
  417. I915_READ(GEN6_PMIER));
  418. seq_printf(m, "PM IIR:\t\t%08x\n",
  419. I915_READ(GEN6_PMIIR));
  420. seq_printf(m, "PM IMR:\t\t%08x\n",
  421. I915_READ(GEN6_PMIMR));
  422. seq_printf(m, "Port hotplug:\t%08x\n",
  423. I915_READ(PORT_HOTPLUG_EN));
  424. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  425. I915_READ(VLV_DPFLIPSTAT));
  426. seq_printf(m, "DPINVGTT:\t%08x\n",
  427. I915_READ(DPINVGTT));
  428. } else if (!HAS_PCH_SPLIT(dev)) {
  429. seq_printf(m, "Interrupt enable: %08x\n",
  430. I915_READ(IER));
  431. seq_printf(m, "Interrupt identity: %08x\n",
  432. I915_READ(IIR));
  433. seq_printf(m, "Interrupt mask: %08x\n",
  434. I915_READ(IMR));
  435. for_each_pipe(pipe)
  436. seq_printf(m, "Pipe %c stat: %08x\n",
  437. pipe_name(pipe),
  438. I915_READ(PIPESTAT(pipe)));
  439. } else {
  440. seq_printf(m, "North Display Interrupt enable: %08x\n",
  441. I915_READ(DEIER));
  442. seq_printf(m, "North Display Interrupt identity: %08x\n",
  443. I915_READ(DEIIR));
  444. seq_printf(m, "North Display Interrupt mask: %08x\n",
  445. I915_READ(DEIMR));
  446. seq_printf(m, "South Display Interrupt enable: %08x\n",
  447. I915_READ(SDEIER));
  448. seq_printf(m, "South Display Interrupt identity: %08x\n",
  449. I915_READ(SDEIIR));
  450. seq_printf(m, "South Display Interrupt mask: %08x\n",
  451. I915_READ(SDEIMR));
  452. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  453. I915_READ(GTIER));
  454. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  455. I915_READ(GTIIR));
  456. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  457. I915_READ(GTIMR));
  458. }
  459. seq_printf(m, "Interrupts received: %d\n",
  460. atomic_read(&dev_priv->irq_received));
  461. for (i = 0; i < I915_NUM_RINGS; i++) {
  462. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  463. seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
  464. dev_priv->ring[i].name,
  465. I915_READ_IMR(&dev_priv->ring[i]));
  466. }
  467. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  468. }
  469. mutex_unlock(&dev->struct_mutex);
  470. return 0;
  471. }
  472. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  473. {
  474. struct drm_info_node *node = (struct drm_info_node *) m->private;
  475. struct drm_device *dev = node->minor->dev;
  476. drm_i915_private_t *dev_priv = dev->dev_private;
  477. int i, ret;
  478. ret = mutex_lock_interruptible(&dev->struct_mutex);
  479. if (ret)
  480. return ret;
  481. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  482. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  483. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  484. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  485. seq_printf(m, "Fenced object[%2d] = ", i);
  486. if (obj == NULL)
  487. seq_printf(m, "unused");
  488. else
  489. describe_obj(m, obj);
  490. seq_printf(m, "\n");
  491. }
  492. mutex_unlock(&dev->struct_mutex);
  493. return 0;
  494. }
  495. static int i915_hws_info(struct seq_file *m, void *data)
  496. {
  497. struct drm_info_node *node = (struct drm_info_node *) m->private;
  498. struct drm_device *dev = node->minor->dev;
  499. drm_i915_private_t *dev_priv = dev->dev_private;
  500. struct intel_ring_buffer *ring;
  501. const volatile u32 __iomem *hws;
  502. int i;
  503. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  504. hws = (volatile u32 __iomem *)ring->status_page.page_addr;
  505. if (hws == NULL)
  506. return 0;
  507. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  508. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  509. i * 4,
  510. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  511. }
  512. return 0;
  513. }
  514. static const char *ring_str(int ring)
  515. {
  516. switch (ring) {
  517. case RCS: return "render";
  518. case VCS: return "bsd";
  519. case BCS: return "blt";
  520. default: return "";
  521. }
  522. }
  523. static const char *pin_flag(int pinned)
  524. {
  525. if (pinned > 0)
  526. return " P";
  527. else if (pinned < 0)
  528. return " p";
  529. else
  530. return "";
  531. }
  532. static const char *tiling_flag(int tiling)
  533. {
  534. switch (tiling) {
  535. default:
  536. case I915_TILING_NONE: return "";
  537. case I915_TILING_X: return " X";
  538. case I915_TILING_Y: return " Y";
  539. }
  540. }
  541. static const char *dirty_flag(int dirty)
  542. {
  543. return dirty ? " dirty" : "";
  544. }
  545. static const char *purgeable_flag(int purgeable)
  546. {
  547. return purgeable ? " purgeable" : "";
  548. }
  549. static void print_error_buffers(struct seq_file *m,
  550. const char *name,
  551. struct drm_i915_error_buffer *err,
  552. int count)
  553. {
  554. seq_printf(m, "%s [%d]:\n", name, count);
  555. while (count--) {
  556. seq_printf(m, " %08x %8u %04x %04x %08x%s%s%s%s%s%s%s",
  557. err->gtt_offset,
  558. err->size,
  559. err->read_domains,
  560. err->write_domain,
  561. err->seqno,
  562. pin_flag(err->pinned),
  563. tiling_flag(err->tiling),
  564. dirty_flag(err->dirty),
  565. purgeable_flag(err->purgeable),
  566. err->ring != -1 ? " " : "",
  567. ring_str(err->ring),
  568. cache_level_str(err->cache_level));
  569. if (err->name)
  570. seq_printf(m, " (name: %d)", err->name);
  571. if (err->fence_reg != I915_FENCE_REG_NONE)
  572. seq_printf(m, " (fence: %d)", err->fence_reg);
  573. seq_printf(m, "\n");
  574. err++;
  575. }
  576. }
  577. static void i915_ring_error_state(struct seq_file *m,
  578. struct drm_device *dev,
  579. struct drm_i915_error_state *error,
  580. unsigned ring)
  581. {
  582. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  583. seq_printf(m, "%s command stream:\n", ring_str(ring));
  584. seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  585. seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  586. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  587. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  588. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  589. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  590. if (ring == RCS && INTEL_INFO(dev)->gen >= 4) {
  591. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  592. seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  593. }
  594. if (INTEL_INFO(dev)->gen >= 4)
  595. seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  596. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  597. seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  598. if (INTEL_INFO(dev)->gen >= 6) {
  599. seq_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
  600. seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  601. seq_printf(m, " SYNC_0: 0x%08x\n",
  602. error->semaphore_mboxes[ring][0]);
  603. seq_printf(m, " SYNC_1: 0x%08x\n",
  604. error->semaphore_mboxes[ring][1]);
  605. }
  606. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  607. seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  608. seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  609. seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  610. }
  611. struct i915_error_state_file_priv {
  612. struct drm_device *dev;
  613. struct drm_i915_error_state *error;
  614. };
  615. static int i915_error_state(struct seq_file *m, void *unused)
  616. {
  617. struct i915_error_state_file_priv *error_priv = m->private;
  618. struct drm_device *dev = error_priv->dev;
  619. drm_i915_private_t *dev_priv = dev->dev_private;
  620. struct drm_i915_error_state *error = error_priv->error;
  621. struct intel_ring_buffer *ring;
  622. int i, j, page, offset, elt;
  623. if (!error) {
  624. seq_printf(m, "no error state collected\n");
  625. return 0;
  626. }
  627. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  628. error->time.tv_usec);
  629. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  630. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  631. seq_printf(m, "IER: 0x%08x\n", error->ier);
  632. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  633. seq_printf(m, "CCID: 0x%08x\n", error->ccid);
  634. for (i = 0; i < dev_priv->num_fence_regs; i++)
  635. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  636. if (INTEL_INFO(dev)->gen >= 6) {
  637. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  638. seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  639. }
  640. for_each_ring(ring, dev_priv, i)
  641. i915_ring_error_state(m, dev, error, i);
  642. if (error->active_bo)
  643. print_error_buffers(m, "Active",
  644. error->active_bo,
  645. error->active_bo_count);
  646. if (error->pinned_bo)
  647. print_error_buffers(m, "Pinned",
  648. error->pinned_bo,
  649. error->pinned_bo_count);
  650. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  651. struct drm_i915_error_object *obj;
  652. if ((obj = error->ring[i].batchbuffer)) {
  653. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  654. dev_priv->ring[i].name,
  655. obj->gtt_offset);
  656. offset = 0;
  657. for (page = 0; page < obj->page_count; page++) {
  658. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  659. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  660. offset += 4;
  661. }
  662. }
  663. }
  664. if (error->ring[i].num_requests) {
  665. seq_printf(m, "%s --- %d requests\n",
  666. dev_priv->ring[i].name,
  667. error->ring[i].num_requests);
  668. for (j = 0; j < error->ring[i].num_requests; j++) {
  669. seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  670. error->ring[i].requests[j].seqno,
  671. error->ring[i].requests[j].jiffies,
  672. error->ring[i].requests[j].tail);
  673. }
  674. }
  675. if ((obj = error->ring[i].ringbuffer)) {
  676. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  677. dev_priv->ring[i].name,
  678. obj->gtt_offset);
  679. offset = 0;
  680. for (page = 0; page < obj->page_count; page++) {
  681. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  682. seq_printf(m, "%08x : %08x\n",
  683. offset,
  684. obj->pages[page][elt]);
  685. offset += 4;
  686. }
  687. }
  688. }
  689. }
  690. if (error->overlay)
  691. intel_overlay_print_error_state(m, error->overlay);
  692. if (error->display)
  693. intel_display_print_error_state(m, dev, error->display);
  694. return 0;
  695. }
  696. static ssize_t
  697. i915_error_state_write(struct file *filp,
  698. const char __user *ubuf,
  699. size_t cnt,
  700. loff_t *ppos)
  701. {
  702. struct seq_file *m = filp->private_data;
  703. struct i915_error_state_file_priv *error_priv = m->private;
  704. struct drm_device *dev = error_priv->dev;
  705. DRM_DEBUG_DRIVER("Resetting error state\n");
  706. mutex_lock(&dev->struct_mutex);
  707. i915_destroy_error_state(dev);
  708. mutex_unlock(&dev->struct_mutex);
  709. return cnt;
  710. }
  711. static int i915_error_state_open(struct inode *inode, struct file *file)
  712. {
  713. struct drm_device *dev = inode->i_private;
  714. drm_i915_private_t *dev_priv = dev->dev_private;
  715. struct i915_error_state_file_priv *error_priv;
  716. unsigned long flags;
  717. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  718. if (!error_priv)
  719. return -ENOMEM;
  720. error_priv->dev = dev;
  721. spin_lock_irqsave(&dev_priv->error_lock, flags);
  722. error_priv->error = dev_priv->first_error;
  723. if (error_priv->error)
  724. kref_get(&error_priv->error->ref);
  725. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  726. return single_open(file, i915_error_state, error_priv);
  727. }
  728. static int i915_error_state_release(struct inode *inode, struct file *file)
  729. {
  730. struct seq_file *m = file->private_data;
  731. struct i915_error_state_file_priv *error_priv = m->private;
  732. if (error_priv->error)
  733. kref_put(&error_priv->error->ref, i915_error_state_free);
  734. kfree(error_priv);
  735. return single_release(inode, file);
  736. }
  737. static const struct file_operations i915_error_state_fops = {
  738. .owner = THIS_MODULE,
  739. .open = i915_error_state_open,
  740. .read = seq_read,
  741. .write = i915_error_state_write,
  742. .llseek = default_llseek,
  743. .release = i915_error_state_release,
  744. };
  745. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  746. {
  747. struct drm_info_node *node = (struct drm_info_node *) m->private;
  748. struct drm_device *dev = node->minor->dev;
  749. drm_i915_private_t *dev_priv = dev->dev_private;
  750. u16 crstanddelay;
  751. int ret;
  752. ret = mutex_lock_interruptible(&dev->struct_mutex);
  753. if (ret)
  754. return ret;
  755. crstanddelay = I915_READ16(CRSTANDVID);
  756. mutex_unlock(&dev->struct_mutex);
  757. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  758. return 0;
  759. }
  760. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  761. {
  762. struct drm_info_node *node = (struct drm_info_node *) m->private;
  763. struct drm_device *dev = node->minor->dev;
  764. drm_i915_private_t *dev_priv = dev->dev_private;
  765. int ret;
  766. if (IS_GEN5(dev)) {
  767. u16 rgvswctl = I915_READ16(MEMSWCTL);
  768. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  769. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  770. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  771. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  772. MEMSTAT_VID_SHIFT);
  773. seq_printf(m, "Current P-state: %d\n",
  774. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  775. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  776. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  777. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  778. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  779. u32 rpstat;
  780. u32 rpupei, rpcurup, rpprevup;
  781. u32 rpdownei, rpcurdown, rpprevdown;
  782. int max_freq;
  783. /* RPSTAT1 is in the GT power well */
  784. ret = mutex_lock_interruptible(&dev->struct_mutex);
  785. if (ret)
  786. return ret;
  787. gen6_gt_force_wake_get(dev_priv);
  788. rpstat = I915_READ(GEN6_RPSTAT1);
  789. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  790. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  791. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  792. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  793. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  794. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  795. gen6_gt_force_wake_put(dev_priv);
  796. mutex_unlock(&dev->struct_mutex);
  797. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  798. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  799. seq_printf(m, "Render p-state ratio: %d\n",
  800. (gt_perf_status & 0xff00) >> 8);
  801. seq_printf(m, "Render p-state VID: %d\n",
  802. gt_perf_status & 0xff);
  803. seq_printf(m, "Render p-state limit: %d\n",
  804. rp_state_limits & 0xff);
  805. seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
  806. GEN6_CAGF_SHIFT) * 50);
  807. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  808. GEN6_CURICONT_MASK);
  809. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  810. GEN6_CURBSYTAVG_MASK);
  811. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  812. GEN6_CURBSYTAVG_MASK);
  813. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  814. GEN6_CURIAVG_MASK);
  815. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  816. GEN6_CURBSYTAVG_MASK);
  817. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  818. GEN6_CURBSYTAVG_MASK);
  819. max_freq = (rp_state_cap & 0xff0000) >> 16;
  820. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  821. max_freq * 50);
  822. max_freq = (rp_state_cap & 0xff00) >> 8;
  823. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  824. max_freq * 50);
  825. max_freq = rp_state_cap & 0xff;
  826. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  827. max_freq * 50);
  828. } else {
  829. seq_printf(m, "no P-state info available\n");
  830. }
  831. return 0;
  832. }
  833. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  834. {
  835. struct drm_info_node *node = (struct drm_info_node *) m->private;
  836. struct drm_device *dev = node->minor->dev;
  837. drm_i915_private_t *dev_priv = dev->dev_private;
  838. u32 delayfreq;
  839. int ret, i;
  840. ret = mutex_lock_interruptible(&dev->struct_mutex);
  841. if (ret)
  842. return ret;
  843. for (i = 0; i < 16; i++) {
  844. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  845. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  846. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  847. }
  848. mutex_unlock(&dev->struct_mutex);
  849. return 0;
  850. }
  851. static inline int MAP_TO_MV(int map)
  852. {
  853. return 1250 - (map * 25);
  854. }
  855. static int i915_inttoext_table(struct seq_file *m, void *unused)
  856. {
  857. struct drm_info_node *node = (struct drm_info_node *) m->private;
  858. struct drm_device *dev = node->minor->dev;
  859. drm_i915_private_t *dev_priv = dev->dev_private;
  860. u32 inttoext;
  861. int ret, i;
  862. ret = mutex_lock_interruptible(&dev->struct_mutex);
  863. if (ret)
  864. return ret;
  865. for (i = 1; i <= 32; i++) {
  866. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  867. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  868. }
  869. mutex_unlock(&dev->struct_mutex);
  870. return 0;
  871. }
  872. static int ironlake_drpc_info(struct seq_file *m)
  873. {
  874. struct drm_info_node *node = (struct drm_info_node *) m->private;
  875. struct drm_device *dev = node->minor->dev;
  876. drm_i915_private_t *dev_priv = dev->dev_private;
  877. u32 rgvmodectl, rstdbyctl;
  878. u16 crstandvid;
  879. int ret;
  880. ret = mutex_lock_interruptible(&dev->struct_mutex);
  881. if (ret)
  882. return ret;
  883. rgvmodectl = I915_READ(MEMMODECTL);
  884. rstdbyctl = I915_READ(RSTDBYCTL);
  885. crstandvid = I915_READ16(CRSTANDVID);
  886. mutex_unlock(&dev->struct_mutex);
  887. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  888. "yes" : "no");
  889. seq_printf(m, "Boost freq: %d\n",
  890. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  891. MEMMODE_BOOST_FREQ_SHIFT);
  892. seq_printf(m, "HW control enabled: %s\n",
  893. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  894. seq_printf(m, "SW control enabled: %s\n",
  895. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  896. seq_printf(m, "Gated voltage change: %s\n",
  897. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  898. seq_printf(m, "Starting frequency: P%d\n",
  899. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  900. seq_printf(m, "Max P-state: P%d\n",
  901. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  902. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  903. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  904. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  905. seq_printf(m, "Render standby enabled: %s\n",
  906. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  907. seq_printf(m, "Current RS state: ");
  908. switch (rstdbyctl & RSX_STATUS_MASK) {
  909. case RSX_STATUS_ON:
  910. seq_printf(m, "on\n");
  911. break;
  912. case RSX_STATUS_RC1:
  913. seq_printf(m, "RC1\n");
  914. break;
  915. case RSX_STATUS_RC1E:
  916. seq_printf(m, "RC1E\n");
  917. break;
  918. case RSX_STATUS_RS1:
  919. seq_printf(m, "RS1\n");
  920. break;
  921. case RSX_STATUS_RS2:
  922. seq_printf(m, "RS2 (RC6)\n");
  923. break;
  924. case RSX_STATUS_RS3:
  925. seq_printf(m, "RC3 (RC6+)\n");
  926. break;
  927. default:
  928. seq_printf(m, "unknown\n");
  929. break;
  930. }
  931. return 0;
  932. }
  933. static int gen6_drpc_info(struct seq_file *m)
  934. {
  935. struct drm_info_node *node = (struct drm_info_node *) m->private;
  936. struct drm_device *dev = node->minor->dev;
  937. struct drm_i915_private *dev_priv = dev->dev_private;
  938. u32 rpmodectl1, gt_core_status, rcctl1;
  939. unsigned forcewake_count;
  940. int count=0, ret;
  941. ret = mutex_lock_interruptible(&dev->struct_mutex);
  942. if (ret)
  943. return ret;
  944. spin_lock_irq(&dev_priv->gt_lock);
  945. forcewake_count = dev_priv->forcewake_count;
  946. spin_unlock_irq(&dev_priv->gt_lock);
  947. if (forcewake_count) {
  948. seq_printf(m, "RC information inaccurate because somebody "
  949. "holds a forcewake reference \n");
  950. } else {
  951. /* NB: we cannot use forcewake, else we read the wrong values */
  952. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  953. udelay(10);
  954. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  955. }
  956. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  957. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  958. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  959. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  960. mutex_unlock(&dev->struct_mutex);
  961. seq_printf(m, "Video Turbo Mode: %s\n",
  962. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  963. seq_printf(m, "HW control enabled: %s\n",
  964. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  965. seq_printf(m, "SW control enabled: %s\n",
  966. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  967. GEN6_RP_MEDIA_SW_MODE));
  968. seq_printf(m, "RC1e Enabled: %s\n",
  969. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  970. seq_printf(m, "RC6 Enabled: %s\n",
  971. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  972. seq_printf(m, "Deep RC6 Enabled: %s\n",
  973. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  974. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  975. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  976. seq_printf(m, "Current RC state: ");
  977. switch (gt_core_status & GEN6_RCn_MASK) {
  978. case GEN6_RC0:
  979. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  980. seq_printf(m, "Core Power Down\n");
  981. else
  982. seq_printf(m, "on\n");
  983. break;
  984. case GEN6_RC3:
  985. seq_printf(m, "RC3\n");
  986. break;
  987. case GEN6_RC6:
  988. seq_printf(m, "RC6\n");
  989. break;
  990. case GEN6_RC7:
  991. seq_printf(m, "RC7\n");
  992. break;
  993. default:
  994. seq_printf(m, "Unknown\n");
  995. break;
  996. }
  997. seq_printf(m, "Core Power Down: %s\n",
  998. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  999. /* Not exactly sure what this is */
  1000. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1001. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1002. seq_printf(m, "RC6 residency since boot: %u\n",
  1003. I915_READ(GEN6_GT_GFX_RC6));
  1004. seq_printf(m, "RC6+ residency since boot: %u\n",
  1005. I915_READ(GEN6_GT_GFX_RC6p));
  1006. seq_printf(m, "RC6++ residency since boot: %u\n",
  1007. I915_READ(GEN6_GT_GFX_RC6pp));
  1008. return 0;
  1009. }
  1010. static int i915_drpc_info(struct seq_file *m, void *unused)
  1011. {
  1012. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1013. struct drm_device *dev = node->minor->dev;
  1014. if (IS_GEN6(dev) || IS_GEN7(dev))
  1015. return gen6_drpc_info(m);
  1016. else
  1017. return ironlake_drpc_info(m);
  1018. }
  1019. static int i915_fbc_status(struct seq_file *m, void *unused)
  1020. {
  1021. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1022. struct drm_device *dev = node->minor->dev;
  1023. drm_i915_private_t *dev_priv = dev->dev_private;
  1024. if (!I915_HAS_FBC(dev)) {
  1025. seq_printf(m, "FBC unsupported on this chipset\n");
  1026. return 0;
  1027. }
  1028. if (intel_fbc_enabled(dev)) {
  1029. seq_printf(m, "FBC enabled\n");
  1030. } else {
  1031. seq_printf(m, "FBC disabled: ");
  1032. switch (dev_priv->no_fbc_reason) {
  1033. case FBC_NO_OUTPUT:
  1034. seq_printf(m, "no outputs");
  1035. break;
  1036. case FBC_STOLEN_TOO_SMALL:
  1037. seq_printf(m, "not enough stolen memory");
  1038. break;
  1039. case FBC_UNSUPPORTED_MODE:
  1040. seq_printf(m, "mode not supported");
  1041. break;
  1042. case FBC_MODE_TOO_LARGE:
  1043. seq_printf(m, "mode too large");
  1044. break;
  1045. case FBC_BAD_PLANE:
  1046. seq_printf(m, "FBC unsupported on plane");
  1047. break;
  1048. case FBC_NOT_TILED:
  1049. seq_printf(m, "scanout buffer not tiled");
  1050. break;
  1051. case FBC_MULTIPLE_PIPES:
  1052. seq_printf(m, "multiple pipes are enabled");
  1053. break;
  1054. case FBC_MODULE_PARAM:
  1055. seq_printf(m, "disabled per module param (default off)");
  1056. break;
  1057. default:
  1058. seq_printf(m, "unknown reason");
  1059. }
  1060. seq_printf(m, "\n");
  1061. }
  1062. return 0;
  1063. }
  1064. static int i915_sr_status(struct seq_file *m, void *unused)
  1065. {
  1066. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1067. struct drm_device *dev = node->minor->dev;
  1068. drm_i915_private_t *dev_priv = dev->dev_private;
  1069. bool sr_enabled = false;
  1070. if (HAS_PCH_SPLIT(dev))
  1071. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1072. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1073. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1074. else if (IS_I915GM(dev))
  1075. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1076. else if (IS_PINEVIEW(dev))
  1077. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1078. seq_printf(m, "self-refresh: %s\n",
  1079. sr_enabled ? "enabled" : "disabled");
  1080. return 0;
  1081. }
  1082. static int i915_emon_status(struct seq_file *m, void *unused)
  1083. {
  1084. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1085. struct drm_device *dev = node->minor->dev;
  1086. drm_i915_private_t *dev_priv = dev->dev_private;
  1087. unsigned long temp, chipset, gfx;
  1088. int ret;
  1089. if (!IS_GEN5(dev))
  1090. return -ENODEV;
  1091. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1092. if (ret)
  1093. return ret;
  1094. temp = i915_mch_val(dev_priv);
  1095. chipset = i915_chipset_val(dev_priv);
  1096. gfx = i915_gfx_val(dev_priv);
  1097. mutex_unlock(&dev->struct_mutex);
  1098. seq_printf(m, "GMCH temp: %ld\n", temp);
  1099. seq_printf(m, "Chipset power: %ld\n", chipset);
  1100. seq_printf(m, "GFX power: %ld\n", gfx);
  1101. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1102. return 0;
  1103. }
  1104. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1105. {
  1106. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1107. struct drm_device *dev = node->minor->dev;
  1108. drm_i915_private_t *dev_priv = dev->dev_private;
  1109. int ret;
  1110. int gpu_freq, ia_freq;
  1111. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1112. seq_printf(m, "unsupported on this chipset\n");
  1113. return 0;
  1114. }
  1115. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1116. if (ret)
  1117. return ret;
  1118. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1119. for (gpu_freq = dev_priv->min_delay; gpu_freq <= dev_priv->max_delay;
  1120. gpu_freq++) {
  1121. I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
  1122. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
  1123. GEN6_PCODE_READ_MIN_FREQ_TABLE);
  1124. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
  1125. GEN6_PCODE_READY) == 0, 10)) {
  1126. DRM_ERROR("pcode read of freq table timed out\n");
  1127. continue;
  1128. }
  1129. ia_freq = I915_READ(GEN6_PCODE_DATA);
  1130. seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
  1131. }
  1132. mutex_unlock(&dev->struct_mutex);
  1133. return 0;
  1134. }
  1135. static int i915_gfxec(struct seq_file *m, void *unused)
  1136. {
  1137. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1138. struct drm_device *dev = node->minor->dev;
  1139. drm_i915_private_t *dev_priv = dev->dev_private;
  1140. int ret;
  1141. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1142. if (ret)
  1143. return ret;
  1144. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1145. mutex_unlock(&dev->struct_mutex);
  1146. return 0;
  1147. }
  1148. static int i915_opregion(struct seq_file *m, void *unused)
  1149. {
  1150. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1151. struct drm_device *dev = node->minor->dev;
  1152. drm_i915_private_t *dev_priv = dev->dev_private;
  1153. struct intel_opregion *opregion = &dev_priv->opregion;
  1154. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1155. int ret;
  1156. if (data == NULL)
  1157. return -ENOMEM;
  1158. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1159. if (ret)
  1160. goto out;
  1161. if (opregion->header) {
  1162. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1163. seq_write(m, data, OPREGION_SIZE);
  1164. }
  1165. mutex_unlock(&dev->struct_mutex);
  1166. out:
  1167. kfree(data);
  1168. return 0;
  1169. }
  1170. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1171. {
  1172. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1173. struct drm_device *dev = node->minor->dev;
  1174. drm_i915_private_t *dev_priv = dev->dev_private;
  1175. struct intel_fbdev *ifbdev;
  1176. struct intel_framebuffer *fb;
  1177. int ret;
  1178. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1179. if (ret)
  1180. return ret;
  1181. ifbdev = dev_priv->fbdev;
  1182. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1183. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  1184. fb->base.width,
  1185. fb->base.height,
  1186. fb->base.depth,
  1187. fb->base.bits_per_pixel);
  1188. describe_obj(m, fb->obj);
  1189. seq_printf(m, "\n");
  1190. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1191. if (&fb->base == ifbdev->helper.fb)
  1192. continue;
  1193. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  1194. fb->base.width,
  1195. fb->base.height,
  1196. fb->base.depth,
  1197. fb->base.bits_per_pixel);
  1198. describe_obj(m, fb->obj);
  1199. seq_printf(m, "\n");
  1200. }
  1201. mutex_unlock(&dev->mode_config.mutex);
  1202. return 0;
  1203. }
  1204. static int i915_context_status(struct seq_file *m, void *unused)
  1205. {
  1206. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1207. struct drm_device *dev = node->minor->dev;
  1208. drm_i915_private_t *dev_priv = dev->dev_private;
  1209. int ret;
  1210. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1211. if (ret)
  1212. return ret;
  1213. if (dev_priv->pwrctx) {
  1214. seq_printf(m, "power context ");
  1215. describe_obj(m, dev_priv->pwrctx);
  1216. seq_printf(m, "\n");
  1217. }
  1218. if (dev_priv->renderctx) {
  1219. seq_printf(m, "render context ");
  1220. describe_obj(m, dev_priv->renderctx);
  1221. seq_printf(m, "\n");
  1222. }
  1223. mutex_unlock(&dev->mode_config.mutex);
  1224. return 0;
  1225. }
  1226. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1227. {
  1228. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1229. struct drm_device *dev = node->minor->dev;
  1230. struct drm_i915_private *dev_priv = dev->dev_private;
  1231. unsigned forcewake_count;
  1232. spin_lock_irq(&dev_priv->gt_lock);
  1233. forcewake_count = dev_priv->forcewake_count;
  1234. spin_unlock_irq(&dev_priv->gt_lock);
  1235. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1236. return 0;
  1237. }
  1238. static const char *swizzle_string(unsigned swizzle)
  1239. {
  1240. switch(swizzle) {
  1241. case I915_BIT_6_SWIZZLE_NONE:
  1242. return "none";
  1243. case I915_BIT_6_SWIZZLE_9:
  1244. return "bit9";
  1245. case I915_BIT_6_SWIZZLE_9_10:
  1246. return "bit9/bit10";
  1247. case I915_BIT_6_SWIZZLE_9_11:
  1248. return "bit9/bit11";
  1249. case I915_BIT_6_SWIZZLE_9_10_11:
  1250. return "bit9/bit10/bit11";
  1251. case I915_BIT_6_SWIZZLE_9_17:
  1252. return "bit9/bit17";
  1253. case I915_BIT_6_SWIZZLE_9_10_17:
  1254. return "bit9/bit10/bit17";
  1255. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1256. return "unkown";
  1257. }
  1258. return "bug";
  1259. }
  1260. static int i915_swizzle_info(struct seq_file *m, void *data)
  1261. {
  1262. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1263. struct drm_device *dev = node->minor->dev;
  1264. struct drm_i915_private *dev_priv = dev->dev_private;
  1265. mutex_lock(&dev->struct_mutex);
  1266. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1267. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1268. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1269. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1270. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1271. seq_printf(m, "DDC = 0x%08x\n",
  1272. I915_READ(DCC));
  1273. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1274. I915_READ16(C0DRB3));
  1275. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1276. I915_READ16(C1DRB3));
  1277. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1278. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1279. I915_READ(MAD_DIMM_C0));
  1280. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1281. I915_READ(MAD_DIMM_C1));
  1282. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1283. I915_READ(MAD_DIMM_C2));
  1284. seq_printf(m, "TILECTL = 0x%08x\n",
  1285. I915_READ(TILECTL));
  1286. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1287. I915_READ(ARB_MODE));
  1288. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1289. I915_READ(DISP_ARB_CTL));
  1290. }
  1291. mutex_unlock(&dev->struct_mutex);
  1292. return 0;
  1293. }
  1294. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1295. {
  1296. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1297. struct drm_device *dev = node->minor->dev;
  1298. struct drm_i915_private *dev_priv = dev->dev_private;
  1299. struct intel_ring_buffer *ring;
  1300. int i, ret;
  1301. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1302. if (ret)
  1303. return ret;
  1304. if (INTEL_INFO(dev)->gen == 6)
  1305. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1306. for (i = 0; i < I915_NUM_RINGS; i++) {
  1307. ring = &dev_priv->ring[i];
  1308. seq_printf(m, "%s\n", ring->name);
  1309. if (INTEL_INFO(dev)->gen == 7)
  1310. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1311. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1312. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1313. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1314. }
  1315. if (dev_priv->mm.aliasing_ppgtt) {
  1316. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1317. seq_printf(m, "aliasing PPGTT:\n");
  1318. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1319. }
  1320. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1321. mutex_unlock(&dev->struct_mutex);
  1322. return 0;
  1323. }
  1324. static int i915_dpio_info(struct seq_file *m, void *data)
  1325. {
  1326. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1327. struct drm_device *dev = node->minor->dev;
  1328. struct drm_i915_private *dev_priv = dev->dev_private;
  1329. int ret;
  1330. if (!IS_VALLEYVIEW(dev)) {
  1331. seq_printf(m, "unsupported\n");
  1332. return 0;
  1333. }
  1334. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1335. if (ret)
  1336. return ret;
  1337. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1338. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1339. intel_dpio_read(dev_priv, _DPIO_DIV_A));
  1340. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1341. intel_dpio_read(dev_priv, _DPIO_DIV_B));
  1342. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1343. intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1344. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1345. intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1346. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1347. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1348. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1349. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1350. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1351. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1352. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1353. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1354. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1355. intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1356. mutex_unlock(&dev->mode_config.mutex);
  1357. return 0;
  1358. }
  1359. static ssize_t
  1360. i915_wedged_read(struct file *filp,
  1361. char __user *ubuf,
  1362. size_t max,
  1363. loff_t *ppos)
  1364. {
  1365. struct drm_device *dev = filp->private_data;
  1366. drm_i915_private_t *dev_priv = dev->dev_private;
  1367. char buf[80];
  1368. int len;
  1369. len = snprintf(buf, sizeof(buf),
  1370. "wedged : %d\n",
  1371. atomic_read(&dev_priv->mm.wedged));
  1372. if (len > sizeof(buf))
  1373. len = sizeof(buf);
  1374. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1375. }
  1376. static ssize_t
  1377. i915_wedged_write(struct file *filp,
  1378. const char __user *ubuf,
  1379. size_t cnt,
  1380. loff_t *ppos)
  1381. {
  1382. struct drm_device *dev = filp->private_data;
  1383. char buf[20];
  1384. int val = 1;
  1385. if (cnt > 0) {
  1386. if (cnt > sizeof(buf) - 1)
  1387. return -EINVAL;
  1388. if (copy_from_user(buf, ubuf, cnt))
  1389. return -EFAULT;
  1390. buf[cnt] = 0;
  1391. val = simple_strtoul(buf, NULL, 0);
  1392. }
  1393. DRM_INFO("Manually setting wedged to %d\n", val);
  1394. i915_handle_error(dev, val);
  1395. return cnt;
  1396. }
  1397. static const struct file_operations i915_wedged_fops = {
  1398. .owner = THIS_MODULE,
  1399. .open = simple_open,
  1400. .read = i915_wedged_read,
  1401. .write = i915_wedged_write,
  1402. .llseek = default_llseek,
  1403. };
  1404. static ssize_t
  1405. i915_ring_stop_read(struct file *filp,
  1406. char __user *ubuf,
  1407. size_t max,
  1408. loff_t *ppos)
  1409. {
  1410. struct drm_device *dev = filp->private_data;
  1411. drm_i915_private_t *dev_priv = dev->dev_private;
  1412. char buf[20];
  1413. int len;
  1414. len = snprintf(buf, sizeof(buf),
  1415. "0x%08x\n", dev_priv->stop_rings);
  1416. if (len > sizeof(buf))
  1417. len = sizeof(buf);
  1418. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1419. }
  1420. static ssize_t
  1421. i915_ring_stop_write(struct file *filp,
  1422. const char __user *ubuf,
  1423. size_t cnt,
  1424. loff_t *ppos)
  1425. {
  1426. struct drm_device *dev = filp->private_data;
  1427. struct drm_i915_private *dev_priv = dev->dev_private;
  1428. char buf[20];
  1429. int val = 0;
  1430. if (cnt > 0) {
  1431. if (cnt > sizeof(buf) - 1)
  1432. return -EINVAL;
  1433. if (copy_from_user(buf, ubuf, cnt))
  1434. return -EFAULT;
  1435. buf[cnt] = 0;
  1436. val = simple_strtoul(buf, NULL, 0);
  1437. }
  1438. DRM_DEBUG_DRIVER("Stopping rings 0x%08x\n", val);
  1439. mutex_lock(&dev->struct_mutex);
  1440. dev_priv->stop_rings = val;
  1441. mutex_unlock(&dev->struct_mutex);
  1442. return cnt;
  1443. }
  1444. static const struct file_operations i915_ring_stop_fops = {
  1445. .owner = THIS_MODULE,
  1446. .open = simple_open,
  1447. .read = i915_ring_stop_read,
  1448. .write = i915_ring_stop_write,
  1449. .llseek = default_llseek,
  1450. };
  1451. static ssize_t
  1452. i915_max_freq_read(struct file *filp,
  1453. char __user *ubuf,
  1454. size_t max,
  1455. loff_t *ppos)
  1456. {
  1457. struct drm_device *dev = filp->private_data;
  1458. drm_i915_private_t *dev_priv = dev->dev_private;
  1459. char buf[80];
  1460. int len;
  1461. len = snprintf(buf, sizeof(buf),
  1462. "max freq: %d\n", dev_priv->max_delay * 50);
  1463. if (len > sizeof(buf))
  1464. len = sizeof(buf);
  1465. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1466. }
  1467. static ssize_t
  1468. i915_max_freq_write(struct file *filp,
  1469. const char __user *ubuf,
  1470. size_t cnt,
  1471. loff_t *ppos)
  1472. {
  1473. struct drm_device *dev = filp->private_data;
  1474. struct drm_i915_private *dev_priv = dev->dev_private;
  1475. char buf[20];
  1476. int val = 1;
  1477. if (cnt > 0) {
  1478. if (cnt > sizeof(buf) - 1)
  1479. return -EINVAL;
  1480. if (copy_from_user(buf, ubuf, cnt))
  1481. return -EFAULT;
  1482. buf[cnt] = 0;
  1483. val = simple_strtoul(buf, NULL, 0);
  1484. }
  1485. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1486. /*
  1487. * Turbo will still be enabled, but won't go above the set value.
  1488. */
  1489. dev_priv->max_delay = val / 50;
  1490. gen6_set_rps(dev, val / 50);
  1491. return cnt;
  1492. }
  1493. static const struct file_operations i915_max_freq_fops = {
  1494. .owner = THIS_MODULE,
  1495. .open = simple_open,
  1496. .read = i915_max_freq_read,
  1497. .write = i915_max_freq_write,
  1498. .llseek = default_llseek,
  1499. };
  1500. static ssize_t
  1501. i915_min_freq_read(struct file *filp, char __user *ubuf, size_t max,
  1502. loff_t *ppos)
  1503. {
  1504. struct drm_device *dev = filp->private_data;
  1505. drm_i915_private_t *dev_priv = dev->dev_private;
  1506. char buf[80];
  1507. int len;
  1508. len = snprintf(buf, sizeof(buf),
  1509. "min freq: %d\n", dev_priv->min_delay * 50);
  1510. if (len > sizeof(buf))
  1511. len = sizeof(buf);
  1512. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1513. }
  1514. static ssize_t
  1515. i915_min_freq_write(struct file *filp, const char __user *ubuf, size_t cnt,
  1516. loff_t *ppos)
  1517. {
  1518. struct drm_device *dev = filp->private_data;
  1519. struct drm_i915_private *dev_priv = dev->dev_private;
  1520. char buf[20];
  1521. int val = 1;
  1522. if (cnt > 0) {
  1523. if (cnt > sizeof(buf) - 1)
  1524. return -EINVAL;
  1525. if (copy_from_user(buf, ubuf, cnt))
  1526. return -EFAULT;
  1527. buf[cnt] = 0;
  1528. val = simple_strtoul(buf, NULL, 0);
  1529. }
  1530. DRM_DEBUG_DRIVER("Manually setting min freq to %d\n", val);
  1531. /*
  1532. * Turbo will still be enabled, but won't go below the set value.
  1533. */
  1534. dev_priv->min_delay = val / 50;
  1535. gen6_set_rps(dev, val / 50);
  1536. return cnt;
  1537. }
  1538. static const struct file_operations i915_min_freq_fops = {
  1539. .owner = THIS_MODULE,
  1540. .open = simple_open,
  1541. .read = i915_min_freq_read,
  1542. .write = i915_min_freq_write,
  1543. .llseek = default_llseek,
  1544. };
  1545. static ssize_t
  1546. i915_cache_sharing_read(struct file *filp,
  1547. char __user *ubuf,
  1548. size_t max,
  1549. loff_t *ppos)
  1550. {
  1551. struct drm_device *dev = filp->private_data;
  1552. drm_i915_private_t *dev_priv = dev->dev_private;
  1553. char buf[80];
  1554. u32 snpcr;
  1555. int len;
  1556. mutex_lock(&dev_priv->dev->struct_mutex);
  1557. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1558. mutex_unlock(&dev_priv->dev->struct_mutex);
  1559. len = snprintf(buf, sizeof(buf),
  1560. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1561. GEN6_MBC_SNPCR_SHIFT);
  1562. if (len > sizeof(buf))
  1563. len = sizeof(buf);
  1564. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1565. }
  1566. static ssize_t
  1567. i915_cache_sharing_write(struct file *filp,
  1568. const char __user *ubuf,
  1569. size_t cnt,
  1570. loff_t *ppos)
  1571. {
  1572. struct drm_device *dev = filp->private_data;
  1573. struct drm_i915_private *dev_priv = dev->dev_private;
  1574. char buf[20];
  1575. u32 snpcr;
  1576. int val = 1;
  1577. if (cnt > 0) {
  1578. if (cnt > sizeof(buf) - 1)
  1579. return -EINVAL;
  1580. if (copy_from_user(buf, ubuf, cnt))
  1581. return -EFAULT;
  1582. buf[cnt] = 0;
  1583. val = simple_strtoul(buf, NULL, 0);
  1584. }
  1585. if (val < 0 || val > 3)
  1586. return -EINVAL;
  1587. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1588. /* Update the cache sharing policy here as well */
  1589. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1590. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1591. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1592. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1593. return cnt;
  1594. }
  1595. static const struct file_operations i915_cache_sharing_fops = {
  1596. .owner = THIS_MODULE,
  1597. .open = simple_open,
  1598. .read = i915_cache_sharing_read,
  1599. .write = i915_cache_sharing_write,
  1600. .llseek = default_llseek,
  1601. };
  1602. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1603. * allocated we need to hook into the minor for release. */
  1604. static int
  1605. drm_add_fake_info_node(struct drm_minor *minor,
  1606. struct dentry *ent,
  1607. const void *key)
  1608. {
  1609. struct drm_info_node *node;
  1610. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1611. if (node == NULL) {
  1612. debugfs_remove(ent);
  1613. return -ENOMEM;
  1614. }
  1615. node->minor = minor;
  1616. node->dent = ent;
  1617. node->info_ent = (void *) key;
  1618. mutex_lock(&minor->debugfs_lock);
  1619. list_add(&node->list, &minor->debugfs_list);
  1620. mutex_unlock(&minor->debugfs_lock);
  1621. return 0;
  1622. }
  1623. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1624. {
  1625. struct drm_device *dev = inode->i_private;
  1626. struct drm_i915_private *dev_priv = dev->dev_private;
  1627. int ret;
  1628. if (INTEL_INFO(dev)->gen < 6)
  1629. return 0;
  1630. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1631. if (ret)
  1632. return ret;
  1633. gen6_gt_force_wake_get(dev_priv);
  1634. mutex_unlock(&dev->struct_mutex);
  1635. return 0;
  1636. }
  1637. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1638. {
  1639. struct drm_device *dev = inode->i_private;
  1640. struct drm_i915_private *dev_priv = dev->dev_private;
  1641. if (INTEL_INFO(dev)->gen < 6)
  1642. return 0;
  1643. /*
  1644. * It's bad that we can potentially hang userspace if struct_mutex gets
  1645. * forever stuck. However, if we cannot acquire this lock it means that
  1646. * almost certainly the driver has hung, is not unload-able. Therefore
  1647. * hanging here is probably a minor inconvenience not to be seen my
  1648. * almost every user.
  1649. */
  1650. mutex_lock(&dev->struct_mutex);
  1651. gen6_gt_force_wake_put(dev_priv);
  1652. mutex_unlock(&dev->struct_mutex);
  1653. return 0;
  1654. }
  1655. static const struct file_operations i915_forcewake_fops = {
  1656. .owner = THIS_MODULE,
  1657. .open = i915_forcewake_open,
  1658. .release = i915_forcewake_release,
  1659. };
  1660. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1661. {
  1662. struct drm_device *dev = minor->dev;
  1663. struct dentry *ent;
  1664. ent = debugfs_create_file("i915_forcewake_user",
  1665. S_IRUSR,
  1666. root, dev,
  1667. &i915_forcewake_fops);
  1668. if (IS_ERR(ent))
  1669. return PTR_ERR(ent);
  1670. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1671. }
  1672. static int i915_debugfs_create(struct dentry *root,
  1673. struct drm_minor *minor,
  1674. const char *name,
  1675. const struct file_operations *fops)
  1676. {
  1677. struct drm_device *dev = minor->dev;
  1678. struct dentry *ent;
  1679. ent = debugfs_create_file(name,
  1680. S_IRUGO | S_IWUSR,
  1681. root, dev,
  1682. fops);
  1683. if (IS_ERR(ent))
  1684. return PTR_ERR(ent);
  1685. return drm_add_fake_info_node(minor, ent, fops);
  1686. }
  1687. static struct drm_info_list i915_debugfs_list[] = {
  1688. {"i915_capabilities", i915_capabilities, 0},
  1689. {"i915_gem_objects", i915_gem_object_info, 0},
  1690. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1691. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1692. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1693. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  1694. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1695. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1696. {"i915_gem_request", i915_gem_request_info, 0},
  1697. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1698. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1699. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1700. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1701. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1702. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1703. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1704. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1705. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1706. {"i915_inttoext_table", i915_inttoext_table, 0},
  1707. {"i915_drpc_info", i915_drpc_info, 0},
  1708. {"i915_emon_status", i915_emon_status, 0},
  1709. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1710. {"i915_gfxec", i915_gfxec, 0},
  1711. {"i915_fbc_status", i915_fbc_status, 0},
  1712. {"i915_sr_status", i915_sr_status, 0},
  1713. {"i915_opregion", i915_opregion, 0},
  1714. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1715. {"i915_context_status", i915_context_status, 0},
  1716. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1717. {"i915_swizzle_info", i915_swizzle_info, 0},
  1718. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1719. {"i915_dpio", i915_dpio_info, 0},
  1720. };
  1721. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1722. int i915_debugfs_init(struct drm_minor *minor)
  1723. {
  1724. int ret;
  1725. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1726. "i915_wedged",
  1727. &i915_wedged_fops);
  1728. if (ret)
  1729. return ret;
  1730. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1731. if (ret)
  1732. return ret;
  1733. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1734. "i915_max_freq",
  1735. &i915_max_freq_fops);
  1736. if (ret)
  1737. return ret;
  1738. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1739. "i915_min_freq",
  1740. &i915_min_freq_fops);
  1741. if (ret)
  1742. return ret;
  1743. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1744. "i915_cache_sharing",
  1745. &i915_cache_sharing_fops);
  1746. if (ret)
  1747. return ret;
  1748. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1749. "i915_ring_stop",
  1750. &i915_ring_stop_fops);
  1751. if (ret)
  1752. return ret;
  1753. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1754. "i915_error_state",
  1755. &i915_error_state_fops);
  1756. if (ret)
  1757. return ret;
  1758. return drm_debugfs_create_files(i915_debugfs_list,
  1759. I915_DEBUGFS_ENTRIES,
  1760. minor->debugfs_root, minor);
  1761. }
  1762. void i915_debugfs_cleanup(struct drm_minor *minor)
  1763. {
  1764. drm_debugfs_remove_files(i915_debugfs_list,
  1765. I915_DEBUGFS_ENTRIES, minor);
  1766. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1767. 1, minor);
  1768. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1769. 1, minor);
  1770. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1771. 1, minor);
  1772. drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
  1773. 1, minor);
  1774. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1775. 1, minor);
  1776. drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
  1777. 1, minor);
  1778. drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
  1779. 1, minor);
  1780. }
  1781. #endif /* CONFIG_DEBUG_FS */