exynos_drm_fimd.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include "drmP.h"
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <drm/exynos_drm.h>
  21. #include <plat/regs-fb-v4.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. /*
  26. * FIMD is stand for Fully Interactive Mobile Display and
  27. * as a display controller, it transfers contents drawn on memory
  28. * to a LCD Panel through Display Interfaces such as RGB or
  29. * CPU Interface.
  30. */
  31. /* position control register for hardware window 0, 2 ~ 4.*/
  32. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  33. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  34. /* size control register for hardware window 0. */
  35. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  36. /* alpha control register for hardware window 1 ~ 4. */
  37. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  38. /* size control register for hardware window 1 ~ 4. */
  39. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  40. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  41. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  42. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  43. /* color key control register for hardware window 1 ~ 4. */
  44. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  45. /* color key value register for hardware window 1 ~ 4. */
  46. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  47. /* FIMD has totally five hardware windows. */
  48. #define WINDOWS_NR 5
  49. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  50. struct fimd_win_data {
  51. unsigned int offset_x;
  52. unsigned int offset_y;
  53. unsigned int ovl_width;
  54. unsigned int ovl_height;
  55. unsigned int fb_width;
  56. unsigned int fb_height;
  57. unsigned int bpp;
  58. dma_addr_t dma_addr;
  59. void __iomem *vaddr;
  60. unsigned int buf_offsize;
  61. unsigned int line_size; /* bytes */
  62. bool enabled;
  63. };
  64. struct fimd_context {
  65. struct exynos_drm_subdrv subdrv;
  66. int irq;
  67. struct drm_crtc *crtc;
  68. struct clk *bus_clk;
  69. struct clk *lcd_clk;
  70. void __iomem *regs;
  71. struct fimd_win_data win_data[WINDOWS_NR];
  72. unsigned int clkdiv;
  73. unsigned int default_win;
  74. unsigned long irq_flags;
  75. u32 vidcon0;
  76. u32 vidcon1;
  77. bool suspended;
  78. struct mutex lock;
  79. struct exynos_drm_panel_info *panel;
  80. };
  81. static bool fimd_display_is_connected(struct device *dev)
  82. {
  83. DRM_DEBUG_KMS("%s\n", __FILE__);
  84. /* TODO. */
  85. return true;
  86. }
  87. static void *fimd_get_panel(struct device *dev)
  88. {
  89. struct fimd_context *ctx = get_fimd_context(dev);
  90. DRM_DEBUG_KMS("%s\n", __FILE__);
  91. return ctx->panel;
  92. }
  93. static int fimd_check_timing(struct device *dev, void *timing)
  94. {
  95. DRM_DEBUG_KMS("%s\n", __FILE__);
  96. /* TODO. */
  97. return 0;
  98. }
  99. static int fimd_display_power_on(struct device *dev, int mode)
  100. {
  101. DRM_DEBUG_KMS("%s\n", __FILE__);
  102. /* TODO */
  103. return 0;
  104. }
  105. static struct exynos_drm_display_ops fimd_display_ops = {
  106. .type = EXYNOS_DISPLAY_TYPE_LCD,
  107. .is_connected = fimd_display_is_connected,
  108. .get_panel = fimd_get_panel,
  109. .check_timing = fimd_check_timing,
  110. .power_on = fimd_display_power_on,
  111. };
  112. static void fimd_dpms(struct device *subdrv_dev, int mode)
  113. {
  114. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  115. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  116. mutex_lock(&ctx->lock);
  117. switch (mode) {
  118. case DRM_MODE_DPMS_ON:
  119. /*
  120. * enable fimd hardware only if suspended status.
  121. *
  122. * P.S. fimd_dpms function would be called at booting time so
  123. * clk_enable could be called double time.
  124. */
  125. if (ctx->suspended)
  126. pm_runtime_get_sync(subdrv_dev);
  127. break;
  128. case DRM_MODE_DPMS_STANDBY:
  129. case DRM_MODE_DPMS_SUSPEND:
  130. case DRM_MODE_DPMS_OFF:
  131. if (!ctx->suspended)
  132. pm_runtime_put_sync(subdrv_dev);
  133. break;
  134. default:
  135. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  136. break;
  137. }
  138. mutex_unlock(&ctx->lock);
  139. }
  140. static void fimd_apply(struct device *subdrv_dev)
  141. {
  142. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  143. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  144. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  145. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  146. struct fimd_win_data *win_data;
  147. int i;
  148. DRM_DEBUG_KMS("%s\n", __FILE__);
  149. for (i = 0; i < WINDOWS_NR; i++) {
  150. win_data = &ctx->win_data[i];
  151. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  152. ovl_ops->commit(subdrv_dev, i);
  153. }
  154. if (mgr_ops && mgr_ops->commit)
  155. mgr_ops->commit(subdrv_dev);
  156. }
  157. static void fimd_commit(struct device *dev)
  158. {
  159. struct fimd_context *ctx = get_fimd_context(dev);
  160. struct exynos_drm_panel_info *panel = ctx->panel;
  161. struct fb_videomode *timing = &panel->timing;
  162. u32 val;
  163. if (ctx->suspended)
  164. return;
  165. DRM_DEBUG_KMS("%s\n", __FILE__);
  166. /* setup polarity values from machine code. */
  167. writel(ctx->vidcon1, ctx->regs + VIDCON1);
  168. /* setup vertical timing values. */
  169. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  170. VIDTCON0_VFPD(timing->lower_margin - 1) |
  171. VIDTCON0_VSPW(timing->vsync_len - 1);
  172. writel(val, ctx->regs + VIDTCON0);
  173. /* setup horizontal timing values. */
  174. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  175. VIDTCON1_HFPD(timing->right_margin - 1) |
  176. VIDTCON1_HSPW(timing->hsync_len - 1);
  177. writel(val, ctx->regs + VIDTCON1);
  178. /* setup horizontal and vertical display size. */
  179. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  180. VIDTCON2_HOZVAL(timing->xres - 1);
  181. writel(val, ctx->regs + VIDTCON2);
  182. /* setup clock source, clock divider, enable dma. */
  183. val = ctx->vidcon0;
  184. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  185. if (ctx->clkdiv > 1)
  186. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  187. else
  188. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  189. /*
  190. * fields of register with prefix '_F' would be updated
  191. * at vsync(same as dma start)
  192. */
  193. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  194. writel(val, ctx->regs + VIDCON0);
  195. }
  196. static int fimd_enable_vblank(struct device *dev)
  197. {
  198. struct fimd_context *ctx = get_fimd_context(dev);
  199. u32 val;
  200. DRM_DEBUG_KMS("%s\n", __FILE__);
  201. if (ctx->suspended)
  202. return -EPERM;
  203. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  204. val = readl(ctx->regs + VIDINTCON0);
  205. val |= VIDINTCON0_INT_ENABLE;
  206. val |= VIDINTCON0_INT_FRAME;
  207. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  208. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  209. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  210. val |= VIDINTCON0_FRAMESEL1_NONE;
  211. writel(val, ctx->regs + VIDINTCON0);
  212. }
  213. return 0;
  214. }
  215. static void fimd_disable_vblank(struct device *dev)
  216. {
  217. struct fimd_context *ctx = get_fimd_context(dev);
  218. u32 val;
  219. DRM_DEBUG_KMS("%s\n", __FILE__);
  220. if (ctx->suspended)
  221. return;
  222. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  223. val = readl(ctx->regs + VIDINTCON0);
  224. val &= ~VIDINTCON0_INT_FRAME;
  225. val &= ~VIDINTCON0_INT_ENABLE;
  226. writel(val, ctx->regs + VIDINTCON0);
  227. }
  228. }
  229. static struct exynos_drm_manager_ops fimd_manager_ops = {
  230. .dpms = fimd_dpms,
  231. .apply = fimd_apply,
  232. .commit = fimd_commit,
  233. .enable_vblank = fimd_enable_vblank,
  234. .disable_vblank = fimd_disable_vblank,
  235. };
  236. static void fimd_win_mode_set(struct device *dev,
  237. struct exynos_drm_overlay *overlay)
  238. {
  239. struct fimd_context *ctx = get_fimd_context(dev);
  240. struct fimd_win_data *win_data;
  241. int win;
  242. unsigned long offset;
  243. DRM_DEBUG_KMS("%s\n", __FILE__);
  244. if (!overlay) {
  245. dev_err(dev, "overlay is NULL\n");
  246. return;
  247. }
  248. win = overlay->zpos;
  249. if (win == DEFAULT_ZPOS)
  250. win = ctx->default_win;
  251. if (win < 0 || win > WINDOWS_NR)
  252. return;
  253. offset = overlay->fb_x * (overlay->bpp >> 3);
  254. offset += overlay->fb_y * overlay->pitch;
  255. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  256. win_data = &ctx->win_data[win];
  257. win_data->offset_x = overlay->crtc_x;
  258. win_data->offset_y = overlay->crtc_y;
  259. win_data->ovl_width = overlay->crtc_width;
  260. win_data->ovl_height = overlay->crtc_height;
  261. win_data->fb_width = overlay->fb_width;
  262. win_data->fb_height = overlay->fb_height;
  263. win_data->dma_addr = overlay->dma_addr[0] + offset;
  264. win_data->vaddr = overlay->vaddr[0] + offset;
  265. win_data->bpp = overlay->bpp;
  266. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  267. (overlay->bpp >> 3);
  268. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  269. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  270. win_data->offset_x, win_data->offset_y);
  271. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  272. win_data->ovl_width, win_data->ovl_height);
  273. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  274. (unsigned long)win_data->dma_addr,
  275. (unsigned long)win_data->vaddr);
  276. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  277. overlay->fb_width, overlay->crtc_width);
  278. }
  279. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  280. {
  281. struct fimd_context *ctx = get_fimd_context(dev);
  282. struct fimd_win_data *win_data = &ctx->win_data[win];
  283. unsigned long val;
  284. DRM_DEBUG_KMS("%s\n", __FILE__);
  285. val = WINCONx_ENWIN;
  286. switch (win_data->bpp) {
  287. case 1:
  288. val |= WINCON0_BPPMODE_1BPP;
  289. val |= WINCONx_BITSWP;
  290. val |= WINCONx_BURSTLEN_4WORD;
  291. break;
  292. case 2:
  293. val |= WINCON0_BPPMODE_2BPP;
  294. val |= WINCONx_BITSWP;
  295. val |= WINCONx_BURSTLEN_8WORD;
  296. break;
  297. case 4:
  298. val |= WINCON0_BPPMODE_4BPP;
  299. val |= WINCONx_BITSWP;
  300. val |= WINCONx_BURSTLEN_8WORD;
  301. break;
  302. case 8:
  303. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  304. val |= WINCONx_BURSTLEN_8WORD;
  305. val |= WINCONx_BYTSWP;
  306. break;
  307. case 16:
  308. val |= WINCON0_BPPMODE_16BPP_565;
  309. val |= WINCONx_HAWSWP;
  310. val |= WINCONx_BURSTLEN_16WORD;
  311. break;
  312. case 24:
  313. val |= WINCON0_BPPMODE_24BPP_888;
  314. val |= WINCONx_WSWP;
  315. val |= WINCONx_BURSTLEN_16WORD;
  316. break;
  317. case 32:
  318. val |= WINCON1_BPPMODE_28BPP_A4888
  319. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  320. val |= WINCONx_WSWP;
  321. val |= WINCONx_BURSTLEN_16WORD;
  322. break;
  323. default:
  324. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  325. val |= WINCON0_BPPMODE_24BPP_888;
  326. val |= WINCONx_WSWP;
  327. val |= WINCONx_BURSTLEN_16WORD;
  328. break;
  329. }
  330. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  331. writel(val, ctx->regs + WINCON(win));
  332. }
  333. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  334. {
  335. struct fimd_context *ctx = get_fimd_context(dev);
  336. unsigned int keycon0 = 0, keycon1 = 0;
  337. DRM_DEBUG_KMS("%s\n", __FILE__);
  338. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  339. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  340. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  341. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  342. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  343. }
  344. static void fimd_win_commit(struct device *dev, int zpos)
  345. {
  346. struct fimd_context *ctx = get_fimd_context(dev);
  347. struct fimd_win_data *win_data;
  348. int win = zpos;
  349. unsigned long val, alpha, size;
  350. DRM_DEBUG_KMS("%s\n", __FILE__);
  351. if (ctx->suspended)
  352. return;
  353. if (win == DEFAULT_ZPOS)
  354. win = ctx->default_win;
  355. if (win < 0 || win > WINDOWS_NR)
  356. return;
  357. win_data = &ctx->win_data[win];
  358. /*
  359. * SHADOWCON register is used for enabling timing.
  360. *
  361. * for example, once only width value of a register is set,
  362. * if the dma is started then fimd hardware could malfunction so
  363. * with protect window setting, the register fields with prefix '_F'
  364. * wouldn't be updated at vsync also but updated once unprotect window
  365. * is set.
  366. */
  367. /* protect windows */
  368. val = readl(ctx->regs + SHADOWCON);
  369. val |= SHADOWCON_WINx_PROTECT(win);
  370. writel(val, ctx->regs + SHADOWCON);
  371. /* buffer start address */
  372. val = (unsigned long)win_data->dma_addr;
  373. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  374. /* buffer end address */
  375. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  376. val = (unsigned long)(win_data->dma_addr + size);
  377. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  378. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  379. (unsigned long)win_data->dma_addr, val, size);
  380. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  381. win_data->ovl_width, win_data->ovl_height);
  382. /* buffer size */
  383. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  384. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  385. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  386. /* OSD position */
  387. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  388. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  389. writel(val, ctx->regs + VIDOSD_A(win));
  390. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  391. win_data->ovl_width - 1) |
  392. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  393. win_data->ovl_height - 1);
  394. writel(val, ctx->regs + VIDOSD_B(win));
  395. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  396. win_data->offset_x, win_data->offset_y,
  397. win_data->offset_x + win_data->ovl_width - 1,
  398. win_data->offset_y + win_data->ovl_height - 1);
  399. /* hardware window 0 doesn't support alpha channel. */
  400. if (win != 0) {
  401. /* OSD alpha */
  402. alpha = VIDISD14C_ALPHA1_R(0xf) |
  403. VIDISD14C_ALPHA1_G(0xf) |
  404. VIDISD14C_ALPHA1_B(0xf);
  405. writel(alpha, ctx->regs + VIDOSD_C(win));
  406. }
  407. /* OSD size */
  408. if (win != 3 && win != 4) {
  409. u32 offset = VIDOSD_D(win);
  410. if (win == 0)
  411. offset = VIDOSD_C_SIZE_W0;
  412. val = win_data->ovl_width * win_data->ovl_height;
  413. writel(val, ctx->regs + offset);
  414. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  415. }
  416. fimd_win_set_pixfmt(dev, win);
  417. /* hardware window 0 doesn't support color key. */
  418. if (win != 0)
  419. fimd_win_set_colkey(dev, win);
  420. /* wincon */
  421. val = readl(ctx->regs + WINCON(win));
  422. val |= WINCONx_ENWIN;
  423. writel(val, ctx->regs + WINCON(win));
  424. /* Enable DMA channel and unprotect windows */
  425. val = readl(ctx->regs + SHADOWCON);
  426. val |= SHADOWCON_CHx_ENABLE(win);
  427. val &= ~SHADOWCON_WINx_PROTECT(win);
  428. writel(val, ctx->regs + SHADOWCON);
  429. win_data->enabled = true;
  430. }
  431. static void fimd_win_disable(struct device *dev, int zpos)
  432. {
  433. struct fimd_context *ctx = get_fimd_context(dev);
  434. struct fimd_win_data *win_data;
  435. int win = zpos;
  436. u32 val;
  437. DRM_DEBUG_KMS("%s\n", __FILE__);
  438. if (win == DEFAULT_ZPOS)
  439. win = ctx->default_win;
  440. if (win < 0 || win > WINDOWS_NR)
  441. return;
  442. win_data = &ctx->win_data[win];
  443. /* protect windows */
  444. val = readl(ctx->regs + SHADOWCON);
  445. val |= SHADOWCON_WINx_PROTECT(win);
  446. writel(val, ctx->regs + SHADOWCON);
  447. /* wincon */
  448. val = readl(ctx->regs + WINCON(win));
  449. val &= ~WINCONx_ENWIN;
  450. writel(val, ctx->regs + WINCON(win));
  451. /* unprotect windows */
  452. val = readl(ctx->regs + SHADOWCON);
  453. val &= ~SHADOWCON_CHx_ENABLE(win);
  454. val &= ~SHADOWCON_WINx_PROTECT(win);
  455. writel(val, ctx->regs + SHADOWCON);
  456. win_data->enabled = false;
  457. }
  458. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  459. .mode_set = fimd_win_mode_set,
  460. .commit = fimd_win_commit,
  461. .disable = fimd_win_disable,
  462. };
  463. static struct exynos_drm_manager fimd_manager = {
  464. .pipe = -1,
  465. .ops = &fimd_manager_ops,
  466. .overlay_ops = &fimd_overlay_ops,
  467. .display_ops = &fimd_display_ops,
  468. };
  469. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  470. {
  471. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  472. struct drm_pending_vblank_event *e, *t;
  473. struct timeval now;
  474. unsigned long flags;
  475. bool is_checked = false;
  476. spin_lock_irqsave(&drm_dev->event_lock, flags);
  477. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  478. base.link) {
  479. /* if event's pipe isn't same as crtc then ignore it. */
  480. if (crtc != e->pipe)
  481. continue;
  482. is_checked = true;
  483. do_gettimeofday(&now);
  484. e->event.sequence = 0;
  485. e->event.tv_sec = now.tv_sec;
  486. e->event.tv_usec = now.tv_usec;
  487. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  488. wake_up_interruptible(&e->base.file_priv->event_wait);
  489. }
  490. if (is_checked) {
  491. /*
  492. * call drm_vblank_put only in case that drm_vblank_get was
  493. * called.
  494. */
  495. if (atomic_read(&drm_dev->vblank_refcount[crtc]) > 0)
  496. drm_vblank_put(drm_dev, crtc);
  497. /*
  498. * don't off vblank if vblank_disable_allowed is 1,
  499. * because vblank would be off by timer handler.
  500. */
  501. if (!drm_dev->vblank_disable_allowed)
  502. drm_vblank_off(drm_dev, crtc);
  503. }
  504. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  505. }
  506. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  507. {
  508. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  509. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  510. struct drm_device *drm_dev = subdrv->drm_dev;
  511. struct exynos_drm_manager *manager = subdrv->manager;
  512. u32 val;
  513. val = readl(ctx->regs + VIDINTCON1);
  514. if (val & VIDINTCON1_INT_FRAME)
  515. /* VSYNC interrupt */
  516. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  517. /* check the crtc is detached already from encoder */
  518. if (manager->pipe < 0)
  519. goto out;
  520. drm_handle_vblank(drm_dev, manager->pipe);
  521. fimd_finish_pageflip(drm_dev, manager->pipe);
  522. out:
  523. return IRQ_HANDLED;
  524. }
  525. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  526. {
  527. DRM_DEBUG_KMS("%s\n", __FILE__);
  528. /*
  529. * enable drm irq mode.
  530. * - with irq_enabled = 1, we can use the vblank feature.
  531. *
  532. * P.S. note that we wouldn't use drm irq handler but
  533. * just specific driver own one instead because
  534. * drm framework supports only one irq handler.
  535. */
  536. drm_dev->irq_enabled = 1;
  537. /*
  538. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  539. * by drm timer once a current process gives up ownership of
  540. * vblank event.(after drm_vblank_put function is called)
  541. */
  542. drm_dev->vblank_disable_allowed = 1;
  543. return 0;
  544. }
  545. static void fimd_subdrv_remove(struct drm_device *drm_dev)
  546. {
  547. DRM_DEBUG_KMS("%s\n", __FILE__);
  548. /* TODO. */
  549. }
  550. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  551. struct fb_videomode *timing)
  552. {
  553. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  554. u32 retrace;
  555. u32 clkdiv;
  556. u32 best_framerate = 0;
  557. u32 framerate;
  558. DRM_DEBUG_KMS("%s\n", __FILE__);
  559. retrace = timing->left_margin + timing->hsync_len +
  560. timing->right_margin + timing->xres;
  561. retrace *= timing->upper_margin + timing->vsync_len +
  562. timing->lower_margin + timing->yres;
  563. /* default framerate is 60Hz */
  564. if (!timing->refresh)
  565. timing->refresh = 60;
  566. clk /= retrace;
  567. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  568. int tmp;
  569. /* get best framerate */
  570. framerate = clk / clkdiv;
  571. tmp = timing->refresh - framerate;
  572. if (tmp < 0) {
  573. best_framerate = framerate;
  574. continue;
  575. } else {
  576. if (!best_framerate)
  577. best_framerate = framerate;
  578. else if (tmp < (best_framerate - framerate))
  579. best_framerate = framerate;
  580. break;
  581. }
  582. }
  583. return clkdiv;
  584. }
  585. static void fimd_clear_win(struct fimd_context *ctx, int win)
  586. {
  587. u32 val;
  588. DRM_DEBUG_KMS("%s\n", __FILE__);
  589. writel(0, ctx->regs + WINCON(win));
  590. writel(0, ctx->regs + VIDOSD_A(win));
  591. writel(0, ctx->regs + VIDOSD_B(win));
  592. writel(0, ctx->regs + VIDOSD_C(win));
  593. if (win == 1 || win == 2)
  594. writel(0, ctx->regs + VIDOSD_D(win));
  595. val = readl(ctx->regs + SHADOWCON);
  596. val &= ~SHADOWCON_WINx_PROTECT(win);
  597. writel(val, ctx->regs + SHADOWCON);
  598. }
  599. static int fimd_power_on(struct fimd_context *ctx, bool enable)
  600. {
  601. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  602. struct device *dev = subdrv->dev;
  603. DRM_DEBUG_KMS("%s\n", __FILE__);
  604. if (enable != false && enable != true)
  605. return -EINVAL;
  606. if (enable) {
  607. int ret;
  608. ret = clk_enable(ctx->bus_clk);
  609. if (ret < 0)
  610. return ret;
  611. ret = clk_enable(ctx->lcd_clk);
  612. if (ret < 0) {
  613. clk_disable(ctx->bus_clk);
  614. return ret;
  615. }
  616. ctx->suspended = false;
  617. /* if vblank was enabled status, enable it again. */
  618. if (test_and_clear_bit(0, &ctx->irq_flags))
  619. fimd_enable_vblank(dev);
  620. fimd_apply(dev);
  621. } else {
  622. clk_disable(ctx->lcd_clk);
  623. clk_disable(ctx->bus_clk);
  624. ctx->suspended = true;
  625. }
  626. return 0;
  627. }
  628. static int __devinit fimd_probe(struct platform_device *pdev)
  629. {
  630. struct device *dev = &pdev->dev;
  631. struct fimd_context *ctx;
  632. struct exynos_drm_subdrv *subdrv;
  633. struct exynos_drm_fimd_pdata *pdata;
  634. struct exynos_drm_panel_info *panel;
  635. struct resource *res;
  636. int win;
  637. int ret = -EINVAL;
  638. DRM_DEBUG_KMS("%s\n", __FILE__);
  639. pdata = pdev->dev.platform_data;
  640. if (!pdata) {
  641. dev_err(dev, "no platform data specified\n");
  642. return -EINVAL;
  643. }
  644. panel = &pdata->panel;
  645. if (!panel) {
  646. dev_err(dev, "panel is null.\n");
  647. return -EINVAL;
  648. }
  649. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  650. if (!ctx)
  651. return -ENOMEM;
  652. ctx->bus_clk = clk_get(dev, "fimd");
  653. if (IS_ERR(ctx->bus_clk)) {
  654. dev_err(dev, "failed to get bus clock\n");
  655. ret = PTR_ERR(ctx->bus_clk);
  656. goto err_clk_get;
  657. }
  658. ctx->lcd_clk = clk_get(dev, "sclk_fimd");
  659. if (IS_ERR(ctx->lcd_clk)) {
  660. dev_err(dev, "failed to get lcd clock\n");
  661. ret = PTR_ERR(ctx->lcd_clk);
  662. goto err_bus_clk;
  663. }
  664. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  665. if (!res) {
  666. dev_err(dev, "failed to find registers\n");
  667. ret = -ENOENT;
  668. goto err_clk;
  669. }
  670. ctx->regs = devm_request_and_ioremap(&pdev->dev, res);
  671. if (!ctx->regs) {
  672. dev_err(dev, "failed to map registers\n");
  673. ret = -ENXIO;
  674. goto err_clk;
  675. }
  676. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  677. if (!res) {
  678. dev_err(dev, "irq request failed.\n");
  679. goto err_clk;
  680. }
  681. ctx->irq = res->start;
  682. ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
  683. 0, "drm_fimd", ctx);
  684. if (ret) {
  685. dev_err(dev, "irq request failed.\n");
  686. goto err_clk;
  687. }
  688. ctx->vidcon0 = pdata->vidcon0;
  689. ctx->vidcon1 = pdata->vidcon1;
  690. ctx->default_win = pdata->default_win;
  691. ctx->panel = panel;
  692. subdrv = &ctx->subdrv;
  693. subdrv->dev = dev;
  694. subdrv->manager = &fimd_manager;
  695. subdrv->probe = fimd_subdrv_probe;
  696. subdrv->remove = fimd_subdrv_remove;
  697. mutex_init(&ctx->lock);
  698. platform_set_drvdata(pdev, ctx);
  699. pm_runtime_enable(dev);
  700. pm_runtime_get_sync(dev);
  701. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  702. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  703. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  704. panel->timing.pixclock, ctx->clkdiv);
  705. for (win = 0; win < WINDOWS_NR; win++)
  706. fimd_clear_win(ctx, win);
  707. exynos_drm_subdrv_register(subdrv);
  708. return 0;
  709. err_clk:
  710. clk_disable(ctx->lcd_clk);
  711. clk_put(ctx->lcd_clk);
  712. err_bus_clk:
  713. clk_disable(ctx->bus_clk);
  714. clk_put(ctx->bus_clk);
  715. err_clk_get:
  716. return ret;
  717. }
  718. static int __devexit fimd_remove(struct platform_device *pdev)
  719. {
  720. struct device *dev = &pdev->dev;
  721. struct fimd_context *ctx = platform_get_drvdata(pdev);
  722. DRM_DEBUG_KMS("%s\n", __FILE__);
  723. exynos_drm_subdrv_unregister(&ctx->subdrv);
  724. if (ctx->suspended)
  725. goto out;
  726. clk_disable(ctx->lcd_clk);
  727. clk_disable(ctx->bus_clk);
  728. pm_runtime_set_suspended(dev);
  729. pm_runtime_put_sync(dev);
  730. out:
  731. pm_runtime_disable(dev);
  732. clk_put(ctx->lcd_clk);
  733. clk_put(ctx->bus_clk);
  734. return 0;
  735. }
  736. #ifdef CONFIG_PM_SLEEP
  737. static int fimd_suspend(struct device *dev)
  738. {
  739. struct fimd_context *ctx = get_fimd_context(dev);
  740. if (pm_runtime_suspended(dev))
  741. return 0;
  742. /*
  743. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  744. * called here, an error would be returned by that interface
  745. * because the usage_count of pm runtime is more than 1.
  746. */
  747. return fimd_power_on(ctx, false);
  748. }
  749. static int fimd_resume(struct device *dev)
  750. {
  751. struct fimd_context *ctx = get_fimd_context(dev);
  752. /*
  753. * if entered to sleep when lcd panel was on, the usage_count
  754. * of pm runtime would still be 1 so in this case, fimd driver
  755. * should be on directly not drawing on pm runtime interface.
  756. */
  757. if (!pm_runtime_suspended(dev))
  758. return fimd_power_on(ctx, true);
  759. return 0;
  760. }
  761. #endif
  762. #ifdef CONFIG_PM_RUNTIME
  763. static int fimd_runtime_suspend(struct device *dev)
  764. {
  765. struct fimd_context *ctx = get_fimd_context(dev);
  766. DRM_DEBUG_KMS("%s\n", __FILE__);
  767. return fimd_power_on(ctx, false);
  768. }
  769. static int fimd_runtime_resume(struct device *dev)
  770. {
  771. struct fimd_context *ctx = get_fimd_context(dev);
  772. DRM_DEBUG_KMS("%s\n", __FILE__);
  773. return fimd_power_on(ctx, true);
  774. }
  775. #endif
  776. static const struct dev_pm_ops fimd_pm_ops = {
  777. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  778. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  779. };
  780. struct platform_driver fimd_driver = {
  781. .probe = fimd_probe,
  782. .remove = __devexit_p(fimd_remove),
  783. .driver = {
  784. .name = "exynos4-fb",
  785. .owner = THIS_MODULE,
  786. .pm = &fimd_pm_ops,
  787. },
  788. };