gpio-omap.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/irqdomain.h>
  27. #include <mach/hardware.h>
  28. #include <asm/irq.h>
  29. #include <mach/irqs.h>
  30. #include <asm/gpio.h>
  31. #include <asm/mach/irq.h>
  32. #define OFF_MODE 1
  33. static LIST_HEAD(omap_gpio_list);
  34. struct gpio_regs {
  35. u32 irqenable1;
  36. u32 irqenable2;
  37. u32 wake_en;
  38. u32 ctrl;
  39. u32 oe;
  40. u32 leveldetect0;
  41. u32 leveldetect1;
  42. u32 risingdetect;
  43. u32 fallingdetect;
  44. u32 dataout;
  45. u32 debounce;
  46. u32 debounce_en;
  47. };
  48. struct gpio_bank {
  49. struct list_head node;
  50. void __iomem *base;
  51. u16 irq;
  52. int irq_base;
  53. struct irq_domain *domain;
  54. u32 non_wakeup_gpios;
  55. u32 enabled_non_wakeup_gpios;
  56. struct gpio_regs context;
  57. u32 saved_datain;
  58. u32 level_mask;
  59. u32 toggle_mask;
  60. spinlock_t lock;
  61. struct gpio_chip chip;
  62. struct clk *dbck;
  63. u32 mod_usage;
  64. u32 dbck_enable_mask;
  65. bool dbck_enabled;
  66. struct device *dev;
  67. bool is_mpuio;
  68. bool dbck_flag;
  69. bool loses_context;
  70. int stride;
  71. u32 width;
  72. int context_loss_count;
  73. int power_mode;
  74. bool workaround_enabled;
  75. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  76. int (*get_context_loss_count)(struct device *dev);
  77. struct omap_gpio_reg_offs *regs;
  78. };
  79. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  80. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  81. #define GPIO_MOD_CTRL_BIT BIT(0)
  82. static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
  83. {
  84. return gpio_irq - bank->irq_base + bank->chip.base;
  85. }
  86. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  87. {
  88. void __iomem *reg = bank->base;
  89. u32 l;
  90. reg += bank->regs->direction;
  91. l = __raw_readl(reg);
  92. if (is_input)
  93. l |= 1 << gpio;
  94. else
  95. l &= ~(1 << gpio);
  96. __raw_writel(l, reg);
  97. bank->context.oe = l;
  98. }
  99. /* set data out value using dedicate set/clear register */
  100. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  101. {
  102. void __iomem *reg = bank->base;
  103. u32 l = GPIO_BIT(bank, gpio);
  104. if (enable) {
  105. reg += bank->regs->set_dataout;
  106. bank->context.dataout |= l;
  107. } else {
  108. reg += bank->regs->clr_dataout;
  109. bank->context.dataout &= ~l;
  110. }
  111. __raw_writel(l, reg);
  112. }
  113. /* set data out value using mask register */
  114. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  115. {
  116. void __iomem *reg = bank->base + bank->regs->dataout;
  117. u32 gpio_bit = GPIO_BIT(bank, gpio);
  118. u32 l;
  119. l = __raw_readl(reg);
  120. if (enable)
  121. l |= gpio_bit;
  122. else
  123. l &= ~gpio_bit;
  124. __raw_writel(l, reg);
  125. bank->context.dataout = l;
  126. }
  127. static int _get_gpio_datain(struct gpio_bank *bank, int offset)
  128. {
  129. void __iomem *reg = bank->base + bank->regs->datain;
  130. return (__raw_readl(reg) & (1 << offset)) != 0;
  131. }
  132. static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
  133. {
  134. void __iomem *reg = bank->base + bank->regs->dataout;
  135. return (__raw_readl(reg) & (1 << offset)) != 0;
  136. }
  137. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  138. {
  139. int l = __raw_readl(base + reg);
  140. if (set)
  141. l |= mask;
  142. else
  143. l &= ~mask;
  144. __raw_writel(l, base + reg);
  145. }
  146. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  147. {
  148. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  149. clk_enable(bank->dbck);
  150. bank->dbck_enabled = true;
  151. __raw_writel(bank->dbck_enable_mask,
  152. bank->base + bank->regs->debounce_en);
  153. }
  154. }
  155. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  156. {
  157. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  158. /*
  159. * Disable debounce before cutting it's clock. If debounce is
  160. * enabled but the clock is not, GPIO module seems to be unable
  161. * to detect events and generate interrupts at least on OMAP3.
  162. */
  163. __raw_writel(0, bank->base + bank->regs->debounce_en);
  164. clk_disable(bank->dbck);
  165. bank->dbck_enabled = false;
  166. }
  167. }
  168. /**
  169. * _set_gpio_debounce - low level gpio debounce time
  170. * @bank: the gpio bank we're acting upon
  171. * @gpio: the gpio number on this @gpio
  172. * @debounce: debounce time to use
  173. *
  174. * OMAP's debounce time is in 31us steps so we need
  175. * to convert and round up to the closest unit.
  176. */
  177. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  178. unsigned debounce)
  179. {
  180. void __iomem *reg;
  181. u32 val;
  182. u32 l;
  183. if (!bank->dbck_flag)
  184. return;
  185. if (debounce < 32)
  186. debounce = 0x01;
  187. else if (debounce > 7936)
  188. debounce = 0xff;
  189. else
  190. debounce = (debounce / 0x1f) - 1;
  191. l = GPIO_BIT(bank, gpio);
  192. clk_enable(bank->dbck);
  193. reg = bank->base + bank->regs->debounce;
  194. __raw_writel(debounce, reg);
  195. reg = bank->base + bank->regs->debounce_en;
  196. val = __raw_readl(reg);
  197. if (debounce)
  198. val |= l;
  199. else
  200. val &= ~l;
  201. bank->dbck_enable_mask = val;
  202. __raw_writel(val, reg);
  203. clk_disable(bank->dbck);
  204. /*
  205. * Enable debounce clock per module.
  206. * This call is mandatory because in omap_gpio_request() when
  207. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  208. * runtime callbck fails to turn on dbck because dbck_enable_mask
  209. * used within _gpio_dbck_enable() is still not initialized at
  210. * that point. Therefore we have to enable dbck here.
  211. */
  212. _gpio_dbck_enable(bank);
  213. if (bank->dbck_enable_mask) {
  214. bank->context.debounce = debounce;
  215. bank->context.debounce_en = val;
  216. }
  217. }
  218. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  219. unsigned trigger)
  220. {
  221. void __iomem *base = bank->base;
  222. u32 gpio_bit = 1 << gpio;
  223. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  224. trigger & IRQ_TYPE_LEVEL_LOW);
  225. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  226. trigger & IRQ_TYPE_LEVEL_HIGH);
  227. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  228. trigger & IRQ_TYPE_EDGE_RISING);
  229. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  230. trigger & IRQ_TYPE_EDGE_FALLING);
  231. bank->context.leveldetect0 =
  232. __raw_readl(bank->base + bank->regs->leveldetect0);
  233. bank->context.leveldetect1 =
  234. __raw_readl(bank->base + bank->regs->leveldetect1);
  235. bank->context.risingdetect =
  236. __raw_readl(bank->base + bank->regs->risingdetect);
  237. bank->context.fallingdetect =
  238. __raw_readl(bank->base + bank->regs->fallingdetect);
  239. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  240. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  241. bank->context.wake_en =
  242. __raw_readl(bank->base + bank->regs->wkup_en);
  243. }
  244. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  245. if (!bank->regs->irqctrl) {
  246. /* On omap24xx proceed only when valid GPIO bit is set */
  247. if (bank->non_wakeup_gpios) {
  248. if (!(bank->non_wakeup_gpios & gpio_bit))
  249. goto exit;
  250. }
  251. /*
  252. * Log the edge gpio and manually trigger the IRQ
  253. * after resume if the input level changes
  254. * to avoid irq lost during PER RET/OFF mode
  255. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  256. */
  257. if (trigger & IRQ_TYPE_EDGE_BOTH)
  258. bank->enabled_non_wakeup_gpios |= gpio_bit;
  259. else
  260. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  261. }
  262. exit:
  263. bank->level_mask =
  264. __raw_readl(bank->base + bank->regs->leveldetect0) |
  265. __raw_readl(bank->base + bank->regs->leveldetect1);
  266. }
  267. #ifdef CONFIG_ARCH_OMAP1
  268. /*
  269. * This only applies to chips that can't do both rising and falling edge
  270. * detection at once. For all other chips, this function is a noop.
  271. */
  272. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  273. {
  274. void __iomem *reg = bank->base;
  275. u32 l = 0;
  276. if (!bank->regs->irqctrl)
  277. return;
  278. reg += bank->regs->irqctrl;
  279. l = __raw_readl(reg);
  280. if ((l >> gpio) & 1)
  281. l &= ~(1 << gpio);
  282. else
  283. l |= 1 << gpio;
  284. __raw_writel(l, reg);
  285. }
  286. #else
  287. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  288. #endif
  289. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
  290. unsigned trigger)
  291. {
  292. void __iomem *reg = bank->base;
  293. void __iomem *base = bank->base;
  294. u32 l = 0;
  295. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  296. set_gpio_trigger(bank, gpio, trigger);
  297. } else if (bank->regs->irqctrl) {
  298. reg += bank->regs->irqctrl;
  299. l = __raw_readl(reg);
  300. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  301. bank->toggle_mask |= 1 << gpio;
  302. if (trigger & IRQ_TYPE_EDGE_RISING)
  303. l |= 1 << gpio;
  304. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  305. l &= ~(1 << gpio);
  306. else
  307. return -EINVAL;
  308. __raw_writel(l, reg);
  309. } else if (bank->regs->edgectrl1) {
  310. if (gpio & 0x08)
  311. reg += bank->regs->edgectrl2;
  312. else
  313. reg += bank->regs->edgectrl1;
  314. gpio &= 0x07;
  315. l = __raw_readl(reg);
  316. l &= ~(3 << (gpio << 1));
  317. if (trigger & IRQ_TYPE_EDGE_RISING)
  318. l |= 2 << (gpio << 1);
  319. if (trigger & IRQ_TYPE_EDGE_FALLING)
  320. l |= 1 << (gpio << 1);
  321. /* Enable wake-up during idle for dynamic tick */
  322. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  323. bank->context.wake_en =
  324. __raw_readl(bank->base + bank->regs->wkup_en);
  325. __raw_writel(l, reg);
  326. }
  327. return 0;
  328. }
  329. static int gpio_irq_type(struct irq_data *d, unsigned type)
  330. {
  331. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  332. unsigned gpio;
  333. int retval;
  334. unsigned long flags;
  335. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  336. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  337. else
  338. gpio = irq_to_gpio(bank, d->irq);
  339. if (type & ~IRQ_TYPE_SENSE_MASK)
  340. return -EINVAL;
  341. if (!bank->regs->leveldetect0 &&
  342. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  343. return -EINVAL;
  344. spin_lock_irqsave(&bank->lock, flags);
  345. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  346. spin_unlock_irqrestore(&bank->lock, flags);
  347. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  348. __irq_set_handler_locked(d->irq, handle_level_irq);
  349. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  350. __irq_set_handler_locked(d->irq, handle_edge_irq);
  351. return retval;
  352. }
  353. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  354. {
  355. void __iomem *reg = bank->base;
  356. reg += bank->regs->irqstatus;
  357. __raw_writel(gpio_mask, reg);
  358. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  359. if (bank->regs->irqstatus2) {
  360. reg = bank->base + bank->regs->irqstatus2;
  361. __raw_writel(gpio_mask, reg);
  362. }
  363. /* Flush posted write for the irq status to avoid spurious interrupts */
  364. __raw_readl(reg);
  365. }
  366. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  367. {
  368. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  369. }
  370. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  371. {
  372. void __iomem *reg = bank->base;
  373. u32 l;
  374. u32 mask = (1 << bank->width) - 1;
  375. reg += bank->regs->irqenable;
  376. l = __raw_readl(reg);
  377. if (bank->regs->irqenable_inv)
  378. l = ~l;
  379. l &= mask;
  380. return l;
  381. }
  382. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  383. {
  384. void __iomem *reg = bank->base;
  385. u32 l;
  386. if (bank->regs->set_irqenable) {
  387. reg += bank->regs->set_irqenable;
  388. l = gpio_mask;
  389. bank->context.irqenable1 |= gpio_mask;
  390. } else {
  391. reg += bank->regs->irqenable;
  392. l = __raw_readl(reg);
  393. if (bank->regs->irqenable_inv)
  394. l &= ~gpio_mask;
  395. else
  396. l |= gpio_mask;
  397. bank->context.irqenable1 = l;
  398. }
  399. __raw_writel(l, reg);
  400. }
  401. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  402. {
  403. void __iomem *reg = bank->base;
  404. u32 l;
  405. if (bank->regs->clr_irqenable) {
  406. reg += bank->regs->clr_irqenable;
  407. l = gpio_mask;
  408. bank->context.irqenable1 &= ~gpio_mask;
  409. } else {
  410. reg += bank->regs->irqenable;
  411. l = __raw_readl(reg);
  412. if (bank->regs->irqenable_inv)
  413. l |= gpio_mask;
  414. else
  415. l &= ~gpio_mask;
  416. bank->context.irqenable1 = l;
  417. }
  418. __raw_writel(l, reg);
  419. }
  420. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  421. {
  422. if (enable)
  423. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  424. else
  425. _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  426. }
  427. /*
  428. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  429. * 1510 does not seem to have a wake-up register. If JTAG is connected
  430. * to the target, system will wake up always on GPIO events. While
  431. * system is running all registered GPIO interrupts need to have wake-up
  432. * enabled. When system is suspended, only selected GPIO interrupts need
  433. * to have wake-up enabled.
  434. */
  435. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  436. {
  437. u32 gpio_bit = GPIO_BIT(bank, gpio);
  438. unsigned long flags;
  439. if (bank->non_wakeup_gpios & gpio_bit) {
  440. dev_err(bank->dev,
  441. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  442. return -EINVAL;
  443. }
  444. spin_lock_irqsave(&bank->lock, flags);
  445. if (enable)
  446. bank->context.wake_en |= gpio_bit;
  447. else
  448. bank->context.wake_en &= ~gpio_bit;
  449. __raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
  450. spin_unlock_irqrestore(&bank->lock, flags);
  451. return 0;
  452. }
  453. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  454. {
  455. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  456. _set_gpio_irqenable(bank, gpio, 0);
  457. _clear_gpio_irqstatus(bank, gpio);
  458. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  459. }
  460. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  461. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  462. {
  463. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  464. unsigned int gpio = irq_to_gpio(bank, d->irq);
  465. return _set_gpio_wakeup(bank, gpio, enable);
  466. }
  467. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  468. {
  469. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  470. unsigned long flags;
  471. /*
  472. * If this is the first gpio_request for the bank,
  473. * enable the bank module.
  474. */
  475. if (!bank->mod_usage)
  476. pm_runtime_get_sync(bank->dev);
  477. spin_lock_irqsave(&bank->lock, flags);
  478. /* Set trigger to none. You need to enable the desired trigger with
  479. * request_irq() or set_irq_type().
  480. */
  481. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  482. if (bank->regs->pinctrl) {
  483. void __iomem *reg = bank->base + bank->regs->pinctrl;
  484. /* Claim the pin for MPU */
  485. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  486. }
  487. if (bank->regs->ctrl && !bank->mod_usage) {
  488. void __iomem *reg = bank->base + bank->regs->ctrl;
  489. u32 ctrl;
  490. ctrl = __raw_readl(reg);
  491. /* Module is enabled, clocks are not gated */
  492. ctrl &= ~GPIO_MOD_CTRL_BIT;
  493. __raw_writel(ctrl, reg);
  494. bank->context.ctrl = ctrl;
  495. }
  496. bank->mod_usage |= 1 << offset;
  497. spin_unlock_irqrestore(&bank->lock, flags);
  498. return 0;
  499. }
  500. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  501. {
  502. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  503. void __iomem *base = bank->base;
  504. unsigned long flags;
  505. spin_lock_irqsave(&bank->lock, flags);
  506. if (bank->regs->wkup_en) {
  507. /* Disable wake-up during idle for dynamic tick */
  508. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  509. bank->context.wake_en =
  510. __raw_readl(bank->base + bank->regs->wkup_en);
  511. }
  512. bank->mod_usage &= ~(1 << offset);
  513. if (bank->regs->ctrl && !bank->mod_usage) {
  514. void __iomem *reg = bank->base + bank->regs->ctrl;
  515. u32 ctrl;
  516. ctrl = __raw_readl(reg);
  517. /* Module is disabled, clocks are gated */
  518. ctrl |= GPIO_MOD_CTRL_BIT;
  519. __raw_writel(ctrl, reg);
  520. bank->context.ctrl = ctrl;
  521. }
  522. _reset_gpio(bank, bank->chip.base + offset);
  523. spin_unlock_irqrestore(&bank->lock, flags);
  524. /*
  525. * If this is the last gpio to be freed in the bank,
  526. * disable the bank module.
  527. */
  528. if (!bank->mod_usage)
  529. pm_runtime_put(bank->dev);
  530. }
  531. /*
  532. * We need to unmask the GPIO bank interrupt as soon as possible to
  533. * avoid missing GPIO interrupts for other lines in the bank.
  534. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  535. * in the bank to avoid missing nested interrupts for a GPIO line.
  536. * If we wait to unmask individual GPIO lines in the bank after the
  537. * line's interrupt handler has been run, we may miss some nested
  538. * interrupts.
  539. */
  540. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  541. {
  542. void __iomem *isr_reg = NULL;
  543. u32 isr;
  544. unsigned int gpio_irq, gpio_index;
  545. struct gpio_bank *bank;
  546. int unmasked = 0;
  547. struct irq_chip *chip = irq_desc_get_chip(desc);
  548. chained_irq_enter(chip, desc);
  549. bank = irq_get_handler_data(irq);
  550. isr_reg = bank->base + bank->regs->irqstatus;
  551. pm_runtime_get_sync(bank->dev);
  552. if (WARN_ON(!isr_reg))
  553. goto exit;
  554. while(1) {
  555. u32 isr_saved, level_mask = 0;
  556. u32 enabled;
  557. enabled = _get_gpio_irqbank_mask(bank);
  558. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  559. if (bank->level_mask)
  560. level_mask = bank->level_mask & enabled;
  561. /* clear edge sensitive interrupts before handler(s) are
  562. called so that we don't miss any interrupt occurred while
  563. executing them */
  564. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  565. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  566. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  567. /* if there is only edge sensitive GPIO pin interrupts
  568. configured, we could unmask GPIO bank interrupt immediately */
  569. if (!level_mask && !unmasked) {
  570. unmasked = 1;
  571. chained_irq_exit(chip, desc);
  572. }
  573. if (!isr)
  574. break;
  575. gpio_irq = bank->irq_base;
  576. for (; isr != 0; isr >>= 1, gpio_irq++) {
  577. int gpio = irq_to_gpio(bank, gpio_irq);
  578. if (!(isr & 1))
  579. continue;
  580. gpio_index = GPIO_INDEX(bank, gpio);
  581. /*
  582. * Some chips can't respond to both rising and falling
  583. * at the same time. If this irq was requested with
  584. * both flags, we need to flip the ICR data for the IRQ
  585. * to respond to the IRQ for the opposite direction.
  586. * This will be indicated in the bank toggle_mask.
  587. */
  588. if (bank->toggle_mask & (1 << gpio_index))
  589. _toggle_gpio_edge_triggering(bank, gpio_index);
  590. generic_handle_irq(gpio_irq);
  591. }
  592. }
  593. /* if bank has any level sensitive GPIO pin interrupt
  594. configured, we must unmask the bank interrupt only after
  595. handler(s) are executed in order to avoid spurious bank
  596. interrupt */
  597. exit:
  598. if (!unmasked)
  599. chained_irq_exit(chip, desc);
  600. pm_runtime_put(bank->dev);
  601. }
  602. static void gpio_irq_shutdown(struct irq_data *d)
  603. {
  604. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  605. unsigned int gpio = irq_to_gpio(bank, d->irq);
  606. unsigned long flags;
  607. spin_lock_irqsave(&bank->lock, flags);
  608. _reset_gpio(bank, gpio);
  609. spin_unlock_irqrestore(&bank->lock, flags);
  610. }
  611. static void gpio_ack_irq(struct irq_data *d)
  612. {
  613. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  614. unsigned int gpio = irq_to_gpio(bank, d->irq);
  615. _clear_gpio_irqstatus(bank, gpio);
  616. }
  617. static void gpio_mask_irq(struct irq_data *d)
  618. {
  619. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  620. unsigned int gpio = irq_to_gpio(bank, d->irq);
  621. unsigned long flags;
  622. spin_lock_irqsave(&bank->lock, flags);
  623. _set_gpio_irqenable(bank, gpio, 0);
  624. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  625. spin_unlock_irqrestore(&bank->lock, flags);
  626. }
  627. static void gpio_unmask_irq(struct irq_data *d)
  628. {
  629. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  630. unsigned int gpio = irq_to_gpio(bank, d->irq);
  631. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  632. u32 trigger = irqd_get_trigger_type(d);
  633. unsigned long flags;
  634. spin_lock_irqsave(&bank->lock, flags);
  635. if (trigger)
  636. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  637. /* For level-triggered GPIOs, the clearing must be done after
  638. * the HW source is cleared, thus after the handler has run */
  639. if (bank->level_mask & irq_mask) {
  640. _set_gpio_irqenable(bank, gpio, 0);
  641. _clear_gpio_irqstatus(bank, gpio);
  642. }
  643. _set_gpio_irqenable(bank, gpio, 1);
  644. spin_unlock_irqrestore(&bank->lock, flags);
  645. }
  646. static struct irq_chip gpio_irq_chip = {
  647. .name = "GPIO",
  648. .irq_shutdown = gpio_irq_shutdown,
  649. .irq_ack = gpio_ack_irq,
  650. .irq_mask = gpio_mask_irq,
  651. .irq_unmask = gpio_unmask_irq,
  652. .irq_set_type = gpio_irq_type,
  653. .irq_set_wake = gpio_wake_enable,
  654. };
  655. /*---------------------------------------------------------------------*/
  656. static int omap_mpuio_suspend_noirq(struct device *dev)
  657. {
  658. struct platform_device *pdev = to_platform_device(dev);
  659. struct gpio_bank *bank = platform_get_drvdata(pdev);
  660. void __iomem *mask_reg = bank->base +
  661. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  662. unsigned long flags;
  663. spin_lock_irqsave(&bank->lock, flags);
  664. __raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
  665. spin_unlock_irqrestore(&bank->lock, flags);
  666. return 0;
  667. }
  668. static int omap_mpuio_resume_noirq(struct device *dev)
  669. {
  670. struct platform_device *pdev = to_platform_device(dev);
  671. struct gpio_bank *bank = platform_get_drvdata(pdev);
  672. void __iomem *mask_reg = bank->base +
  673. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  674. unsigned long flags;
  675. spin_lock_irqsave(&bank->lock, flags);
  676. __raw_writel(bank->context.wake_en, mask_reg);
  677. spin_unlock_irqrestore(&bank->lock, flags);
  678. return 0;
  679. }
  680. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  681. .suspend_noirq = omap_mpuio_suspend_noirq,
  682. .resume_noirq = omap_mpuio_resume_noirq,
  683. };
  684. /* use platform_driver for this. */
  685. static struct platform_driver omap_mpuio_driver = {
  686. .driver = {
  687. .name = "mpuio",
  688. .pm = &omap_mpuio_dev_pm_ops,
  689. },
  690. };
  691. static struct platform_device omap_mpuio_device = {
  692. .name = "mpuio",
  693. .id = -1,
  694. .dev = {
  695. .driver = &omap_mpuio_driver.driver,
  696. }
  697. /* could list the /proc/iomem resources */
  698. };
  699. static inline void mpuio_init(struct gpio_bank *bank)
  700. {
  701. platform_set_drvdata(&omap_mpuio_device, bank);
  702. if (platform_driver_register(&omap_mpuio_driver) == 0)
  703. (void) platform_device_register(&omap_mpuio_device);
  704. }
  705. /*---------------------------------------------------------------------*/
  706. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  707. {
  708. struct gpio_bank *bank;
  709. unsigned long flags;
  710. bank = container_of(chip, struct gpio_bank, chip);
  711. spin_lock_irqsave(&bank->lock, flags);
  712. _set_gpio_direction(bank, offset, 1);
  713. spin_unlock_irqrestore(&bank->lock, flags);
  714. return 0;
  715. }
  716. static int gpio_is_input(struct gpio_bank *bank, int mask)
  717. {
  718. void __iomem *reg = bank->base + bank->regs->direction;
  719. return __raw_readl(reg) & mask;
  720. }
  721. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  722. {
  723. struct gpio_bank *bank;
  724. u32 mask;
  725. bank = container_of(chip, struct gpio_bank, chip);
  726. mask = (1 << offset);
  727. if (gpio_is_input(bank, mask))
  728. return _get_gpio_datain(bank, offset);
  729. else
  730. return _get_gpio_dataout(bank, offset);
  731. }
  732. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  733. {
  734. struct gpio_bank *bank;
  735. unsigned long flags;
  736. bank = container_of(chip, struct gpio_bank, chip);
  737. spin_lock_irqsave(&bank->lock, flags);
  738. bank->set_dataout(bank, offset, value);
  739. _set_gpio_direction(bank, offset, 0);
  740. spin_unlock_irqrestore(&bank->lock, flags);
  741. return 0;
  742. }
  743. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  744. unsigned debounce)
  745. {
  746. struct gpio_bank *bank;
  747. unsigned long flags;
  748. bank = container_of(chip, struct gpio_bank, chip);
  749. spin_lock_irqsave(&bank->lock, flags);
  750. _set_gpio_debounce(bank, offset, debounce);
  751. spin_unlock_irqrestore(&bank->lock, flags);
  752. return 0;
  753. }
  754. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  755. {
  756. struct gpio_bank *bank;
  757. unsigned long flags;
  758. bank = container_of(chip, struct gpio_bank, chip);
  759. spin_lock_irqsave(&bank->lock, flags);
  760. bank->set_dataout(bank, offset, value);
  761. spin_unlock_irqrestore(&bank->lock, flags);
  762. }
  763. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  764. {
  765. struct gpio_bank *bank;
  766. bank = container_of(chip, struct gpio_bank, chip);
  767. return bank->irq_base + offset;
  768. }
  769. /*---------------------------------------------------------------------*/
  770. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  771. {
  772. static bool called;
  773. u32 rev;
  774. if (called || bank->regs->revision == USHRT_MAX)
  775. return;
  776. rev = __raw_readw(bank->base + bank->regs->revision);
  777. pr_info("OMAP GPIO hardware version %d.%d\n",
  778. (rev >> 4) & 0x0f, rev & 0x0f);
  779. called = true;
  780. }
  781. /* This lock class tells lockdep that GPIO irqs are in a different
  782. * category than their parents, so it won't report false recursion.
  783. */
  784. static struct lock_class_key gpio_lock_class;
  785. static void omap_gpio_mod_init(struct gpio_bank *bank)
  786. {
  787. void __iomem *base = bank->base;
  788. u32 l = 0xffffffff;
  789. if (bank->width == 16)
  790. l = 0xffff;
  791. if (bank->is_mpuio) {
  792. __raw_writel(l, bank->base + bank->regs->irqenable);
  793. return;
  794. }
  795. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  796. _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
  797. if (bank->regs->debounce_en)
  798. __raw_writel(0, base + bank->regs->debounce_en);
  799. /* Save OE default value (0xffffffff) in the context */
  800. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  801. /* Initialize interface clk ungated, module enabled */
  802. if (bank->regs->ctrl)
  803. __raw_writel(0, base + bank->regs->ctrl);
  804. bank->dbck = clk_get(bank->dev, "dbclk");
  805. if (IS_ERR(bank->dbck))
  806. dev_err(bank->dev, "Could not get gpio dbck\n");
  807. }
  808. static __devinit void
  809. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  810. unsigned int num)
  811. {
  812. struct irq_chip_generic *gc;
  813. struct irq_chip_type *ct;
  814. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  815. handle_simple_irq);
  816. if (!gc) {
  817. dev_err(bank->dev, "Memory alloc failed for gc\n");
  818. return;
  819. }
  820. ct = gc->chip_types;
  821. /* NOTE: No ack required, reading IRQ status clears it. */
  822. ct->chip.irq_mask = irq_gc_mask_set_bit;
  823. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  824. ct->chip.irq_set_type = gpio_irq_type;
  825. if (bank->regs->wkup_en)
  826. ct->chip.irq_set_wake = gpio_wake_enable,
  827. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  828. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  829. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  830. }
  831. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  832. {
  833. int j;
  834. static int gpio;
  835. /*
  836. * REVISIT eventually switch from OMAP-specific gpio structs
  837. * over to the generic ones
  838. */
  839. bank->chip.request = omap_gpio_request;
  840. bank->chip.free = omap_gpio_free;
  841. bank->chip.direction_input = gpio_input;
  842. bank->chip.get = gpio_get;
  843. bank->chip.direction_output = gpio_output;
  844. bank->chip.set_debounce = gpio_debounce;
  845. bank->chip.set = gpio_set;
  846. bank->chip.to_irq = gpio_2irq;
  847. if (bank->is_mpuio) {
  848. bank->chip.label = "mpuio";
  849. if (bank->regs->wkup_en)
  850. bank->chip.dev = &omap_mpuio_device.dev;
  851. bank->chip.base = OMAP_MPUIO(0);
  852. } else {
  853. bank->chip.label = "gpio";
  854. bank->chip.base = gpio;
  855. gpio += bank->width;
  856. }
  857. bank->chip.ngpio = bank->width;
  858. gpiochip_add(&bank->chip);
  859. for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
  860. irq_set_lockdep_class(j, &gpio_lock_class);
  861. irq_set_chip_data(j, bank);
  862. if (bank->is_mpuio) {
  863. omap_mpuio_alloc_gc(bank, j, bank->width);
  864. } else {
  865. irq_set_chip(j, &gpio_irq_chip);
  866. irq_set_handler(j, handle_simple_irq);
  867. set_irq_flags(j, IRQF_VALID);
  868. }
  869. }
  870. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  871. irq_set_handler_data(bank->irq, bank);
  872. }
  873. static const struct of_device_id omap_gpio_match[];
  874. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  875. {
  876. struct device *dev = &pdev->dev;
  877. struct device_node *node = dev->of_node;
  878. const struct of_device_id *match;
  879. struct omap_gpio_platform_data *pdata;
  880. struct resource *res;
  881. struct gpio_bank *bank;
  882. int ret = 0;
  883. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  884. pdata = match ? match->data : dev->platform_data;
  885. if (!pdata)
  886. return -EINVAL;
  887. bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
  888. if (!bank) {
  889. dev_err(dev, "Memory alloc failed\n");
  890. return -ENOMEM;
  891. }
  892. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  893. if (unlikely(!res)) {
  894. dev_err(dev, "Invalid IRQ resource\n");
  895. return -ENODEV;
  896. }
  897. bank->irq = res->start;
  898. bank->dev = dev;
  899. bank->dbck_flag = pdata->dbck_flag;
  900. bank->stride = pdata->bank_stride;
  901. bank->width = pdata->bank_width;
  902. bank->is_mpuio = pdata->is_mpuio;
  903. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  904. bank->loses_context = pdata->loses_context;
  905. bank->regs = pdata->regs;
  906. #ifdef CONFIG_OF_GPIO
  907. bank->chip.of_node = of_node_get(node);
  908. #endif
  909. bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  910. if (bank->irq_base < 0) {
  911. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  912. return -ENODEV;
  913. }
  914. bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
  915. 0, &irq_domain_simple_ops, NULL);
  916. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  917. bank->set_dataout = _set_gpio_dataout_reg;
  918. else
  919. bank->set_dataout = _set_gpio_dataout_mask;
  920. spin_lock_init(&bank->lock);
  921. /* Static mapping, never released */
  922. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  923. if (unlikely(!res)) {
  924. dev_err(dev, "Invalid mem resource\n");
  925. return -ENODEV;
  926. }
  927. if (!devm_request_mem_region(dev, res->start, resource_size(res),
  928. pdev->name)) {
  929. dev_err(dev, "Region already claimed\n");
  930. return -EBUSY;
  931. }
  932. bank->base = devm_ioremap(dev, res->start, resource_size(res));
  933. if (!bank->base) {
  934. dev_err(dev, "Could not ioremap\n");
  935. return -ENOMEM;
  936. }
  937. platform_set_drvdata(pdev, bank);
  938. pm_runtime_enable(bank->dev);
  939. pm_runtime_irq_safe(bank->dev);
  940. pm_runtime_get_sync(bank->dev);
  941. if (bank->is_mpuio)
  942. mpuio_init(bank);
  943. omap_gpio_mod_init(bank);
  944. omap_gpio_chip_init(bank);
  945. omap_gpio_show_rev(bank);
  946. if (bank->loses_context)
  947. bank->get_context_loss_count = pdata->get_context_loss_count;
  948. pm_runtime_put(bank->dev);
  949. list_add_tail(&bank->node, &omap_gpio_list);
  950. return ret;
  951. }
  952. #ifdef CONFIG_ARCH_OMAP2PLUS
  953. #if defined(CONFIG_PM_RUNTIME)
  954. static void omap_gpio_restore_context(struct gpio_bank *bank);
  955. static int omap_gpio_runtime_suspend(struct device *dev)
  956. {
  957. struct platform_device *pdev = to_platform_device(dev);
  958. struct gpio_bank *bank = platform_get_drvdata(pdev);
  959. u32 l1 = 0, l2 = 0;
  960. unsigned long flags;
  961. u32 wake_low, wake_hi;
  962. spin_lock_irqsave(&bank->lock, flags);
  963. /*
  964. * Only edges can generate a wakeup event to the PRCM.
  965. *
  966. * Therefore, ensure any wake-up capable GPIOs have
  967. * edge-detection enabled before going idle to ensure a wakeup
  968. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  969. * NDA TRM 25.5.3.1)
  970. *
  971. * The normal values will be restored upon ->runtime_resume()
  972. * by writing back the values saved in bank->context.
  973. */
  974. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  975. if (wake_low)
  976. __raw_writel(wake_low | bank->context.fallingdetect,
  977. bank->base + bank->regs->fallingdetect);
  978. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  979. if (wake_hi)
  980. __raw_writel(wake_hi | bank->context.risingdetect,
  981. bank->base + bank->regs->risingdetect);
  982. if (!bank->enabled_non_wakeup_gpios)
  983. goto update_gpio_context_count;
  984. if (bank->power_mode != OFF_MODE) {
  985. bank->power_mode = 0;
  986. goto update_gpio_context_count;
  987. }
  988. /*
  989. * If going to OFF, remove triggering for all
  990. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  991. * generated. See OMAP2420 Errata item 1.101.
  992. */
  993. bank->saved_datain = __raw_readl(bank->base +
  994. bank->regs->datain);
  995. l1 = bank->context.fallingdetect;
  996. l2 = bank->context.risingdetect;
  997. l1 &= ~bank->enabled_non_wakeup_gpios;
  998. l2 &= ~bank->enabled_non_wakeup_gpios;
  999. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1000. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1001. bank->workaround_enabled = true;
  1002. update_gpio_context_count:
  1003. if (bank->get_context_loss_count)
  1004. bank->context_loss_count =
  1005. bank->get_context_loss_count(bank->dev);
  1006. _gpio_dbck_disable(bank);
  1007. spin_unlock_irqrestore(&bank->lock, flags);
  1008. return 0;
  1009. }
  1010. static int omap_gpio_runtime_resume(struct device *dev)
  1011. {
  1012. struct platform_device *pdev = to_platform_device(dev);
  1013. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1014. int context_lost_cnt_after;
  1015. u32 l = 0, gen, gen0, gen1;
  1016. unsigned long flags;
  1017. spin_lock_irqsave(&bank->lock, flags);
  1018. _gpio_dbck_enable(bank);
  1019. /*
  1020. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1021. * GPIOs were set to edge trigger also in order to be able to
  1022. * generate a PRCM wakeup. Here we restore the
  1023. * pre-runtime_suspend() values for edge triggering.
  1024. */
  1025. __raw_writel(bank->context.fallingdetect,
  1026. bank->base + bank->regs->fallingdetect);
  1027. __raw_writel(bank->context.risingdetect,
  1028. bank->base + bank->regs->risingdetect);
  1029. if (bank->get_context_loss_count) {
  1030. context_lost_cnt_after =
  1031. bank->get_context_loss_count(bank->dev);
  1032. if (context_lost_cnt_after != bank->context_loss_count) {
  1033. omap_gpio_restore_context(bank);
  1034. } else {
  1035. spin_unlock_irqrestore(&bank->lock, flags);
  1036. return 0;
  1037. }
  1038. }
  1039. if (!bank->workaround_enabled) {
  1040. spin_unlock_irqrestore(&bank->lock, flags);
  1041. return 0;
  1042. }
  1043. __raw_writel(bank->context.fallingdetect,
  1044. bank->base + bank->regs->fallingdetect);
  1045. __raw_writel(bank->context.risingdetect,
  1046. bank->base + bank->regs->risingdetect);
  1047. l = __raw_readl(bank->base + bank->regs->datain);
  1048. /*
  1049. * Check if any of the non-wakeup interrupt GPIOs have changed
  1050. * state. If so, generate an IRQ by software. This is
  1051. * horribly racy, but it's the best we can do to work around
  1052. * this silicon bug.
  1053. */
  1054. l ^= bank->saved_datain;
  1055. l &= bank->enabled_non_wakeup_gpios;
  1056. /*
  1057. * No need to generate IRQs for the rising edge for gpio IRQs
  1058. * configured with falling edge only; and vice versa.
  1059. */
  1060. gen0 = l & bank->context.fallingdetect;
  1061. gen0 &= bank->saved_datain;
  1062. gen1 = l & bank->context.risingdetect;
  1063. gen1 &= ~(bank->saved_datain);
  1064. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1065. gen = l & (~(bank->context.fallingdetect) &
  1066. ~(bank->context.risingdetect));
  1067. /* Consider all GPIO IRQs needed to be updated */
  1068. gen |= gen0 | gen1;
  1069. if (gen) {
  1070. u32 old0, old1;
  1071. old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
  1072. old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
  1073. if (!bank->regs->irqstatus_raw0) {
  1074. __raw_writel(old0 | gen, bank->base +
  1075. bank->regs->leveldetect0);
  1076. __raw_writel(old1 | gen, bank->base +
  1077. bank->regs->leveldetect1);
  1078. }
  1079. if (bank->regs->irqstatus_raw0) {
  1080. __raw_writel(old0 | l, bank->base +
  1081. bank->regs->leveldetect0);
  1082. __raw_writel(old1 | l, bank->base +
  1083. bank->regs->leveldetect1);
  1084. }
  1085. __raw_writel(old0, bank->base + bank->regs->leveldetect0);
  1086. __raw_writel(old1, bank->base + bank->regs->leveldetect1);
  1087. }
  1088. bank->workaround_enabled = false;
  1089. spin_unlock_irqrestore(&bank->lock, flags);
  1090. return 0;
  1091. }
  1092. #endif /* CONFIG_PM_RUNTIME */
  1093. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1094. {
  1095. struct gpio_bank *bank;
  1096. list_for_each_entry(bank, &omap_gpio_list, node) {
  1097. if (!bank->mod_usage || !bank->loses_context)
  1098. continue;
  1099. bank->power_mode = pwr_mode;
  1100. pm_runtime_put_sync_suspend(bank->dev);
  1101. }
  1102. }
  1103. void omap2_gpio_resume_after_idle(void)
  1104. {
  1105. struct gpio_bank *bank;
  1106. list_for_each_entry(bank, &omap_gpio_list, node) {
  1107. if (!bank->mod_usage || !bank->loses_context)
  1108. continue;
  1109. pm_runtime_get_sync(bank->dev);
  1110. }
  1111. }
  1112. #if defined(CONFIG_PM_RUNTIME)
  1113. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1114. {
  1115. __raw_writel(bank->context.wake_en,
  1116. bank->base + bank->regs->wkup_en);
  1117. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1118. __raw_writel(bank->context.leveldetect0,
  1119. bank->base + bank->regs->leveldetect0);
  1120. __raw_writel(bank->context.leveldetect1,
  1121. bank->base + bank->regs->leveldetect1);
  1122. __raw_writel(bank->context.risingdetect,
  1123. bank->base + bank->regs->risingdetect);
  1124. __raw_writel(bank->context.fallingdetect,
  1125. bank->base + bank->regs->fallingdetect);
  1126. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1127. __raw_writel(bank->context.dataout,
  1128. bank->base + bank->regs->set_dataout);
  1129. else
  1130. __raw_writel(bank->context.dataout,
  1131. bank->base + bank->regs->dataout);
  1132. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1133. if (bank->dbck_enable_mask) {
  1134. __raw_writel(bank->context.debounce, bank->base +
  1135. bank->regs->debounce);
  1136. __raw_writel(bank->context.debounce_en,
  1137. bank->base + bank->regs->debounce_en);
  1138. }
  1139. __raw_writel(bank->context.irqenable1,
  1140. bank->base + bank->regs->irqenable);
  1141. __raw_writel(bank->context.irqenable2,
  1142. bank->base + bank->regs->irqenable2);
  1143. }
  1144. #endif /* CONFIG_PM_RUNTIME */
  1145. #else
  1146. #define omap_gpio_runtime_suspend NULL
  1147. #define omap_gpio_runtime_resume NULL
  1148. #endif
  1149. static const struct dev_pm_ops gpio_pm_ops = {
  1150. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1151. NULL)
  1152. };
  1153. #if defined(CONFIG_OF)
  1154. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1155. .revision = OMAP24XX_GPIO_REVISION,
  1156. .direction = OMAP24XX_GPIO_OE,
  1157. .datain = OMAP24XX_GPIO_DATAIN,
  1158. .dataout = OMAP24XX_GPIO_DATAOUT,
  1159. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1160. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1161. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1162. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1163. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1164. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1165. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1166. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1167. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1168. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1169. .ctrl = OMAP24XX_GPIO_CTRL,
  1170. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1171. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1172. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1173. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1174. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1175. };
  1176. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1177. .revision = OMAP4_GPIO_REVISION,
  1178. .direction = OMAP4_GPIO_OE,
  1179. .datain = OMAP4_GPIO_DATAIN,
  1180. .dataout = OMAP4_GPIO_DATAOUT,
  1181. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1182. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1183. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1184. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1185. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1186. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1187. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1188. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1189. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1190. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1191. .ctrl = OMAP4_GPIO_CTRL,
  1192. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1193. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1194. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1195. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1196. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1197. };
  1198. static struct omap_gpio_platform_data omap2_pdata = {
  1199. .regs = &omap2_gpio_regs,
  1200. .bank_width = 32,
  1201. .dbck_flag = false,
  1202. };
  1203. static struct omap_gpio_platform_data omap3_pdata = {
  1204. .regs = &omap2_gpio_regs,
  1205. .bank_width = 32,
  1206. .dbck_flag = true,
  1207. };
  1208. static struct omap_gpio_platform_data omap4_pdata = {
  1209. .regs = &omap4_gpio_regs,
  1210. .bank_width = 32,
  1211. .dbck_flag = true,
  1212. };
  1213. static const struct of_device_id omap_gpio_match[] = {
  1214. {
  1215. .compatible = "ti,omap4-gpio",
  1216. .data = &omap4_pdata,
  1217. },
  1218. {
  1219. .compatible = "ti,omap3-gpio",
  1220. .data = &omap3_pdata,
  1221. },
  1222. {
  1223. .compatible = "ti,omap2-gpio",
  1224. .data = &omap2_pdata,
  1225. },
  1226. { },
  1227. };
  1228. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1229. #endif
  1230. static struct platform_driver omap_gpio_driver = {
  1231. .probe = omap_gpio_probe,
  1232. .driver = {
  1233. .name = "omap_gpio",
  1234. .pm = &gpio_pm_ops,
  1235. .of_match_table = of_match_ptr(omap_gpio_match),
  1236. },
  1237. };
  1238. /*
  1239. * gpio driver register needs to be done before
  1240. * machine_init functions access gpio APIs.
  1241. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1242. */
  1243. static int __init omap_gpio_drv_reg(void)
  1244. {
  1245. return platform_driver_register(&omap_gpio_driver);
  1246. }
  1247. postcore_initcall(omap_gpio_drv_reg);