clk-imx23.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/err.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <mach/common.h>
  17. #include <mach/mx23.h>
  18. #include "clk.h"
  19. #define DIGCTRL MX23_IO_ADDRESS(MX23_DIGCTL_BASE_ADDR)
  20. #define CLKCTRL MX23_IO_ADDRESS(MX23_CLKCTRL_BASE_ADDR)
  21. #define PLLCTRL0 (CLKCTRL + 0x0000)
  22. #define CPU (CLKCTRL + 0x0020)
  23. #define HBUS (CLKCTRL + 0x0030)
  24. #define XBUS (CLKCTRL + 0x0040)
  25. #define XTAL (CLKCTRL + 0x0050)
  26. #define PIX (CLKCTRL + 0x0060)
  27. #define SSP (CLKCTRL + 0x0070)
  28. #define GPMI (CLKCTRL + 0x0080)
  29. #define SPDIF (CLKCTRL + 0x0090)
  30. #define EMI (CLKCTRL + 0x00a0)
  31. #define SAIF (CLKCTRL + 0x00c0)
  32. #define TV (CLKCTRL + 0x00d0)
  33. #define ETM (CLKCTRL + 0x00e0)
  34. #define FRAC (CLKCTRL + 0x00f0)
  35. #define CLKSEQ (CLKCTRL + 0x0110)
  36. #define BP_CPU_INTERRUPT_WAIT 12
  37. #define BP_CLKSEQ_BYPASS_SAIF 0
  38. #define BP_CLKSEQ_BYPASS_SSP 5
  39. #define BP_SAIF_DIV_FRAC_EN 16
  40. #define BP_FRAC_IOFRAC 24
  41. static void __init clk_misc_init(void)
  42. {
  43. u32 val;
  44. /* Gate off cpu clock in WFI for power saving */
  45. __mxs_setl(1 << BP_CPU_INTERRUPT_WAIT, CPU);
  46. /* Clear BYPASS for SAIF */
  47. __mxs_clrl(1 << BP_CLKSEQ_BYPASS_SAIF, CLKSEQ);
  48. /* SAIF has to use frac div for functional operation */
  49. val = readl_relaxed(SAIF);
  50. val |= 1 << BP_SAIF_DIV_FRAC_EN;
  51. writel_relaxed(val, SAIF);
  52. /*
  53. * Source ssp clock from ref_io than ref_xtal,
  54. * as ref_xtal only provides 24 MHz as maximum.
  55. */
  56. __mxs_clrl(1 << BP_CLKSEQ_BYPASS_SSP, CLKSEQ);
  57. /*
  58. * 480 MHz seems too high to be ssp clock source directly,
  59. * so set frac to get a 288 MHz ref_io.
  60. */
  61. __mxs_clrl(0x3f << BP_FRAC_IOFRAC, FRAC);
  62. __mxs_setl(30 << BP_FRAC_IOFRAC, FRAC);
  63. }
  64. static struct clk_lookup uart_lookups[] = {
  65. { .dev_id = "duart", },
  66. { .dev_id = "mxs-auart.0", },
  67. { .dev_id = "mxs-auart.1", },
  68. { .dev_id = "8006c000.serial", },
  69. { .dev_id = "8006e000.serial", },
  70. { .dev_id = "80070000.serial", },
  71. };
  72. static struct clk_lookup hbus_lookups[] = {
  73. { .dev_id = "imx23-dma-apbh", },
  74. { .dev_id = "80004000.dma-apbh", },
  75. };
  76. static struct clk_lookup xbus_lookups[] = {
  77. { .dev_id = "duart", .con_id = "apb_pclk"},
  78. { .dev_id = "80070000.serial", .con_id = "apb_pclk"},
  79. { .dev_id = "imx23-dma-apbx", },
  80. { .dev_id = "80024000.dma-apbx", },
  81. };
  82. static struct clk_lookup ssp_lookups[] = {
  83. { .dev_id = "imx23-mmc.0", },
  84. { .dev_id = "imx23-mmc.1", },
  85. { .dev_id = "80010000.ssp", },
  86. { .dev_id = "80034000.ssp", },
  87. };
  88. static struct clk_lookup lcdif_lookups[] = {
  89. { .dev_id = "imx23-fb", },
  90. { .dev_id = "80030000.lcdif", },
  91. };
  92. static struct clk_lookup gpmi_lookups[] = {
  93. { .dev_id = "imx23-gpmi-nand", },
  94. { .dev_id = "8000c000.gpmi-nand", },
  95. };
  96. static const char *sel_pll[] __initconst = { "pll", "ref_xtal", };
  97. static const char *sel_cpu[] __initconst = { "ref_cpu", "ref_xtal", };
  98. static const char *sel_pix[] __initconst = { "ref_pix", "ref_xtal", };
  99. static const char *sel_io[] __initconst = { "ref_io", "ref_xtal", };
  100. static const char *cpu_sels[] __initconst = { "cpu_pll", "cpu_xtal", };
  101. static const char *emi_sels[] __initconst = { "emi_pll", "emi_xtal", };
  102. enum imx23_clk {
  103. ref_xtal, pll, ref_cpu, ref_emi, ref_pix, ref_io, saif_sel,
  104. lcdif_sel, gpmi_sel, ssp_sel, emi_sel, cpu, etm_sel, cpu_pll,
  105. cpu_xtal, hbus, xbus, lcdif_div, ssp_div, gpmi_div, emi_pll,
  106. emi_xtal, etm_div, saif_div, clk32k_div, rtc, adc, spdif_div,
  107. clk32k, dri, pwm, filt, uart, ssp, gpmi, spdif, emi, saif,
  108. lcdif, etm, usb, usb_pwr,
  109. clk_max
  110. };
  111. static struct clk *clks[clk_max];
  112. static enum imx23_clk clks_init_on[] __initdata = {
  113. cpu, hbus, xbus, emi, uart,
  114. };
  115. int __init mx23_clocks_init(void)
  116. {
  117. int i;
  118. clk_misc_init();
  119. clks[ref_xtal] = mxs_clk_fixed("ref_xtal", 24000000);
  120. clks[pll] = mxs_clk_pll("pll", "ref_xtal", PLLCTRL0, 16, 480000000);
  121. clks[ref_cpu] = mxs_clk_ref("ref_cpu", "pll", FRAC, 0);
  122. clks[ref_emi] = mxs_clk_ref("ref_emi", "pll", FRAC, 1);
  123. clks[ref_pix] = mxs_clk_ref("ref_pix", "pll", FRAC, 2);
  124. clks[ref_io] = mxs_clk_ref("ref_io", "pll", FRAC, 3);
  125. clks[saif_sel] = mxs_clk_mux("saif_sel", CLKSEQ, 0, 1, sel_pll, ARRAY_SIZE(sel_pll));
  126. clks[lcdif_sel] = mxs_clk_mux("lcdif_sel", CLKSEQ, 1, 1, sel_pix, ARRAY_SIZE(sel_pix));
  127. clks[gpmi_sel] = mxs_clk_mux("gpmi_sel", CLKSEQ, 4, 1, sel_io, ARRAY_SIZE(sel_io));
  128. clks[ssp_sel] = mxs_clk_mux("ssp_sel", CLKSEQ, 5, 1, sel_io, ARRAY_SIZE(sel_io));
  129. clks[emi_sel] = mxs_clk_mux("emi_sel", CLKSEQ, 6, 1, emi_sels, ARRAY_SIZE(emi_sels));
  130. clks[cpu] = mxs_clk_mux("cpu", CLKSEQ, 7, 1, cpu_sels, ARRAY_SIZE(cpu_sels));
  131. clks[etm_sel] = mxs_clk_mux("etm_sel", CLKSEQ, 8, 1, sel_cpu, ARRAY_SIZE(sel_cpu));
  132. clks[cpu_pll] = mxs_clk_div("cpu_pll", "ref_cpu", CPU, 0, 6, 28);
  133. clks[cpu_xtal] = mxs_clk_div("cpu_xtal", "ref_xtal", CPU, 16, 10, 29);
  134. clks[hbus] = mxs_clk_div("hbus", "cpu", HBUS, 0, 5, 29);
  135. clks[xbus] = mxs_clk_div("xbus", "ref_xtal", XBUS, 0, 10, 31);
  136. clks[lcdif_div] = mxs_clk_div("lcdif_div", "lcdif_sel", PIX, 0, 12, 29);
  137. clks[ssp_div] = mxs_clk_div("ssp_div", "ssp_sel", SSP, 0, 9, 29);
  138. clks[gpmi_div] = mxs_clk_div("gpmi_div", "gpmi_sel", GPMI, 0, 10, 29);
  139. clks[emi_pll] = mxs_clk_div("emi_pll", "ref_emi", EMI, 0, 6, 28);
  140. clks[emi_xtal] = mxs_clk_div("emi_xtal", "ref_xtal", EMI, 8, 4, 29);
  141. clks[etm_div] = mxs_clk_div("etm_div", "etm_sel", ETM, 0, 6, 29);
  142. clks[saif_div] = mxs_clk_frac("saif_div", "saif_sel", SAIF, 0, 16, 29);
  143. clks[clk32k_div] = mxs_clk_fixed_factor("clk32k_div", "ref_xtal", 1, 750);
  144. clks[rtc] = mxs_clk_fixed_factor("rtc", "ref_xtal", 1, 768);
  145. clks[adc] = mxs_clk_fixed_factor("adc", "clk32k", 1, 16);
  146. clks[spdif_div] = mxs_clk_fixed_factor("spdif_div", "pll", 1, 4);
  147. clks[clk32k] = mxs_clk_gate("clk32k", "clk32k_div", XTAL, 26);
  148. clks[dri] = mxs_clk_gate("dri", "ref_xtal", XTAL, 28);
  149. clks[pwm] = mxs_clk_gate("pwm", "ref_xtal", XTAL, 29);
  150. clks[filt] = mxs_clk_gate("filt", "ref_xtal", XTAL, 30);
  151. clks[uart] = mxs_clk_gate("uart", "ref_xtal", XTAL, 31);
  152. clks[ssp] = mxs_clk_gate("ssp", "ssp_div", SSP, 31);
  153. clks[gpmi] = mxs_clk_gate("gpmi", "gpmi_div", GPMI, 31);
  154. clks[spdif] = mxs_clk_gate("spdif", "spdif_div", SPDIF, 31);
  155. clks[emi] = mxs_clk_gate("emi", "emi_sel", EMI, 31);
  156. clks[saif] = mxs_clk_gate("saif", "saif_div", SAIF, 31);
  157. clks[lcdif] = mxs_clk_gate("lcdif", "lcdif_div", PIX, 31);
  158. clks[etm] = mxs_clk_gate("etm", "etm_div", ETM, 31);
  159. clks[usb] = mxs_clk_gate("usb", "usb_pwr", DIGCTRL, 2);
  160. clks[usb_pwr] = clk_register_gate(NULL, "usb_pwr", "pll", 0, PLLCTRL0, 18, 0, &mxs_lock);
  161. for (i = 0; i < ARRAY_SIZE(clks); i++)
  162. if (IS_ERR(clks[i])) {
  163. pr_err("i.MX23 clk %d: register failed with %ld\n",
  164. i, PTR_ERR(clks[i]));
  165. return PTR_ERR(clks[i]);
  166. }
  167. clk_register_clkdev(clks[clk32k], NULL, "timrot");
  168. clk_register_clkdev(clks[pwm], NULL, "80064000.pwm");
  169. clk_register_clkdevs(clks[hbus], hbus_lookups, ARRAY_SIZE(hbus_lookups));
  170. clk_register_clkdevs(clks[xbus], xbus_lookups, ARRAY_SIZE(xbus_lookups));
  171. clk_register_clkdevs(clks[uart], uart_lookups, ARRAY_SIZE(uart_lookups));
  172. clk_register_clkdevs(clks[ssp], ssp_lookups, ARRAY_SIZE(ssp_lookups));
  173. clk_register_clkdevs(clks[gpmi], gpmi_lookups, ARRAY_SIZE(gpmi_lookups));
  174. clk_register_clkdevs(clks[lcdif], lcdif_lookups, ARRAY_SIZE(lcdif_lookups));
  175. for (i = 0; i < ARRAY_SIZE(clks_init_on); i++)
  176. clk_prepare_enable(clks[clks_init_on[i]]);
  177. mxs_timer_init(MX23_INT_TIMER0);
  178. return 0;
  179. }