driver_chipcommon_pmu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * Broadcom specific AMBA
  3. * ChipCommon Power Management Unit driver
  4. *
  5. * Copyright 2009, Michael Buesch <m@bues.ch>
  6. * Copyright 2007, 2011, Broadcom Corporation
  7. * Copyright 2011, 2012, Hauke Mehrtens <hauke@hauke-m.de>
  8. *
  9. * Licensed under the GNU/GPL. See COPYING for details.
  10. */
  11. #include "bcma_private.h"
  12. #include <linux/export.h>
  13. #include <linux/bcma/bcma.h>
  14. static u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
  15. {
  16. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  17. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  18. return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  19. }
  20. void bcma_chipco_pll_write(struct bcma_drv_cc *cc, u32 offset, u32 value)
  21. {
  22. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  23. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  24. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
  25. }
  26. EXPORT_SYMBOL_GPL(bcma_chipco_pll_write);
  27. void bcma_chipco_pll_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
  28. u32 set)
  29. {
  30. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  31. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  32. bcma_cc_maskset32(cc, BCMA_CC_PLLCTL_DATA, mask, set);
  33. }
  34. EXPORT_SYMBOL_GPL(bcma_chipco_pll_maskset);
  35. void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
  36. u32 offset, u32 mask, u32 set)
  37. {
  38. bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
  39. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
  40. bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL_DATA, mask, set);
  41. }
  42. EXPORT_SYMBOL_GPL(bcma_chipco_chipctl_maskset);
  43. void bcma_chipco_regctl_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
  44. u32 set)
  45. {
  46. bcma_cc_write32(cc, BCMA_CC_REGCTL_ADDR, offset);
  47. bcma_cc_read32(cc, BCMA_CC_REGCTL_ADDR);
  48. bcma_cc_maskset32(cc, BCMA_CC_REGCTL_DATA, mask, set);
  49. }
  50. EXPORT_SYMBOL_GPL(bcma_chipco_regctl_maskset);
  51. static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
  52. {
  53. struct bcma_bus *bus = cc->core->bus;
  54. u32 min_msk = 0, max_msk = 0;
  55. switch (bus->chipinfo.id) {
  56. case BCMA_CHIP_ID_BCM4313:
  57. min_msk = 0x200D;
  58. max_msk = 0xFFFF;
  59. break;
  60. default:
  61. bcma_debug(bus, "PMU resource config unknown or not needed for device 0x%04X\n",
  62. bus->chipinfo.id);
  63. }
  64. /* Set the resource masks. */
  65. if (min_msk)
  66. bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
  67. if (max_msk)
  68. bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
  69. /* Add some delay; allow resources to come up and settle. */
  70. mdelay(2);
  71. }
  72. /* Disable to allow reading SPROM. Don't know the adventages of enabling it. */
  73. void bcma_chipco_bcm4331_ext_pa_lines_ctl(struct bcma_drv_cc *cc, bool enable)
  74. {
  75. struct bcma_bus *bus = cc->core->bus;
  76. u32 val;
  77. val = bcma_cc_read32(cc, BCMA_CC_CHIPCTL);
  78. if (enable) {
  79. val |= BCMA_CHIPCTL_4331_EXTPA_EN;
  80. if (bus->chipinfo.pkg == 9 || bus->chipinfo.pkg == 11)
  81. val |= BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  82. else if (bus->chipinfo.rev > 0)
  83. val |= BCMA_CHIPCTL_4331_EXTPA_EN2;
  84. } else {
  85. val &= ~BCMA_CHIPCTL_4331_EXTPA_EN;
  86. val &= ~BCMA_CHIPCTL_4331_EXTPA_EN2;
  87. val &= ~BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  88. }
  89. bcma_cc_write32(cc, BCMA_CC_CHIPCTL, val);
  90. }
  91. void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
  92. {
  93. struct bcma_bus *bus = cc->core->bus;
  94. switch (bus->chipinfo.id) {
  95. case BCMA_CHIP_ID_BCM4313:
  96. /* enable 12 mA drive strenth for 4313 and set chipControl
  97. register bit 1 */
  98. bcma_chipco_chipctl_maskset(cc, 0,
  99. ~BCMA_CCTRL_4313_12MA_LED_DRIVE,
  100. BCMA_CCTRL_4313_12MA_LED_DRIVE);
  101. break;
  102. case BCMA_CHIP_ID_BCM4331:
  103. case BCMA_CHIP_ID_BCM43431:
  104. /* Ext PA lines must be enabled for tx on BCM4331 */
  105. bcma_chipco_bcm4331_ext_pa_lines_ctl(cc, true);
  106. break;
  107. case BCMA_CHIP_ID_BCM43224:
  108. case BCMA_CHIP_ID_BCM43421:
  109. /* enable 12 mA drive strenth for 43224 and set chipControl
  110. register bit 15 */
  111. if (bus->chipinfo.rev == 0) {
  112. bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL,
  113. ~BCMA_CCTRL_43224_GPIO_TOGGLE,
  114. BCMA_CCTRL_43224_GPIO_TOGGLE);
  115. bcma_chipco_chipctl_maskset(cc, 0,
  116. ~BCMA_CCTRL_43224A0_12MA_LED_DRIVE,
  117. BCMA_CCTRL_43224A0_12MA_LED_DRIVE);
  118. } else {
  119. bcma_chipco_chipctl_maskset(cc, 0,
  120. ~BCMA_CCTRL_43224B0_12MA_LED_DRIVE,
  121. BCMA_CCTRL_43224B0_12MA_LED_DRIVE);
  122. }
  123. break;
  124. default:
  125. bcma_debug(bus, "Workarounds unknown or not needed for device 0x%04X\n",
  126. bus->chipinfo.id);
  127. }
  128. }
  129. void bcma_pmu_init(struct bcma_drv_cc *cc)
  130. {
  131. u32 pmucap;
  132. pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
  133. cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
  134. bcma_debug(cc->core->bus, "Found rev %u PMU (capabilities 0x%08X)\n",
  135. cc->pmu.rev, pmucap);
  136. if (cc->pmu.rev == 1)
  137. bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
  138. ~BCMA_CC_PMU_CTL_NOILPONW);
  139. else
  140. bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
  141. BCMA_CC_PMU_CTL_NOILPONW);
  142. bcma_pmu_resources_init(cc);
  143. bcma_pmu_workarounds(cc);
  144. }
  145. u32 bcma_pmu_alp_clock(struct bcma_drv_cc *cc)
  146. {
  147. struct bcma_bus *bus = cc->core->bus;
  148. switch (bus->chipinfo.id) {
  149. case BCMA_CHIP_ID_BCM4716:
  150. case BCMA_CHIP_ID_BCM4748:
  151. case BCMA_CHIP_ID_BCM47162:
  152. case BCMA_CHIP_ID_BCM4313:
  153. case BCMA_CHIP_ID_BCM5357:
  154. case BCMA_CHIP_ID_BCM4749:
  155. case BCMA_CHIP_ID_BCM53572:
  156. /* always 20Mhz */
  157. return 20000 * 1000;
  158. case BCMA_CHIP_ID_BCM5356:
  159. case BCMA_CHIP_ID_BCM4706:
  160. /* always 25Mhz */
  161. return 25000 * 1000;
  162. default:
  163. bcma_warn(bus, "No ALP clock specified for %04X device, pmu rev. %d, using default %d Hz\n",
  164. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
  165. }
  166. return BCMA_CC_PMU_ALP_CLOCK;
  167. }
  168. /* Find the output of the "m" pll divider given pll controls that start with
  169. * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
  170. */
  171. static u32 bcma_pmu_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
  172. {
  173. u32 tmp, div, ndiv, p1, p2, fc;
  174. struct bcma_bus *bus = cc->core->bus;
  175. BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
  176. BUG_ON(!m || m > 4);
  177. if (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
  178. bus->chipinfo.id == BCMA_CHIP_ID_BCM4749) {
  179. /* Detect failure in clock setting */
  180. tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  181. if (tmp & 0x40000)
  182. return 133 * 1000000;
  183. }
  184. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
  185. p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
  186. p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
  187. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
  188. div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
  189. BCMA_CC_PPL_MDIV_MASK;
  190. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
  191. ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
  192. /* Do calculation in Mhz */
  193. fc = bcma_pmu_alp_clock(cc) / 1000000;
  194. fc = (p1 * ndiv * fc) / p2;
  195. /* Return clock in Hertz */
  196. return (fc / div) * 1000000;
  197. }
  198. static u32 bcma_pmu_clock_bcm4706(struct bcma_drv_cc *cc, u32 pll0, u32 m)
  199. {
  200. u32 tmp, ndiv, p1div, p2div;
  201. u32 clock;
  202. BUG_ON(!m || m > 4);
  203. /* Get N, P1 and P2 dividers to determine CPU clock */
  204. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PMU6_4706_PROCPLL_OFF);
  205. ndiv = (tmp & BCMA_CC_PMU6_4706_PROC_NDIV_INT_MASK)
  206. >> BCMA_CC_PMU6_4706_PROC_NDIV_INT_SHIFT;
  207. p1div = (tmp & BCMA_CC_PMU6_4706_PROC_P1DIV_MASK)
  208. >> BCMA_CC_PMU6_4706_PROC_P1DIV_SHIFT;
  209. p2div = (tmp & BCMA_CC_PMU6_4706_PROC_P2DIV_MASK)
  210. >> BCMA_CC_PMU6_4706_PROC_P2DIV_SHIFT;
  211. tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  212. if (tmp & BCMA_CC_CHIPST_4706_PKG_OPTION)
  213. /* Low cost bonding: Fixed reference clock 25MHz and m = 4 */
  214. clock = (25000000 / 4) * ndiv * p2div / p1div;
  215. else
  216. /* Fixed reference clock 25MHz and m = 2 */
  217. clock = (25000000 / 2) * ndiv * p2div / p1div;
  218. if (m == BCMA_CC_PMU5_MAINPLL_SSB)
  219. clock = clock / 4;
  220. return clock;
  221. }
  222. /* query bus clock frequency for PMU-enabled chipcommon */
  223. u32 bcma_pmu_get_clockcontrol(struct bcma_drv_cc *cc)
  224. {
  225. struct bcma_bus *bus = cc->core->bus;
  226. switch (bus->chipinfo.id) {
  227. case BCMA_CHIP_ID_BCM4716:
  228. case BCMA_CHIP_ID_BCM4748:
  229. case BCMA_CHIP_ID_BCM47162:
  230. return bcma_pmu_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
  231. BCMA_CC_PMU5_MAINPLL_SSB);
  232. case BCMA_CHIP_ID_BCM5356:
  233. return bcma_pmu_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
  234. BCMA_CC_PMU5_MAINPLL_SSB);
  235. case BCMA_CHIP_ID_BCM5357:
  236. case BCMA_CHIP_ID_BCM4749:
  237. return bcma_pmu_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
  238. BCMA_CC_PMU5_MAINPLL_SSB);
  239. case BCMA_CHIP_ID_BCM4706:
  240. return bcma_pmu_clock_bcm4706(cc, BCMA_CC_PMU4706_MAINPLL_PLL0,
  241. BCMA_CC_PMU5_MAINPLL_SSB);
  242. case BCMA_CHIP_ID_BCM53572:
  243. return 75000000;
  244. default:
  245. bcma_warn(bus, "No backplane clock specified for %04X device, pmu rev. %d, using default %d Hz\n",
  246. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
  247. }
  248. return BCMA_CC_PMU_HT_CLOCK;
  249. }
  250. /* query cpu clock frequency for PMU-enabled chipcommon */
  251. u32 bcma_pmu_get_clockcpu(struct bcma_drv_cc *cc)
  252. {
  253. struct bcma_bus *bus = cc->core->bus;
  254. if (bus->chipinfo.id == BCMA_CHIP_ID_BCM53572)
  255. return 300000000;
  256. if (cc->pmu.rev >= 5) {
  257. u32 pll;
  258. switch (bus->chipinfo.id) {
  259. case BCMA_CHIP_ID_BCM4706:
  260. return bcma_pmu_clock_bcm4706(cc,
  261. BCMA_CC_PMU4706_MAINPLL_PLL0,
  262. BCMA_CC_PMU5_MAINPLL_CPU);
  263. case BCMA_CHIP_ID_BCM5356:
  264. pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
  265. break;
  266. case BCMA_CHIP_ID_BCM5357:
  267. case BCMA_CHIP_ID_BCM4749:
  268. pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
  269. break;
  270. default:
  271. pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
  272. break;
  273. }
  274. return bcma_pmu_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
  275. }
  276. return bcma_pmu_get_clockcontrol(cc);
  277. }
  278. static void bcma_pmu_spuravoid_pll_write(struct bcma_drv_cc *cc, u32 offset,
  279. u32 value)
  280. {
  281. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  282. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
  283. }
  284. void bcma_pmu_spuravoid_pllupdate(struct bcma_drv_cc *cc, int spuravoid)
  285. {
  286. u32 tmp = 0;
  287. u8 phypll_offset = 0;
  288. u8 bcm5357_bcm43236_p1div[] = {0x1, 0x5, 0x5};
  289. u8 bcm5357_bcm43236_ndiv[] = {0x30, 0xf6, 0xfc};
  290. struct bcma_bus *bus = cc->core->bus;
  291. switch (bus->chipinfo.id) {
  292. case BCMA_CHIP_ID_BCM5357:
  293. case BCMA_CHIP_ID_BCM4749:
  294. case BCMA_CHIP_ID_BCM53572:
  295. /* 5357[ab]0, 43236[ab]0, and 6362b0 */
  296. /* BCM5357 needs to touch PLL1_PLLCTL[02],
  297. so offset PLL0_PLLCTL[02] by 6 */
  298. phypll_offset = (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
  299. bus->chipinfo.id == BCMA_CHIP_ID_BCM4749 ||
  300. bus->chipinfo.id == BCMA_CHIP_ID_BCM53572) ? 6 : 0;
  301. /* RMW only the P1 divider */
  302. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR,
  303. BCMA_CC_PMU_PLL_CTL0 + phypll_offset);
  304. tmp = bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  305. tmp &= (~(BCMA_CC_PMU1_PLL0_PC0_P1DIV_MASK));
  306. tmp |= (bcm5357_bcm43236_p1div[spuravoid] << BCMA_CC_PMU1_PLL0_PC0_P1DIV_SHIFT);
  307. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, tmp);
  308. /* RMW only the int feedback divider */
  309. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR,
  310. BCMA_CC_PMU_PLL_CTL2 + phypll_offset);
  311. tmp = bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  312. tmp &= ~(BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_MASK);
  313. tmp |= (bcm5357_bcm43236_ndiv[spuravoid]) << BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_SHIFT;
  314. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, tmp);
  315. tmp = 1 << 10;
  316. break;
  317. case BCMA_CHIP_ID_BCM4331:
  318. case BCMA_CHIP_ID_BCM43431:
  319. if (spuravoid == 2) {
  320. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  321. 0x11500014);
  322. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  323. 0x0FC00a08);
  324. } else if (spuravoid == 1) {
  325. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  326. 0x11500014);
  327. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  328. 0x0F600a08);
  329. } else {
  330. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  331. 0x11100014);
  332. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  333. 0x03000a08);
  334. }
  335. tmp = 1 << 10;
  336. break;
  337. case BCMA_CHIP_ID_BCM43224:
  338. case BCMA_CHIP_ID_BCM43225:
  339. case BCMA_CHIP_ID_BCM43421:
  340. if (spuravoid == 1) {
  341. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  342. 0x11500010);
  343. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  344. 0x000C0C06);
  345. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  346. 0x0F600a08);
  347. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  348. 0x00000000);
  349. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  350. 0x2001E920);
  351. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  352. 0x88888815);
  353. } else {
  354. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  355. 0x11100010);
  356. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  357. 0x000c0c06);
  358. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  359. 0x03000a08);
  360. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  361. 0x00000000);
  362. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  363. 0x200005c0);
  364. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  365. 0x88888815);
  366. }
  367. tmp = 1 << 10;
  368. break;
  369. case BCMA_CHIP_ID_BCM4716:
  370. case BCMA_CHIP_ID_BCM4748:
  371. case BCMA_CHIP_ID_BCM47162:
  372. if (spuravoid == 1) {
  373. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  374. 0x11500060);
  375. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  376. 0x080C0C06);
  377. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  378. 0x0F600000);
  379. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  380. 0x00000000);
  381. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  382. 0x2001E924);
  383. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  384. 0x88888815);
  385. } else {
  386. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  387. 0x11100060);
  388. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  389. 0x080c0c06);
  390. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  391. 0x03000000);
  392. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  393. 0x00000000);
  394. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  395. 0x200005c0);
  396. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  397. 0x88888815);
  398. }
  399. tmp = 3 << 9;
  400. break;
  401. case BCMA_CHIP_ID_BCM43227:
  402. case BCMA_CHIP_ID_BCM43228:
  403. case BCMA_CHIP_ID_BCM43428:
  404. /* LCNXN */
  405. /* PLL Settings for spur avoidance on/off mode,
  406. no on2 support for 43228A0 */
  407. if (spuravoid == 1) {
  408. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  409. 0x01100014);
  410. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  411. 0x040C0C06);
  412. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  413. 0x03140A08);
  414. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  415. 0x00333333);
  416. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  417. 0x202C2820);
  418. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  419. 0x88888815);
  420. } else {
  421. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  422. 0x11100014);
  423. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  424. 0x040c0c06);
  425. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  426. 0x03000a08);
  427. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  428. 0x00000000);
  429. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  430. 0x200005c0);
  431. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  432. 0x88888815);
  433. }
  434. tmp = 1 << 10;
  435. break;
  436. default:
  437. bcma_err(bus, "Unknown spuravoidance settings for chip 0x%04X, not changing PLL\n",
  438. bus->chipinfo.id);
  439. break;
  440. }
  441. tmp |= bcma_cc_read32(cc, BCMA_CC_PMU_CTL);
  442. bcma_cc_write32(cc, BCMA_CC_PMU_CTL, tmp);
  443. }
  444. EXPORT_SYMBOL_GPL(bcma_pmu_spuravoid_pllupdate);