regmap-irq.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * regmap based irq_chip
  3. *
  4. * Copyright 2011 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/export.h>
  13. #include <linux/device.h>
  14. #include <linux/regmap.h>
  15. #include <linux/irq.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/irqdomain.h>
  18. #include <linux/slab.h>
  19. #include "internal.h"
  20. struct regmap_irq_chip_data {
  21. struct mutex lock;
  22. struct regmap *map;
  23. const struct regmap_irq_chip *chip;
  24. int irq_base;
  25. struct irq_domain *domain;
  26. int irq;
  27. int wake_count;
  28. unsigned int *status_buf;
  29. unsigned int *mask_buf;
  30. unsigned int *mask_buf_def;
  31. unsigned int *wake_buf;
  32. unsigned int irq_reg_stride;
  33. };
  34. static inline const
  35. struct regmap_irq *irq_to_regmap_irq(struct regmap_irq_chip_data *data,
  36. int irq)
  37. {
  38. return &data->chip->irqs[irq];
  39. }
  40. static void regmap_irq_lock(struct irq_data *data)
  41. {
  42. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  43. mutex_lock(&d->lock);
  44. }
  45. static void regmap_irq_sync_unlock(struct irq_data *data)
  46. {
  47. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  48. struct regmap *map = d->map;
  49. int i, ret;
  50. /*
  51. * If there's been a change in the mask write it back to the
  52. * hardware. We rely on the use of the regmap core cache to
  53. * suppress pointless writes.
  54. */
  55. for (i = 0; i < d->chip->num_regs; i++) {
  56. ret = regmap_update_bits(d->map, d->chip->mask_base +
  57. (i * map->reg_stride *
  58. d->irq_reg_stride),
  59. d->mask_buf_def[i], d->mask_buf[i]);
  60. if (ret != 0)
  61. dev_err(d->map->dev, "Failed to sync masks in %x\n",
  62. d->chip->mask_base + (i * map->reg_stride));
  63. }
  64. /* If we've changed our wakeup count propagate it to the parent */
  65. if (d->wake_count < 0)
  66. for (i = d->wake_count; i < 0; i++)
  67. irq_set_irq_wake(d->irq, 0);
  68. else if (d->wake_count > 0)
  69. for (i = 0; i < d->wake_count; i++)
  70. irq_set_irq_wake(d->irq, 1);
  71. d->wake_count = 0;
  72. mutex_unlock(&d->lock);
  73. }
  74. static void regmap_irq_enable(struct irq_data *data)
  75. {
  76. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  77. struct regmap *map = d->map;
  78. const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq);
  79. d->mask_buf[irq_data->reg_offset / map->reg_stride] &= ~irq_data->mask;
  80. }
  81. static void regmap_irq_disable(struct irq_data *data)
  82. {
  83. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  84. struct regmap *map = d->map;
  85. const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq);
  86. d->mask_buf[irq_data->reg_offset / map->reg_stride] |= irq_data->mask;
  87. }
  88. static int regmap_irq_set_wake(struct irq_data *data, unsigned int on)
  89. {
  90. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  91. struct regmap *map = d->map;
  92. const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq);
  93. if (!d->chip->wake_base)
  94. return -EINVAL;
  95. if (on) {
  96. d->wake_buf[irq_data->reg_offset / map->reg_stride]
  97. &= ~irq_data->mask;
  98. d->wake_count++;
  99. } else {
  100. d->wake_buf[irq_data->reg_offset / map->reg_stride]
  101. |= irq_data->mask;
  102. d->wake_count--;
  103. }
  104. return 0;
  105. }
  106. static struct irq_chip regmap_irq_chip = {
  107. .name = "regmap",
  108. .irq_bus_lock = regmap_irq_lock,
  109. .irq_bus_sync_unlock = regmap_irq_sync_unlock,
  110. .irq_disable = regmap_irq_disable,
  111. .irq_enable = regmap_irq_enable,
  112. .irq_set_wake = regmap_irq_set_wake,
  113. };
  114. static irqreturn_t regmap_irq_thread(int irq, void *d)
  115. {
  116. struct regmap_irq_chip_data *data = d;
  117. const struct regmap_irq_chip *chip = data->chip;
  118. struct regmap *map = data->map;
  119. int ret, i;
  120. bool handled = false;
  121. /*
  122. * Ignore masked IRQs and ack if we need to; we ack early so
  123. * there is no race between handling and acknowleding the
  124. * interrupt. We assume that typically few of the interrupts
  125. * will fire simultaneously so don't worry about overhead from
  126. * doing a write per register.
  127. */
  128. for (i = 0; i < data->chip->num_regs; i++) {
  129. ret = regmap_read(map, chip->status_base + (i * map->reg_stride
  130. * data->irq_reg_stride),
  131. &data->status_buf[i]);
  132. if (ret != 0) {
  133. dev_err(map->dev, "Failed to read IRQ status: %d\n",
  134. ret);
  135. return IRQ_NONE;
  136. }
  137. data->status_buf[i] &= ~data->mask_buf[i];
  138. if (data->status_buf[i] && chip->ack_base) {
  139. ret = regmap_write(map, chip->ack_base +
  140. (i * map->reg_stride *
  141. data->irq_reg_stride),
  142. data->status_buf[i]);
  143. if (ret != 0)
  144. dev_err(map->dev, "Failed to ack 0x%x: %d\n",
  145. chip->ack_base + (i * map->reg_stride),
  146. ret);
  147. }
  148. }
  149. for (i = 0; i < chip->num_irqs; i++) {
  150. if (data->status_buf[chip->irqs[i].reg_offset /
  151. map->reg_stride] & chip->irqs[i].mask) {
  152. handle_nested_irq(irq_find_mapping(data->domain, i));
  153. handled = true;
  154. }
  155. }
  156. if (handled)
  157. return IRQ_HANDLED;
  158. else
  159. return IRQ_NONE;
  160. }
  161. static int regmap_irq_map(struct irq_domain *h, unsigned int virq,
  162. irq_hw_number_t hw)
  163. {
  164. struct regmap_irq_chip_data *data = h->host_data;
  165. irq_set_chip_data(virq, data);
  166. irq_set_chip_and_handler(virq, &regmap_irq_chip, handle_edge_irq);
  167. irq_set_nested_thread(virq, 1);
  168. /* ARM needs us to explicitly flag the IRQ as valid
  169. * and will set them noprobe when we do so. */
  170. #ifdef CONFIG_ARM
  171. set_irq_flags(virq, IRQF_VALID);
  172. #else
  173. irq_set_noprobe(virq);
  174. #endif
  175. return 0;
  176. }
  177. static struct irq_domain_ops regmap_domain_ops = {
  178. .map = regmap_irq_map,
  179. .xlate = irq_domain_xlate_twocell,
  180. };
  181. /**
  182. * regmap_add_irq_chip(): Use standard regmap IRQ controller handling
  183. *
  184. * map: The regmap for the device.
  185. * irq: The IRQ the device uses to signal interrupts
  186. * irq_flags: The IRQF_ flags to use for the primary interrupt.
  187. * chip: Configuration for the interrupt controller.
  188. * data: Runtime data structure for the controller, allocated on success
  189. *
  190. * Returns 0 on success or an errno on failure.
  191. *
  192. * In order for this to be efficient the chip really should use a
  193. * register cache. The chip driver is responsible for restoring the
  194. * register values used by the IRQ controller over suspend and resume.
  195. */
  196. int regmap_add_irq_chip(struct regmap *map, int irq, int irq_flags,
  197. int irq_base, const struct regmap_irq_chip *chip,
  198. struct regmap_irq_chip_data **data)
  199. {
  200. struct regmap_irq_chip_data *d;
  201. int i;
  202. int ret = -ENOMEM;
  203. for (i = 0; i < chip->num_irqs; i++) {
  204. if (chip->irqs[i].reg_offset % map->reg_stride)
  205. return -EINVAL;
  206. if (chip->irqs[i].reg_offset / map->reg_stride >=
  207. chip->num_regs)
  208. return -EINVAL;
  209. }
  210. if (irq_base) {
  211. irq_base = irq_alloc_descs(irq_base, 0, chip->num_irqs, 0);
  212. if (irq_base < 0) {
  213. dev_warn(map->dev, "Failed to allocate IRQs: %d\n",
  214. irq_base);
  215. return irq_base;
  216. }
  217. }
  218. d = kzalloc(sizeof(*d), GFP_KERNEL);
  219. if (!d)
  220. return -ENOMEM;
  221. *data = d;
  222. d->status_buf = kzalloc(sizeof(unsigned int) * chip->num_regs,
  223. GFP_KERNEL);
  224. if (!d->status_buf)
  225. goto err_alloc;
  226. d->mask_buf = kzalloc(sizeof(unsigned int) * chip->num_regs,
  227. GFP_KERNEL);
  228. if (!d->mask_buf)
  229. goto err_alloc;
  230. d->mask_buf_def = kzalloc(sizeof(unsigned int) * chip->num_regs,
  231. GFP_KERNEL);
  232. if (!d->mask_buf_def)
  233. goto err_alloc;
  234. if (chip->wake_base) {
  235. d->wake_buf = kzalloc(sizeof(unsigned int) * chip->num_regs,
  236. GFP_KERNEL);
  237. if (!d->wake_buf)
  238. goto err_alloc;
  239. }
  240. d->irq = irq;
  241. d->map = map;
  242. d->chip = chip;
  243. d->irq_base = irq_base;
  244. if (chip->irq_reg_stride)
  245. d->irq_reg_stride = chip->irq_reg_stride;
  246. else
  247. d->irq_reg_stride = 1;
  248. mutex_init(&d->lock);
  249. for (i = 0; i < chip->num_irqs; i++)
  250. d->mask_buf_def[chip->irqs[i].reg_offset / map->reg_stride]
  251. |= chip->irqs[i].mask;
  252. /* Mask all the interrupts by default */
  253. for (i = 0; i < chip->num_regs; i++) {
  254. d->mask_buf[i] = d->mask_buf_def[i];
  255. ret = regmap_write(map, chip->mask_base + (i * map->reg_stride
  256. * d->irq_reg_stride),
  257. d->mask_buf[i]);
  258. if (ret != 0) {
  259. dev_err(map->dev, "Failed to set masks in 0x%x: %d\n",
  260. chip->mask_base + (i * map->reg_stride), ret);
  261. goto err_alloc;
  262. }
  263. }
  264. if (irq_base)
  265. d->domain = irq_domain_add_legacy(map->dev->of_node,
  266. chip->num_irqs, irq_base, 0,
  267. &regmap_domain_ops, d);
  268. else
  269. d->domain = irq_domain_add_linear(map->dev->of_node,
  270. chip->num_irqs,
  271. &regmap_domain_ops, d);
  272. if (!d->domain) {
  273. dev_err(map->dev, "Failed to create IRQ domain\n");
  274. ret = -ENOMEM;
  275. goto err_alloc;
  276. }
  277. ret = request_threaded_irq(irq, NULL, regmap_irq_thread, irq_flags,
  278. chip->name, d);
  279. if (ret != 0) {
  280. dev_err(map->dev, "Failed to request IRQ %d: %d\n", irq, ret);
  281. goto err_domain;
  282. }
  283. return 0;
  284. err_domain:
  285. /* Should really dispose of the domain but... */
  286. err_alloc:
  287. kfree(d->wake_buf);
  288. kfree(d->mask_buf_def);
  289. kfree(d->mask_buf);
  290. kfree(d->status_buf);
  291. kfree(d);
  292. return ret;
  293. }
  294. EXPORT_SYMBOL_GPL(regmap_add_irq_chip);
  295. /**
  296. * regmap_del_irq_chip(): Stop interrupt handling for a regmap IRQ chip
  297. *
  298. * @irq: Primary IRQ for the device
  299. * @d: regmap_irq_chip_data allocated by regmap_add_irq_chip()
  300. */
  301. void regmap_del_irq_chip(int irq, struct regmap_irq_chip_data *d)
  302. {
  303. if (!d)
  304. return;
  305. free_irq(irq, d);
  306. /* We should unmap the domain but... */
  307. kfree(d->wake_buf);
  308. kfree(d->mask_buf_def);
  309. kfree(d->mask_buf);
  310. kfree(d->status_buf);
  311. kfree(d);
  312. }
  313. EXPORT_SYMBOL_GPL(regmap_del_irq_chip);
  314. /**
  315. * regmap_irq_chip_get_base(): Retrieve interrupt base for a regmap IRQ chip
  316. *
  317. * Useful for drivers to request their own IRQs.
  318. *
  319. * @data: regmap_irq controller to operate on.
  320. */
  321. int regmap_irq_chip_get_base(struct regmap_irq_chip_data *data)
  322. {
  323. WARN_ON(!data->irq_base);
  324. return data->irq_base;
  325. }
  326. EXPORT_SYMBOL_GPL(regmap_irq_chip_get_base);
  327. /**
  328. * regmap_irq_get_virq(): Map an interrupt on a chip to a virtual IRQ
  329. *
  330. * Useful for drivers to request their own IRQs.
  331. *
  332. * @data: regmap_irq controller to operate on.
  333. * @irq: index of the interrupt requested in the chip IRQs
  334. */
  335. int regmap_irq_get_virq(struct regmap_irq_chip_data *data, int irq)
  336. {
  337. /* Handle holes in the IRQ list */
  338. if (!data->chip->irqs[irq].mask)
  339. return -EINVAL;
  340. return irq_create_mapping(data->domain, irq);
  341. }
  342. EXPORT_SYMBOL_GPL(regmap_irq_get_virq);