pata_arasan_cf.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953
  1. /*
  2. * drivers/ata/pata_arasan_cf.c
  3. *
  4. * Arasan Compact Flash host controller source file
  5. *
  6. * Copyright (C) 2011 ST Microelectronics
  7. * Viresh Kumar <viresh.linux@gmail.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. /*
  14. * The Arasan CompactFlash Device Controller IP core has three basic modes of
  15. * operation: PC card ATA using I/O mode, PC card ATA using memory mode, PC card
  16. * ATA using true IDE modes. This driver supports only True IDE mode currently.
  17. *
  18. * Arasan CF Controller shares global irq register with Arasan XD Controller.
  19. *
  20. * Tested on arch/arm/mach-spear13xx
  21. */
  22. #include <linux/ata.h>
  23. #include <linux/clk.h>
  24. #include <linux/completion.h>
  25. #include <linux/delay.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/io.h>
  28. #include <linux/irq.h>
  29. #include <linux/kernel.h>
  30. #include <linux/libata.h>
  31. #include <linux/module.h>
  32. #include <linux/pata_arasan_cf_data.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/pm.h>
  35. #include <linux/slab.h>
  36. #include <linux/spinlock.h>
  37. #include <linux/types.h>
  38. #include <linux/workqueue.h>
  39. #define DRIVER_NAME "arasan_cf"
  40. #define TIMEOUT msecs_to_jiffies(3000)
  41. /* Registers */
  42. /* CompactFlash Interface Status */
  43. #define CFI_STS 0x000
  44. #define STS_CHG (1)
  45. #define BIN_AUDIO_OUT (1 << 1)
  46. #define CARD_DETECT1 (1 << 2)
  47. #define CARD_DETECT2 (1 << 3)
  48. #define INP_ACK (1 << 4)
  49. #define CARD_READY (1 << 5)
  50. #define IO_READY (1 << 6)
  51. #define B16_IO_PORT_SEL (1 << 7)
  52. /* IRQ */
  53. #define IRQ_STS 0x004
  54. /* Interrupt Enable */
  55. #define IRQ_EN 0x008
  56. #define CARD_DETECT_IRQ (1)
  57. #define STATUS_CHNG_IRQ (1 << 1)
  58. #define MEM_MODE_IRQ (1 << 2)
  59. #define IO_MODE_IRQ (1 << 3)
  60. #define TRUE_IDE_MODE_IRQ (1 << 8)
  61. #define PIO_XFER_ERR_IRQ (1 << 9)
  62. #define BUF_AVAIL_IRQ (1 << 10)
  63. #define XFER_DONE_IRQ (1 << 11)
  64. #define IGNORED_IRQS (STATUS_CHNG_IRQ | MEM_MODE_IRQ | IO_MODE_IRQ |\
  65. TRUE_IDE_MODE_IRQ)
  66. #define TRUE_IDE_IRQS (CARD_DETECT_IRQ | PIO_XFER_ERR_IRQ |\
  67. BUF_AVAIL_IRQ | XFER_DONE_IRQ)
  68. /* Operation Mode */
  69. #define OP_MODE 0x00C
  70. #define CARD_MODE_MASK (0x3)
  71. #define MEM_MODE (0x0)
  72. #define IO_MODE (0x1)
  73. #define TRUE_IDE_MODE (0x2)
  74. #define CARD_TYPE_MASK (1 << 2)
  75. #define CF_CARD (0)
  76. #define CF_PLUS_CARD (1 << 2)
  77. #define CARD_RESET (1 << 3)
  78. #define CFHOST_ENB (1 << 4)
  79. #define OUTPUTS_TRISTATE (1 << 5)
  80. #define ULTRA_DMA_ENB (1 << 8)
  81. #define MULTI_WORD_DMA_ENB (1 << 9)
  82. #define DRQ_BLOCK_SIZE_MASK (0x3 << 11)
  83. #define DRQ_BLOCK_SIZE_512 (0)
  84. #define DRQ_BLOCK_SIZE_1024 (1 << 11)
  85. #define DRQ_BLOCK_SIZE_2048 (2 << 11)
  86. #define DRQ_BLOCK_SIZE_4096 (3 << 11)
  87. /* CF Interface Clock Configuration */
  88. #define CLK_CFG 0x010
  89. #define CF_IF_CLK_MASK (0XF)
  90. /* CF Timing Mode Configuration */
  91. #define TM_CFG 0x014
  92. #define MEM_MODE_TIMING_MASK (0x3)
  93. #define MEM_MODE_TIMING_250NS (0x0)
  94. #define MEM_MODE_TIMING_120NS (0x1)
  95. #define MEM_MODE_TIMING_100NS (0x2)
  96. #define MEM_MODE_TIMING_80NS (0x3)
  97. #define IO_MODE_TIMING_MASK (0x3 << 2)
  98. #define IO_MODE_TIMING_250NS (0x0 << 2)
  99. #define IO_MODE_TIMING_120NS (0x1 << 2)
  100. #define IO_MODE_TIMING_100NS (0x2 << 2)
  101. #define IO_MODE_TIMING_80NS (0x3 << 2)
  102. #define TRUEIDE_PIO_TIMING_MASK (0x7 << 4)
  103. #define TRUEIDE_PIO_TIMING_SHIFT 4
  104. #define TRUEIDE_MWORD_DMA_TIMING_MASK (0x7 << 7)
  105. #define TRUEIDE_MWORD_DMA_TIMING_SHIFT 7
  106. #define ULTRA_DMA_TIMING_MASK (0x7 << 10)
  107. #define ULTRA_DMA_TIMING_SHIFT 10
  108. /* CF Transfer Address */
  109. #define XFER_ADDR 0x014
  110. #define XFER_ADDR_MASK (0x7FF)
  111. #define MAX_XFER_COUNT 0x20000u
  112. /* Transfer Control */
  113. #define XFER_CTR 0x01C
  114. #define XFER_COUNT_MASK (0x3FFFF)
  115. #define ADDR_INC_DISABLE (1 << 24)
  116. #define XFER_WIDTH_MASK (1 << 25)
  117. #define XFER_WIDTH_8B (0)
  118. #define XFER_WIDTH_16B (1 << 25)
  119. #define MEM_TYPE_MASK (1 << 26)
  120. #define MEM_TYPE_COMMON (0)
  121. #define MEM_TYPE_ATTRIBUTE (1 << 26)
  122. #define MEM_IO_XFER_MASK (1 << 27)
  123. #define MEM_XFER (0)
  124. #define IO_XFER (1 << 27)
  125. #define DMA_XFER_MODE (1 << 28)
  126. #define AHB_BUS_NORMAL_PIO_OPRTN (~(1 << 29))
  127. #define XFER_DIR_MASK (1 << 30)
  128. #define XFER_READ (0)
  129. #define XFER_WRITE (1 << 30)
  130. #define XFER_START (1 << 31)
  131. /* Write Data Port */
  132. #define WRITE_PORT 0x024
  133. /* Read Data Port */
  134. #define READ_PORT 0x028
  135. /* ATA Data Port */
  136. #define ATA_DATA_PORT 0x030
  137. #define ATA_DATA_PORT_MASK (0xFFFF)
  138. /* ATA Error/Features */
  139. #define ATA_ERR_FTR 0x034
  140. /* ATA Sector Count */
  141. #define ATA_SC 0x038
  142. /* ATA Sector Number */
  143. #define ATA_SN 0x03C
  144. /* ATA Cylinder Low */
  145. #define ATA_CL 0x040
  146. /* ATA Cylinder High */
  147. #define ATA_CH 0x044
  148. /* ATA Select Card/Head */
  149. #define ATA_SH 0x048
  150. /* ATA Status-Command */
  151. #define ATA_STS_CMD 0x04C
  152. /* ATA Alternate Status/Device Control */
  153. #define ATA_ASTS_DCTR 0x050
  154. /* Extended Write Data Port 0x200-0x3FC */
  155. #define EXT_WRITE_PORT 0x200
  156. /* Extended Read Data Port 0x400-0x5FC */
  157. #define EXT_READ_PORT 0x400
  158. #define FIFO_SIZE 0x200u
  159. /* Global Interrupt Status */
  160. #define GIRQ_STS 0x800
  161. /* Global Interrupt Status enable */
  162. #define GIRQ_STS_EN 0x804
  163. /* Global Interrupt Signal enable */
  164. #define GIRQ_SGN_EN 0x808
  165. #define GIRQ_CF (1)
  166. #define GIRQ_XD (1 << 1)
  167. /* Compact Flash Controller Dev Structure */
  168. struct arasan_cf_dev {
  169. /* pointer to ata_host structure */
  170. struct ata_host *host;
  171. /* clk structure */
  172. struct clk *clk;
  173. /* physical base address of controller */
  174. dma_addr_t pbase;
  175. /* virtual base address of controller */
  176. void __iomem *vbase;
  177. /* irq number*/
  178. int irq;
  179. /* status to be updated to framework regarding DMA transfer */
  180. u8 dma_status;
  181. /* Card is present or Not */
  182. u8 card_present;
  183. /* dma specific */
  184. /* Completion for transfer complete interrupt from controller */
  185. struct completion cf_completion;
  186. /* Completion for DMA transfer complete. */
  187. struct completion dma_completion;
  188. /* Dma channel allocated */
  189. struct dma_chan *dma_chan;
  190. /* Mask for DMA transfers */
  191. dma_cap_mask_t mask;
  192. /* dma channel private data */
  193. void *dma_priv;
  194. /* DMA transfer work */
  195. struct work_struct work;
  196. /* DMA delayed finish work */
  197. struct delayed_work dwork;
  198. /* qc to be transferred using DMA */
  199. struct ata_queued_cmd *qc;
  200. };
  201. static struct scsi_host_template arasan_cf_sht = {
  202. ATA_BASE_SHT(DRIVER_NAME),
  203. .sg_tablesize = SG_NONE,
  204. .dma_boundary = 0xFFFFFFFFUL,
  205. };
  206. static void cf_dumpregs(struct arasan_cf_dev *acdev)
  207. {
  208. struct device *dev = acdev->host->dev;
  209. dev_dbg(dev, ": =========== REGISTER DUMP ===========");
  210. dev_dbg(dev, ": CFI_STS: %x", readl(acdev->vbase + CFI_STS));
  211. dev_dbg(dev, ": IRQ_STS: %x", readl(acdev->vbase + IRQ_STS));
  212. dev_dbg(dev, ": IRQ_EN: %x", readl(acdev->vbase + IRQ_EN));
  213. dev_dbg(dev, ": OP_MODE: %x", readl(acdev->vbase + OP_MODE));
  214. dev_dbg(dev, ": CLK_CFG: %x", readl(acdev->vbase + CLK_CFG));
  215. dev_dbg(dev, ": TM_CFG: %x", readl(acdev->vbase + TM_CFG));
  216. dev_dbg(dev, ": XFER_CTR: %x", readl(acdev->vbase + XFER_CTR));
  217. dev_dbg(dev, ": GIRQ_STS: %x", readl(acdev->vbase + GIRQ_STS));
  218. dev_dbg(dev, ": GIRQ_STS_EN: %x", readl(acdev->vbase + GIRQ_STS_EN));
  219. dev_dbg(dev, ": GIRQ_SGN_EN: %x", readl(acdev->vbase + GIRQ_SGN_EN));
  220. dev_dbg(dev, ": =====================================");
  221. }
  222. /* Enable/Disable global interrupts shared between CF and XD ctrlr. */
  223. static void cf_ginterrupt_enable(struct arasan_cf_dev *acdev, bool enable)
  224. {
  225. /* enable should be 0 or 1 */
  226. writel(enable, acdev->vbase + GIRQ_STS_EN);
  227. writel(enable, acdev->vbase + GIRQ_SGN_EN);
  228. }
  229. /* Enable/Disable CF interrupts */
  230. static inline void
  231. cf_interrupt_enable(struct arasan_cf_dev *acdev, u32 mask, bool enable)
  232. {
  233. u32 val = readl(acdev->vbase + IRQ_EN);
  234. /* clear & enable/disable irqs */
  235. if (enable) {
  236. writel(mask, acdev->vbase + IRQ_STS);
  237. writel(val | mask, acdev->vbase + IRQ_EN);
  238. } else
  239. writel(val & ~mask, acdev->vbase + IRQ_EN);
  240. }
  241. static inline void cf_card_reset(struct arasan_cf_dev *acdev)
  242. {
  243. u32 val = readl(acdev->vbase + OP_MODE);
  244. writel(val | CARD_RESET, acdev->vbase + OP_MODE);
  245. udelay(200);
  246. writel(val & ~CARD_RESET, acdev->vbase + OP_MODE);
  247. }
  248. static inline void cf_ctrl_reset(struct arasan_cf_dev *acdev)
  249. {
  250. writel(readl(acdev->vbase + OP_MODE) & ~CFHOST_ENB,
  251. acdev->vbase + OP_MODE);
  252. writel(readl(acdev->vbase + OP_MODE) | CFHOST_ENB,
  253. acdev->vbase + OP_MODE);
  254. }
  255. static void cf_card_detect(struct arasan_cf_dev *acdev, bool hotplugged)
  256. {
  257. struct ata_port *ap = acdev->host->ports[0];
  258. struct ata_eh_info *ehi = &ap->link.eh_info;
  259. u32 val = readl(acdev->vbase + CFI_STS);
  260. /* Both CD1 & CD2 should be low if card inserted completely */
  261. if (!(val & (CARD_DETECT1 | CARD_DETECT2))) {
  262. if (acdev->card_present)
  263. return;
  264. acdev->card_present = 1;
  265. cf_card_reset(acdev);
  266. } else {
  267. if (!acdev->card_present)
  268. return;
  269. acdev->card_present = 0;
  270. }
  271. if (hotplugged) {
  272. ata_ehi_hotplugged(ehi);
  273. ata_port_freeze(ap);
  274. }
  275. }
  276. static int cf_init(struct arasan_cf_dev *acdev)
  277. {
  278. struct arasan_cf_pdata *pdata = dev_get_platdata(acdev->host->dev);
  279. unsigned long flags;
  280. int ret = 0;
  281. ret = clk_enable(acdev->clk);
  282. if (ret) {
  283. dev_dbg(acdev->host->dev, "clock enable failed");
  284. return ret;
  285. }
  286. spin_lock_irqsave(&acdev->host->lock, flags);
  287. /* configure CF interface clock */
  288. writel((pdata->cf_if_clk <= CF_IF_CLK_200M) ? pdata->cf_if_clk :
  289. CF_IF_CLK_166M, acdev->vbase + CLK_CFG);
  290. writel(TRUE_IDE_MODE | CFHOST_ENB, acdev->vbase + OP_MODE);
  291. cf_interrupt_enable(acdev, CARD_DETECT_IRQ, 1);
  292. cf_ginterrupt_enable(acdev, 1);
  293. spin_unlock_irqrestore(&acdev->host->lock, flags);
  294. return ret;
  295. }
  296. static void cf_exit(struct arasan_cf_dev *acdev)
  297. {
  298. unsigned long flags;
  299. spin_lock_irqsave(&acdev->host->lock, flags);
  300. cf_ginterrupt_enable(acdev, 0);
  301. cf_interrupt_enable(acdev, TRUE_IDE_IRQS, 0);
  302. cf_card_reset(acdev);
  303. writel(readl(acdev->vbase + OP_MODE) & ~CFHOST_ENB,
  304. acdev->vbase + OP_MODE);
  305. spin_unlock_irqrestore(&acdev->host->lock, flags);
  306. clk_disable(acdev->clk);
  307. }
  308. static void dma_callback(void *dev)
  309. {
  310. struct arasan_cf_dev *acdev = (struct arasan_cf_dev *) dev;
  311. complete(&acdev->dma_completion);
  312. }
  313. static bool filter(struct dma_chan *chan, void *slave)
  314. {
  315. chan->private = slave;
  316. return true;
  317. }
  318. static inline void dma_complete(struct arasan_cf_dev *acdev)
  319. {
  320. struct ata_queued_cmd *qc = acdev->qc;
  321. unsigned long flags;
  322. acdev->qc = NULL;
  323. ata_sff_interrupt(acdev->irq, acdev->host);
  324. spin_lock_irqsave(&acdev->host->lock, flags);
  325. if (unlikely(qc->err_mask) && ata_is_dma(qc->tf.protocol))
  326. ata_ehi_push_desc(&qc->ap->link.eh_info, "DMA Failed: Timeout");
  327. spin_unlock_irqrestore(&acdev->host->lock, flags);
  328. }
  329. static inline int wait4buf(struct arasan_cf_dev *acdev)
  330. {
  331. if (!wait_for_completion_timeout(&acdev->cf_completion, TIMEOUT)) {
  332. u32 rw = acdev->qc->tf.flags & ATA_TFLAG_WRITE;
  333. dev_err(acdev->host->dev, "%s TimeOut", rw ? "write" : "read");
  334. return -ETIMEDOUT;
  335. }
  336. /* Check if PIO Error interrupt has occurred */
  337. if (acdev->dma_status & ATA_DMA_ERR)
  338. return -EAGAIN;
  339. return 0;
  340. }
  341. static int
  342. dma_xfer(struct arasan_cf_dev *acdev, dma_addr_t src, dma_addr_t dest, u32 len)
  343. {
  344. struct dma_async_tx_descriptor *tx;
  345. struct dma_chan *chan = acdev->dma_chan;
  346. dma_cookie_t cookie;
  347. unsigned long flags = DMA_PREP_INTERRUPT | DMA_COMPL_SKIP_SRC_UNMAP |
  348. DMA_COMPL_SKIP_DEST_UNMAP;
  349. int ret = 0;
  350. tx = chan->device->device_prep_dma_memcpy(chan, dest, src, len, flags);
  351. if (!tx) {
  352. dev_err(acdev->host->dev, "device_prep_dma_memcpy failed\n");
  353. return -EAGAIN;
  354. }
  355. tx->callback = dma_callback;
  356. tx->callback_param = acdev;
  357. cookie = tx->tx_submit(tx);
  358. ret = dma_submit_error(cookie);
  359. if (ret) {
  360. dev_err(acdev->host->dev, "dma_submit_error\n");
  361. return ret;
  362. }
  363. chan->device->device_issue_pending(chan);
  364. /* Wait for DMA to complete */
  365. if (!wait_for_completion_timeout(&acdev->dma_completion, TIMEOUT)) {
  366. chan->device->device_control(chan, DMA_TERMINATE_ALL, 0);
  367. dev_err(acdev->host->dev, "wait_for_completion_timeout\n");
  368. return -ETIMEDOUT;
  369. }
  370. return ret;
  371. }
  372. static int sg_xfer(struct arasan_cf_dev *acdev, struct scatterlist *sg)
  373. {
  374. dma_addr_t dest = 0, src = 0;
  375. u32 xfer_cnt, sglen, dma_len, xfer_ctr;
  376. u32 write = acdev->qc->tf.flags & ATA_TFLAG_WRITE;
  377. unsigned long flags;
  378. int ret = 0;
  379. sglen = sg_dma_len(sg);
  380. if (write) {
  381. src = sg_dma_address(sg);
  382. dest = acdev->pbase + EXT_WRITE_PORT;
  383. } else {
  384. dest = sg_dma_address(sg);
  385. src = acdev->pbase + EXT_READ_PORT;
  386. }
  387. /*
  388. * For each sg:
  389. * MAX_XFER_COUNT data will be transferred before we get transfer
  390. * complete interrupt. Between after FIFO_SIZE data
  391. * buffer available interrupt will be generated. At this time we will
  392. * fill FIFO again: max FIFO_SIZE data.
  393. */
  394. while (sglen) {
  395. xfer_cnt = min(sglen, MAX_XFER_COUNT);
  396. spin_lock_irqsave(&acdev->host->lock, flags);
  397. xfer_ctr = readl(acdev->vbase + XFER_CTR) &
  398. ~XFER_COUNT_MASK;
  399. writel(xfer_ctr | xfer_cnt | XFER_START,
  400. acdev->vbase + XFER_CTR);
  401. spin_unlock_irqrestore(&acdev->host->lock, flags);
  402. /* continue dma xfers until current sg is completed */
  403. while (xfer_cnt) {
  404. /* wait for read to complete */
  405. if (!write) {
  406. ret = wait4buf(acdev);
  407. if (ret)
  408. goto fail;
  409. }
  410. /* read/write FIFO in chunk of FIFO_SIZE */
  411. dma_len = min(xfer_cnt, FIFO_SIZE);
  412. ret = dma_xfer(acdev, src, dest, dma_len);
  413. if (ret) {
  414. dev_err(acdev->host->dev, "dma failed");
  415. goto fail;
  416. }
  417. if (write)
  418. src += dma_len;
  419. else
  420. dest += dma_len;
  421. sglen -= dma_len;
  422. xfer_cnt -= dma_len;
  423. /* wait for write to complete */
  424. if (write) {
  425. ret = wait4buf(acdev);
  426. if (ret)
  427. goto fail;
  428. }
  429. }
  430. }
  431. fail:
  432. spin_lock_irqsave(&acdev->host->lock, flags);
  433. writel(readl(acdev->vbase + XFER_CTR) & ~XFER_START,
  434. acdev->vbase + XFER_CTR);
  435. spin_unlock_irqrestore(&acdev->host->lock, flags);
  436. return ret;
  437. }
  438. /*
  439. * This routine uses External DMA controller to read/write data to FIFO of CF
  440. * controller. There are two xfer related interrupt supported by CF controller:
  441. * - buf_avail: This interrupt is generated as soon as we have buffer of 512
  442. * bytes available for reading or empty buffer available for writing.
  443. * - xfer_done: This interrupt is generated on transfer of "xfer_size" amount of
  444. * data to/from FIFO. xfer_size is programmed in XFER_CTR register.
  445. *
  446. * Max buffer size = FIFO_SIZE = 512 Bytes.
  447. * Max xfer_size = MAX_XFER_COUNT = 256 KB.
  448. */
  449. static void data_xfer(struct work_struct *work)
  450. {
  451. struct arasan_cf_dev *acdev = container_of(work, struct arasan_cf_dev,
  452. work);
  453. struct ata_queued_cmd *qc = acdev->qc;
  454. struct scatterlist *sg;
  455. unsigned long flags;
  456. u32 temp;
  457. int ret = 0;
  458. /* request dma channels */
  459. /* dma_request_channel may sleep, so calling from process context */
  460. acdev->dma_chan = dma_request_channel(acdev->mask, filter,
  461. acdev->dma_priv);
  462. if (!acdev->dma_chan) {
  463. dev_err(acdev->host->dev, "Unable to get dma_chan\n");
  464. goto chan_request_fail;
  465. }
  466. for_each_sg(qc->sg, sg, qc->n_elem, temp) {
  467. ret = sg_xfer(acdev, sg);
  468. if (ret)
  469. break;
  470. }
  471. dma_release_channel(acdev->dma_chan);
  472. /* data xferred successfully */
  473. if (!ret) {
  474. u32 status;
  475. spin_lock_irqsave(&acdev->host->lock, flags);
  476. status = ioread8(qc->ap->ioaddr.altstatus_addr);
  477. spin_unlock_irqrestore(&acdev->host->lock, flags);
  478. if (status & (ATA_BUSY | ATA_DRQ)) {
  479. ata_sff_queue_delayed_work(&acdev->dwork, 1);
  480. return;
  481. }
  482. goto sff_intr;
  483. }
  484. cf_dumpregs(acdev);
  485. chan_request_fail:
  486. spin_lock_irqsave(&acdev->host->lock, flags);
  487. /* error when transferring data to/from memory */
  488. qc->err_mask |= AC_ERR_HOST_BUS;
  489. qc->ap->hsm_task_state = HSM_ST_ERR;
  490. cf_ctrl_reset(acdev);
  491. spin_unlock_irqrestore(qc->ap->lock, flags);
  492. sff_intr:
  493. dma_complete(acdev);
  494. }
  495. static void delayed_finish(struct work_struct *work)
  496. {
  497. struct arasan_cf_dev *acdev = container_of(work, struct arasan_cf_dev,
  498. dwork.work);
  499. struct ata_queued_cmd *qc = acdev->qc;
  500. unsigned long flags;
  501. u8 status;
  502. spin_lock_irqsave(&acdev->host->lock, flags);
  503. status = ioread8(qc->ap->ioaddr.altstatus_addr);
  504. spin_unlock_irqrestore(&acdev->host->lock, flags);
  505. if (status & (ATA_BUSY | ATA_DRQ))
  506. ata_sff_queue_delayed_work(&acdev->dwork, 1);
  507. else
  508. dma_complete(acdev);
  509. }
  510. static irqreturn_t arasan_cf_interrupt(int irq, void *dev)
  511. {
  512. struct arasan_cf_dev *acdev = ((struct ata_host *)dev)->private_data;
  513. unsigned long flags;
  514. u32 irqsts;
  515. irqsts = readl(acdev->vbase + GIRQ_STS);
  516. if (!(irqsts & GIRQ_CF))
  517. return IRQ_NONE;
  518. spin_lock_irqsave(&acdev->host->lock, flags);
  519. irqsts = readl(acdev->vbase + IRQ_STS);
  520. writel(irqsts, acdev->vbase + IRQ_STS); /* clear irqs */
  521. writel(GIRQ_CF, acdev->vbase + GIRQ_STS); /* clear girqs */
  522. /* handle only relevant interrupts */
  523. irqsts &= ~IGNORED_IRQS;
  524. if (irqsts & CARD_DETECT_IRQ) {
  525. cf_card_detect(acdev, 1);
  526. spin_unlock_irqrestore(&acdev->host->lock, flags);
  527. return IRQ_HANDLED;
  528. }
  529. if (irqsts & PIO_XFER_ERR_IRQ) {
  530. acdev->dma_status = ATA_DMA_ERR;
  531. writel(readl(acdev->vbase + XFER_CTR) & ~XFER_START,
  532. acdev->vbase + XFER_CTR);
  533. spin_unlock_irqrestore(&acdev->host->lock, flags);
  534. complete(&acdev->cf_completion);
  535. dev_err(acdev->host->dev, "pio xfer err irq\n");
  536. return IRQ_HANDLED;
  537. }
  538. spin_unlock_irqrestore(&acdev->host->lock, flags);
  539. if (irqsts & BUF_AVAIL_IRQ) {
  540. complete(&acdev->cf_completion);
  541. return IRQ_HANDLED;
  542. }
  543. if (irqsts & XFER_DONE_IRQ) {
  544. struct ata_queued_cmd *qc = acdev->qc;
  545. /* Send Complete only for write */
  546. if (qc->tf.flags & ATA_TFLAG_WRITE)
  547. complete(&acdev->cf_completion);
  548. }
  549. return IRQ_HANDLED;
  550. }
  551. static void arasan_cf_freeze(struct ata_port *ap)
  552. {
  553. struct arasan_cf_dev *acdev = ap->host->private_data;
  554. /* stop transfer and reset controller */
  555. writel(readl(acdev->vbase + XFER_CTR) & ~XFER_START,
  556. acdev->vbase + XFER_CTR);
  557. cf_ctrl_reset(acdev);
  558. acdev->dma_status = ATA_DMA_ERR;
  559. ata_sff_dma_pause(ap);
  560. ata_sff_freeze(ap);
  561. }
  562. void arasan_cf_error_handler(struct ata_port *ap)
  563. {
  564. struct arasan_cf_dev *acdev = ap->host->private_data;
  565. /*
  566. * DMA transfers using an external DMA controller may be scheduled.
  567. * Abort them before handling error. Refer data_xfer() for further
  568. * details.
  569. */
  570. cancel_work_sync(&acdev->work);
  571. cancel_delayed_work_sync(&acdev->dwork);
  572. return ata_sff_error_handler(ap);
  573. }
  574. static void arasan_cf_dma_start(struct arasan_cf_dev *acdev)
  575. {
  576. u32 xfer_ctr = readl(acdev->vbase + XFER_CTR) & ~XFER_DIR_MASK;
  577. u32 write = acdev->qc->tf.flags & ATA_TFLAG_WRITE;
  578. xfer_ctr |= write ? XFER_WRITE : XFER_READ;
  579. writel(xfer_ctr, acdev->vbase + XFER_CTR);
  580. acdev->qc->ap->ops->sff_exec_command(acdev->qc->ap, &acdev->qc->tf);
  581. ata_sff_queue_work(&acdev->work);
  582. }
  583. unsigned int arasan_cf_qc_issue(struct ata_queued_cmd *qc)
  584. {
  585. struct ata_port *ap = qc->ap;
  586. struct arasan_cf_dev *acdev = ap->host->private_data;
  587. /* defer PIO handling to sff_qc_issue */
  588. if (!ata_is_dma(qc->tf.protocol))
  589. return ata_sff_qc_issue(qc);
  590. /* select the device */
  591. ata_wait_idle(ap);
  592. ata_sff_dev_select(ap, qc->dev->devno);
  593. ata_wait_idle(ap);
  594. /* start the command */
  595. switch (qc->tf.protocol) {
  596. case ATA_PROT_DMA:
  597. WARN_ON_ONCE(qc->tf.flags & ATA_TFLAG_POLLING);
  598. ap->ops->sff_tf_load(ap, &qc->tf);
  599. acdev->dma_status = 0;
  600. acdev->qc = qc;
  601. arasan_cf_dma_start(acdev);
  602. ap->hsm_task_state = HSM_ST_LAST;
  603. break;
  604. default:
  605. WARN_ON(1);
  606. return AC_ERR_SYSTEM;
  607. }
  608. return 0;
  609. }
  610. static void arasan_cf_set_piomode(struct ata_port *ap, struct ata_device *adev)
  611. {
  612. struct arasan_cf_dev *acdev = ap->host->private_data;
  613. u8 pio = adev->pio_mode - XFER_PIO_0;
  614. unsigned long flags;
  615. u32 val;
  616. /* Arasan ctrl supports Mode0 -> Mode6 */
  617. if (pio > 6) {
  618. dev_err(ap->dev, "Unknown PIO mode\n");
  619. return;
  620. }
  621. spin_lock_irqsave(&acdev->host->lock, flags);
  622. val = readl(acdev->vbase + OP_MODE) &
  623. ~(ULTRA_DMA_ENB | MULTI_WORD_DMA_ENB | DRQ_BLOCK_SIZE_MASK);
  624. writel(val, acdev->vbase + OP_MODE);
  625. val = readl(acdev->vbase + TM_CFG) & ~TRUEIDE_PIO_TIMING_MASK;
  626. val |= pio << TRUEIDE_PIO_TIMING_SHIFT;
  627. writel(val, acdev->vbase + TM_CFG);
  628. cf_interrupt_enable(acdev, BUF_AVAIL_IRQ | XFER_DONE_IRQ, 0);
  629. cf_interrupt_enable(acdev, PIO_XFER_ERR_IRQ, 1);
  630. spin_unlock_irqrestore(&acdev->host->lock, flags);
  631. }
  632. static void arasan_cf_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  633. {
  634. struct arasan_cf_dev *acdev = ap->host->private_data;
  635. u32 opmode, tmcfg, dma_mode = adev->dma_mode;
  636. unsigned long flags;
  637. spin_lock_irqsave(&acdev->host->lock, flags);
  638. opmode = readl(acdev->vbase + OP_MODE) &
  639. ~(MULTI_WORD_DMA_ENB | ULTRA_DMA_ENB);
  640. tmcfg = readl(acdev->vbase + TM_CFG);
  641. if ((dma_mode >= XFER_UDMA_0) && (dma_mode <= XFER_UDMA_6)) {
  642. opmode |= ULTRA_DMA_ENB;
  643. tmcfg &= ~ULTRA_DMA_TIMING_MASK;
  644. tmcfg |= (dma_mode - XFER_UDMA_0) << ULTRA_DMA_TIMING_SHIFT;
  645. } else if ((dma_mode >= XFER_MW_DMA_0) && (dma_mode <= XFER_MW_DMA_4)) {
  646. opmode |= MULTI_WORD_DMA_ENB;
  647. tmcfg &= ~TRUEIDE_MWORD_DMA_TIMING_MASK;
  648. tmcfg |= (dma_mode - XFER_MW_DMA_0) <<
  649. TRUEIDE_MWORD_DMA_TIMING_SHIFT;
  650. } else {
  651. dev_err(ap->dev, "Unknown DMA mode\n");
  652. spin_unlock_irqrestore(&acdev->host->lock, flags);
  653. return;
  654. }
  655. writel(opmode, acdev->vbase + OP_MODE);
  656. writel(tmcfg, acdev->vbase + TM_CFG);
  657. writel(DMA_XFER_MODE, acdev->vbase + XFER_CTR);
  658. cf_interrupt_enable(acdev, PIO_XFER_ERR_IRQ, 0);
  659. cf_interrupt_enable(acdev, BUF_AVAIL_IRQ | XFER_DONE_IRQ, 1);
  660. spin_unlock_irqrestore(&acdev->host->lock, flags);
  661. }
  662. static struct ata_port_operations arasan_cf_ops = {
  663. .inherits = &ata_sff_port_ops,
  664. .freeze = arasan_cf_freeze,
  665. .error_handler = arasan_cf_error_handler,
  666. .qc_issue = arasan_cf_qc_issue,
  667. .set_piomode = arasan_cf_set_piomode,
  668. .set_dmamode = arasan_cf_set_dmamode,
  669. };
  670. static int __devinit arasan_cf_probe(struct platform_device *pdev)
  671. {
  672. struct arasan_cf_dev *acdev;
  673. struct arasan_cf_pdata *pdata = dev_get_platdata(&pdev->dev);
  674. struct ata_host *host;
  675. struct ata_port *ap;
  676. struct resource *res;
  677. irq_handler_t irq_handler = NULL;
  678. int ret = 0;
  679. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  680. if (!res)
  681. return -EINVAL;
  682. if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res),
  683. DRIVER_NAME)) {
  684. dev_warn(&pdev->dev, "Failed to get memory region resource\n");
  685. return -ENOENT;
  686. }
  687. acdev = devm_kzalloc(&pdev->dev, sizeof(*acdev), GFP_KERNEL);
  688. if (!acdev) {
  689. dev_warn(&pdev->dev, "kzalloc fail\n");
  690. return -ENOMEM;
  691. }
  692. /* if irq is 0, support only PIO */
  693. acdev->irq = platform_get_irq(pdev, 0);
  694. if (acdev->irq)
  695. irq_handler = arasan_cf_interrupt;
  696. else
  697. pdata->quirk |= CF_BROKEN_MWDMA | CF_BROKEN_UDMA;
  698. acdev->pbase = res->start;
  699. acdev->vbase = devm_ioremap_nocache(&pdev->dev, res->start,
  700. resource_size(res));
  701. if (!acdev->vbase) {
  702. dev_warn(&pdev->dev, "ioremap fail\n");
  703. return -ENOMEM;
  704. }
  705. acdev->clk = clk_get(&pdev->dev, NULL);
  706. if (IS_ERR(acdev->clk)) {
  707. dev_warn(&pdev->dev, "Clock not found\n");
  708. return PTR_ERR(acdev->clk);
  709. }
  710. /* allocate host */
  711. host = ata_host_alloc(&pdev->dev, 1);
  712. if (!host) {
  713. ret = -ENOMEM;
  714. dev_warn(&pdev->dev, "alloc host fail\n");
  715. goto free_clk;
  716. }
  717. ap = host->ports[0];
  718. host->private_data = acdev;
  719. acdev->host = host;
  720. ap->ops = &arasan_cf_ops;
  721. ap->pio_mask = ATA_PIO6;
  722. ap->mwdma_mask = ATA_MWDMA4;
  723. ap->udma_mask = ATA_UDMA6;
  724. init_completion(&acdev->cf_completion);
  725. init_completion(&acdev->dma_completion);
  726. INIT_WORK(&acdev->work, data_xfer);
  727. INIT_DELAYED_WORK(&acdev->dwork, delayed_finish);
  728. dma_cap_set(DMA_MEMCPY, acdev->mask);
  729. acdev->dma_priv = pdata->dma_priv;
  730. /* Handle platform specific quirks */
  731. if (pdata->quirk) {
  732. if (pdata->quirk & CF_BROKEN_PIO) {
  733. ap->ops->set_piomode = NULL;
  734. ap->pio_mask = 0;
  735. }
  736. if (pdata->quirk & CF_BROKEN_MWDMA)
  737. ap->mwdma_mask = 0;
  738. if (pdata->quirk & CF_BROKEN_UDMA)
  739. ap->udma_mask = 0;
  740. }
  741. ap->flags |= ATA_FLAG_PIO_POLLING | ATA_FLAG_NO_ATAPI;
  742. ap->ioaddr.cmd_addr = acdev->vbase + ATA_DATA_PORT;
  743. ap->ioaddr.data_addr = acdev->vbase + ATA_DATA_PORT;
  744. ap->ioaddr.error_addr = acdev->vbase + ATA_ERR_FTR;
  745. ap->ioaddr.feature_addr = acdev->vbase + ATA_ERR_FTR;
  746. ap->ioaddr.nsect_addr = acdev->vbase + ATA_SC;
  747. ap->ioaddr.lbal_addr = acdev->vbase + ATA_SN;
  748. ap->ioaddr.lbam_addr = acdev->vbase + ATA_CL;
  749. ap->ioaddr.lbah_addr = acdev->vbase + ATA_CH;
  750. ap->ioaddr.device_addr = acdev->vbase + ATA_SH;
  751. ap->ioaddr.status_addr = acdev->vbase + ATA_STS_CMD;
  752. ap->ioaddr.command_addr = acdev->vbase + ATA_STS_CMD;
  753. ap->ioaddr.altstatus_addr = acdev->vbase + ATA_ASTS_DCTR;
  754. ap->ioaddr.ctl_addr = acdev->vbase + ATA_ASTS_DCTR;
  755. ata_port_desc(ap, "phy_addr %llx virt_addr %p",
  756. (unsigned long long) res->start, acdev->vbase);
  757. ret = cf_init(acdev);
  758. if (ret)
  759. goto free_clk;
  760. cf_card_detect(acdev, 0);
  761. return ata_host_activate(host, acdev->irq, irq_handler, 0,
  762. &arasan_cf_sht);
  763. free_clk:
  764. clk_put(acdev->clk);
  765. return ret;
  766. }
  767. static int __devexit arasan_cf_remove(struct platform_device *pdev)
  768. {
  769. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  770. struct arasan_cf_dev *acdev = host->ports[0]->private_data;
  771. ata_host_detach(host);
  772. cf_exit(acdev);
  773. clk_put(acdev->clk);
  774. return 0;
  775. }
  776. #ifdef CONFIG_PM
  777. static int arasan_cf_suspend(struct device *dev)
  778. {
  779. struct ata_host *host = dev_get_drvdata(dev);
  780. struct arasan_cf_dev *acdev = host->ports[0]->private_data;
  781. if (acdev->dma_chan)
  782. acdev->dma_chan->device->device_control(acdev->dma_chan,
  783. DMA_TERMINATE_ALL, 0);
  784. cf_exit(acdev);
  785. return ata_host_suspend(host, PMSG_SUSPEND);
  786. }
  787. static int arasan_cf_resume(struct device *dev)
  788. {
  789. struct ata_host *host = dev_get_drvdata(dev);
  790. struct arasan_cf_dev *acdev = host->ports[0]->private_data;
  791. cf_init(acdev);
  792. ata_host_resume(host);
  793. return 0;
  794. }
  795. #endif
  796. static SIMPLE_DEV_PM_OPS(arasan_cf_pm_ops, arasan_cf_suspend, arasan_cf_resume);
  797. static struct platform_driver arasan_cf_driver = {
  798. .probe = arasan_cf_probe,
  799. .remove = __devexit_p(arasan_cf_remove),
  800. .driver = {
  801. .name = DRIVER_NAME,
  802. .owner = THIS_MODULE,
  803. .pm = &arasan_cf_pm_ops,
  804. },
  805. };
  806. module_platform_driver(arasan_cf_driver);
  807. MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");
  808. MODULE_DESCRIPTION("Arasan ATA Compact Flash driver");
  809. MODULE_LICENSE("GPL");
  810. MODULE_ALIAS("platform:" DRIVER_NAME);