mce.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410
  1. /*
  2. * Machine check handler.
  3. *
  4. * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
  5. * Rest from unknown author(s).
  6. * 2004 Andi Kleen. Rewrote most of it.
  7. * Copyright 2008 Intel Corporation
  8. * Author: Andi Kleen
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/thread_info.h>
  12. #include <linux/capability.h>
  13. #include <linux/miscdevice.h>
  14. #include <linux/ratelimit.h>
  15. #include <linux/kallsyms.h>
  16. #include <linux/rcupdate.h>
  17. #include <linux/kobject.h>
  18. #include <linux/uaccess.h>
  19. #include <linux/kdebug.h>
  20. #include <linux/kernel.h>
  21. #include <linux/percpu.h>
  22. #include <linux/string.h>
  23. #include <linux/device.h>
  24. #include <linux/syscore_ops.h>
  25. #include <linux/delay.h>
  26. #include <linux/ctype.h>
  27. #include <linux/sched.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/types.h>
  30. #include <linux/slab.h>
  31. #include <linux/init.h>
  32. #include <linux/kmod.h>
  33. #include <linux/poll.h>
  34. #include <linux/nmi.h>
  35. #include <linux/cpu.h>
  36. #include <linux/smp.h>
  37. #include <linux/fs.h>
  38. #include <linux/mm.h>
  39. #include <linux/debugfs.h>
  40. #include <linux/irq_work.h>
  41. #include <linux/export.h>
  42. #include <asm/processor.h>
  43. #include <asm/mce.h>
  44. #include <asm/msr.h>
  45. #include "mce-internal.h"
  46. static DEFINE_MUTEX(mce_chrdev_read_mutex);
  47. #define rcu_dereference_check_mce(p) \
  48. rcu_dereference_index_check((p), \
  49. rcu_read_lock_sched_held() || \
  50. lockdep_is_held(&mce_chrdev_read_mutex))
  51. #define CREATE_TRACE_POINTS
  52. #include <trace/events/mce.h>
  53. int mce_disabled __read_mostly;
  54. #define SPINUNIT 100 /* 100ns */
  55. atomic_t mce_entry;
  56. DEFINE_PER_CPU(unsigned, mce_exception_count);
  57. /*
  58. * Tolerant levels:
  59. * 0: always panic on uncorrected errors, log corrected errors
  60. * 1: panic or SIGBUS on uncorrected errors, log corrected errors
  61. * 2: SIGBUS or log uncorrected errors (if possible), log corrected errors
  62. * 3: never panic or SIGBUS, log all errors (for testing only)
  63. */
  64. static int tolerant __read_mostly = 1;
  65. static int banks __read_mostly;
  66. static int rip_msr __read_mostly;
  67. static int mce_bootlog __read_mostly = -1;
  68. static int monarch_timeout __read_mostly = -1;
  69. static int mce_panic_timeout __read_mostly;
  70. static int mce_dont_log_ce __read_mostly;
  71. int mce_cmci_disabled __read_mostly;
  72. int mce_ignore_ce __read_mostly;
  73. int mce_ser __read_mostly;
  74. struct mce_bank *mce_banks __read_mostly;
  75. /* User mode helper program triggered by machine check event */
  76. static unsigned long mce_need_notify;
  77. static char mce_helper[128];
  78. static char *mce_helper_argv[2] = { mce_helper, NULL };
  79. static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);
  80. static DEFINE_PER_CPU(struct mce, mces_seen);
  81. static int cpu_missing;
  82. /* MCA banks polled by the period polling timer for corrected events */
  83. DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
  84. [0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
  85. };
  86. static DEFINE_PER_CPU(struct work_struct, mce_work);
  87. /*
  88. * CPU/chipset specific EDAC code can register a notifier call here to print
  89. * MCE errors in a human-readable form.
  90. */
  91. ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
  92. /* Do initial initialization of a struct mce */
  93. void mce_setup(struct mce *m)
  94. {
  95. memset(m, 0, sizeof(struct mce));
  96. m->cpu = m->extcpu = smp_processor_id();
  97. rdtscll(m->tsc);
  98. /* We hope get_seconds stays lockless */
  99. m->time = get_seconds();
  100. m->cpuvendor = boot_cpu_data.x86_vendor;
  101. m->cpuid = cpuid_eax(1);
  102. m->socketid = cpu_data(m->extcpu).phys_proc_id;
  103. m->apicid = cpu_data(m->extcpu).initial_apicid;
  104. rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
  105. }
  106. DEFINE_PER_CPU(struct mce, injectm);
  107. EXPORT_PER_CPU_SYMBOL_GPL(injectm);
  108. /*
  109. * Lockless MCE logging infrastructure.
  110. * This avoids deadlocks on printk locks without having to break locks. Also
  111. * separate MCEs from kernel messages to avoid bogus bug reports.
  112. */
  113. static struct mce_log mcelog = {
  114. .signature = MCE_LOG_SIGNATURE,
  115. .len = MCE_LOG_LEN,
  116. .recordlen = sizeof(struct mce),
  117. };
  118. void mce_log(struct mce *mce)
  119. {
  120. unsigned next, entry;
  121. int ret = 0;
  122. /* Emit the trace record: */
  123. trace_mce_record(mce);
  124. ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce);
  125. if (ret == NOTIFY_STOP)
  126. return;
  127. mce->finished = 0;
  128. wmb();
  129. for (;;) {
  130. entry = rcu_dereference_check_mce(mcelog.next);
  131. for (;;) {
  132. /*
  133. * When the buffer fills up discard new entries.
  134. * Assume that the earlier errors are the more
  135. * interesting ones:
  136. */
  137. if (entry >= MCE_LOG_LEN) {
  138. set_bit(MCE_OVERFLOW,
  139. (unsigned long *)&mcelog.flags);
  140. return;
  141. }
  142. /* Old left over entry. Skip: */
  143. if (mcelog.entry[entry].finished) {
  144. entry++;
  145. continue;
  146. }
  147. break;
  148. }
  149. smp_rmb();
  150. next = entry + 1;
  151. if (cmpxchg(&mcelog.next, entry, next) == entry)
  152. break;
  153. }
  154. memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
  155. wmb();
  156. mcelog.entry[entry].finished = 1;
  157. wmb();
  158. mce->finished = 1;
  159. set_bit(0, &mce_need_notify);
  160. }
  161. static void drain_mcelog_buffer(void)
  162. {
  163. unsigned int next, i, prev = 0;
  164. next = ACCESS_ONCE(mcelog.next);
  165. do {
  166. struct mce *m;
  167. /* drain what was logged during boot */
  168. for (i = prev; i < next; i++) {
  169. unsigned long start = jiffies;
  170. unsigned retries = 1;
  171. m = &mcelog.entry[i];
  172. while (!m->finished) {
  173. if (time_after_eq(jiffies, start + 2*retries))
  174. retries++;
  175. cpu_relax();
  176. if (!m->finished && retries >= 4) {
  177. pr_err("skipping error being logged currently!\n");
  178. break;
  179. }
  180. }
  181. smp_rmb();
  182. atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
  183. }
  184. memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m));
  185. prev = next;
  186. next = cmpxchg(&mcelog.next, prev, 0);
  187. } while (next != prev);
  188. }
  189. void mce_register_decode_chain(struct notifier_block *nb)
  190. {
  191. atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
  192. drain_mcelog_buffer();
  193. }
  194. EXPORT_SYMBOL_GPL(mce_register_decode_chain);
  195. void mce_unregister_decode_chain(struct notifier_block *nb)
  196. {
  197. atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
  198. }
  199. EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);
  200. static void print_mce(struct mce *m)
  201. {
  202. int ret = 0;
  203. pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
  204. m->extcpu, m->mcgstatus, m->bank, m->status);
  205. if (m->ip) {
  206. pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
  207. !(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
  208. m->cs, m->ip);
  209. if (m->cs == __KERNEL_CS)
  210. print_symbol("{%s}", m->ip);
  211. pr_cont("\n");
  212. }
  213. pr_emerg(HW_ERR "TSC %llx ", m->tsc);
  214. if (m->addr)
  215. pr_cont("ADDR %llx ", m->addr);
  216. if (m->misc)
  217. pr_cont("MISC %llx ", m->misc);
  218. pr_cont("\n");
  219. /*
  220. * Note this output is parsed by external tools and old fields
  221. * should not be changed.
  222. */
  223. pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
  224. m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
  225. cpu_data(m->extcpu).microcode);
  226. /*
  227. * Print out human-readable details about the MCE error,
  228. * (if the CPU has an implementation for that)
  229. */
  230. ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
  231. if (ret == NOTIFY_STOP)
  232. return;
  233. pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
  234. }
  235. #define PANIC_TIMEOUT 5 /* 5 seconds */
  236. static atomic_t mce_paniced;
  237. static int fake_panic;
  238. static atomic_t mce_fake_paniced;
  239. /* Panic in progress. Enable interrupts and wait for final IPI */
  240. static void wait_for_panic(void)
  241. {
  242. long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
  243. preempt_disable();
  244. local_irq_enable();
  245. while (timeout-- > 0)
  246. udelay(1);
  247. if (panic_timeout == 0)
  248. panic_timeout = mce_panic_timeout;
  249. panic("Panicing machine check CPU died");
  250. }
  251. static void mce_panic(char *msg, struct mce *final, char *exp)
  252. {
  253. int i, apei_err = 0;
  254. if (!fake_panic) {
  255. /*
  256. * Make sure only one CPU runs in machine check panic
  257. */
  258. if (atomic_inc_return(&mce_paniced) > 1)
  259. wait_for_panic();
  260. barrier();
  261. bust_spinlocks(1);
  262. console_verbose();
  263. } else {
  264. /* Don't log too much for fake panic */
  265. if (atomic_inc_return(&mce_fake_paniced) > 1)
  266. return;
  267. }
  268. /* First print corrected ones that are still unlogged */
  269. for (i = 0; i < MCE_LOG_LEN; i++) {
  270. struct mce *m = &mcelog.entry[i];
  271. if (!(m->status & MCI_STATUS_VAL))
  272. continue;
  273. if (!(m->status & MCI_STATUS_UC)) {
  274. print_mce(m);
  275. if (!apei_err)
  276. apei_err = apei_write_mce(m);
  277. }
  278. }
  279. /* Now print uncorrected but with the final one last */
  280. for (i = 0; i < MCE_LOG_LEN; i++) {
  281. struct mce *m = &mcelog.entry[i];
  282. if (!(m->status & MCI_STATUS_VAL))
  283. continue;
  284. if (!(m->status & MCI_STATUS_UC))
  285. continue;
  286. if (!final || memcmp(m, final, sizeof(struct mce))) {
  287. print_mce(m);
  288. if (!apei_err)
  289. apei_err = apei_write_mce(m);
  290. }
  291. }
  292. if (final) {
  293. print_mce(final);
  294. if (!apei_err)
  295. apei_err = apei_write_mce(final);
  296. }
  297. if (cpu_missing)
  298. pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
  299. if (exp)
  300. pr_emerg(HW_ERR "Machine check: %s\n", exp);
  301. if (!fake_panic) {
  302. if (panic_timeout == 0)
  303. panic_timeout = mce_panic_timeout;
  304. panic(msg);
  305. } else
  306. pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
  307. }
  308. /* Support code for software error injection */
  309. static int msr_to_offset(u32 msr)
  310. {
  311. unsigned bank = __this_cpu_read(injectm.bank);
  312. if (msr == rip_msr)
  313. return offsetof(struct mce, ip);
  314. if (msr == MSR_IA32_MCx_STATUS(bank))
  315. return offsetof(struct mce, status);
  316. if (msr == MSR_IA32_MCx_ADDR(bank))
  317. return offsetof(struct mce, addr);
  318. if (msr == MSR_IA32_MCx_MISC(bank))
  319. return offsetof(struct mce, misc);
  320. if (msr == MSR_IA32_MCG_STATUS)
  321. return offsetof(struct mce, mcgstatus);
  322. return -1;
  323. }
  324. /* MSR access wrappers used for error injection */
  325. static u64 mce_rdmsrl(u32 msr)
  326. {
  327. u64 v;
  328. if (__this_cpu_read(injectm.finished)) {
  329. int offset = msr_to_offset(msr);
  330. if (offset < 0)
  331. return 0;
  332. return *(u64 *)((char *)&__get_cpu_var(injectm) + offset);
  333. }
  334. if (rdmsrl_safe(msr, &v)) {
  335. WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
  336. /*
  337. * Return zero in case the access faulted. This should
  338. * not happen normally but can happen if the CPU does
  339. * something weird, or if the code is buggy.
  340. */
  341. v = 0;
  342. }
  343. return v;
  344. }
  345. static void mce_wrmsrl(u32 msr, u64 v)
  346. {
  347. if (__this_cpu_read(injectm.finished)) {
  348. int offset = msr_to_offset(msr);
  349. if (offset >= 0)
  350. *(u64 *)((char *)&__get_cpu_var(injectm) + offset) = v;
  351. return;
  352. }
  353. wrmsrl(msr, v);
  354. }
  355. /*
  356. * Collect all global (w.r.t. this processor) status about this machine
  357. * check into our "mce" struct so that we can use it later to assess
  358. * the severity of the problem as we read per-bank specific details.
  359. */
  360. static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
  361. {
  362. mce_setup(m);
  363. m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
  364. if (regs) {
  365. /*
  366. * Get the address of the instruction at the time of
  367. * the machine check error.
  368. */
  369. if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
  370. m->ip = regs->ip;
  371. m->cs = regs->cs;
  372. /*
  373. * When in VM86 mode make the cs look like ring 3
  374. * always. This is a lie, but it's better than passing
  375. * the additional vm86 bit around everywhere.
  376. */
  377. if (v8086_mode(regs))
  378. m->cs |= 3;
  379. }
  380. /* Use accurate RIP reporting if available. */
  381. if (rip_msr)
  382. m->ip = mce_rdmsrl(rip_msr);
  383. }
  384. }
  385. /*
  386. * Simple lockless ring to communicate PFNs from the exception handler with the
  387. * process context work function. This is vastly simplified because there's
  388. * only a single reader and a single writer.
  389. */
  390. #define MCE_RING_SIZE 16 /* we use one entry less */
  391. struct mce_ring {
  392. unsigned short start;
  393. unsigned short end;
  394. unsigned long ring[MCE_RING_SIZE];
  395. };
  396. static DEFINE_PER_CPU(struct mce_ring, mce_ring);
  397. /* Runs with CPU affinity in workqueue */
  398. static int mce_ring_empty(void)
  399. {
  400. struct mce_ring *r = &__get_cpu_var(mce_ring);
  401. return r->start == r->end;
  402. }
  403. static int mce_ring_get(unsigned long *pfn)
  404. {
  405. struct mce_ring *r;
  406. int ret = 0;
  407. *pfn = 0;
  408. get_cpu();
  409. r = &__get_cpu_var(mce_ring);
  410. if (r->start == r->end)
  411. goto out;
  412. *pfn = r->ring[r->start];
  413. r->start = (r->start + 1) % MCE_RING_SIZE;
  414. ret = 1;
  415. out:
  416. put_cpu();
  417. return ret;
  418. }
  419. /* Always runs in MCE context with preempt off */
  420. static int mce_ring_add(unsigned long pfn)
  421. {
  422. struct mce_ring *r = &__get_cpu_var(mce_ring);
  423. unsigned next;
  424. next = (r->end + 1) % MCE_RING_SIZE;
  425. if (next == r->start)
  426. return -1;
  427. r->ring[r->end] = pfn;
  428. wmb();
  429. r->end = next;
  430. return 0;
  431. }
  432. int mce_available(struct cpuinfo_x86 *c)
  433. {
  434. if (mce_disabled)
  435. return 0;
  436. return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
  437. }
  438. static void mce_schedule_work(void)
  439. {
  440. if (!mce_ring_empty()) {
  441. struct work_struct *work = &__get_cpu_var(mce_work);
  442. if (!work_pending(work))
  443. schedule_work(work);
  444. }
  445. }
  446. DEFINE_PER_CPU(struct irq_work, mce_irq_work);
  447. static void mce_irq_work_cb(struct irq_work *entry)
  448. {
  449. mce_notify_irq();
  450. mce_schedule_work();
  451. }
  452. static void mce_report_event(struct pt_regs *regs)
  453. {
  454. if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
  455. mce_notify_irq();
  456. /*
  457. * Triggering the work queue here is just an insurance
  458. * policy in case the syscall exit notify handler
  459. * doesn't run soon enough or ends up running on the
  460. * wrong CPU (can happen when audit sleeps)
  461. */
  462. mce_schedule_work();
  463. return;
  464. }
  465. irq_work_queue(&__get_cpu_var(mce_irq_work));
  466. }
  467. /*
  468. * Read ADDR and MISC registers.
  469. */
  470. static void mce_read_aux(struct mce *m, int i)
  471. {
  472. if (m->status & MCI_STATUS_MISCV)
  473. m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
  474. if (m->status & MCI_STATUS_ADDRV) {
  475. m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));
  476. /*
  477. * Mask the reported address by the reported granularity.
  478. */
  479. if (mce_ser && (m->status & MCI_STATUS_MISCV)) {
  480. u8 shift = MCI_MISC_ADDR_LSB(m->misc);
  481. m->addr >>= shift;
  482. m->addr <<= shift;
  483. }
  484. }
  485. }
  486. DEFINE_PER_CPU(unsigned, mce_poll_count);
  487. /*
  488. * Poll for corrected events or events that happened before reset.
  489. * Those are just logged through /dev/mcelog.
  490. *
  491. * This is executed in standard interrupt context.
  492. *
  493. * Note: spec recommends to panic for fatal unsignalled
  494. * errors here. However this would be quite problematic --
  495. * we would need to reimplement the Monarch handling and
  496. * it would mess up the exclusion between exception handler
  497. * and poll hander -- * so we skip this for now.
  498. * These cases should not happen anyways, or only when the CPU
  499. * is already totally * confused. In this case it's likely it will
  500. * not fully execute the machine check handler either.
  501. */
  502. void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
  503. {
  504. struct mce m;
  505. int i;
  506. this_cpu_inc(mce_poll_count);
  507. mce_gather_info(&m, NULL);
  508. for (i = 0; i < banks; i++) {
  509. if (!mce_banks[i].ctl || !test_bit(i, *b))
  510. continue;
  511. m.misc = 0;
  512. m.addr = 0;
  513. m.bank = i;
  514. m.tsc = 0;
  515. barrier();
  516. m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  517. if (!(m.status & MCI_STATUS_VAL))
  518. continue;
  519. /*
  520. * Uncorrected or signalled events are handled by the exception
  521. * handler when it is enabled, so don't process those here.
  522. *
  523. * TBD do the same check for MCI_STATUS_EN here?
  524. */
  525. if (!(flags & MCP_UC) &&
  526. (m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)))
  527. continue;
  528. mce_read_aux(&m, i);
  529. if (!(flags & MCP_TIMESTAMP))
  530. m.tsc = 0;
  531. /*
  532. * Don't get the IP here because it's unlikely to
  533. * have anything to do with the actual error location.
  534. */
  535. if (!(flags & MCP_DONTLOG) && !mce_dont_log_ce)
  536. mce_log(&m);
  537. /*
  538. * Clear state for this bank.
  539. */
  540. mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  541. }
  542. /*
  543. * Don't clear MCG_STATUS here because it's only defined for
  544. * exceptions.
  545. */
  546. sync_core();
  547. }
  548. EXPORT_SYMBOL_GPL(machine_check_poll);
  549. /*
  550. * Do a quick check if any of the events requires a panic.
  551. * This decides if we keep the events around or clear them.
  552. */
  553. static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp)
  554. {
  555. int i, ret = 0;
  556. for (i = 0; i < banks; i++) {
  557. m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  558. if (m->status & MCI_STATUS_VAL)
  559. __set_bit(i, validp);
  560. if (mce_severity(m, tolerant, msg) >= MCE_PANIC_SEVERITY)
  561. ret = 1;
  562. }
  563. return ret;
  564. }
  565. /*
  566. * Variable to establish order between CPUs while scanning.
  567. * Each CPU spins initially until executing is equal its number.
  568. */
  569. static atomic_t mce_executing;
  570. /*
  571. * Defines order of CPUs on entry. First CPU becomes Monarch.
  572. */
  573. static atomic_t mce_callin;
  574. /*
  575. * Check if a timeout waiting for other CPUs happened.
  576. */
  577. static int mce_timed_out(u64 *t)
  578. {
  579. /*
  580. * The others already did panic for some reason.
  581. * Bail out like in a timeout.
  582. * rmb() to tell the compiler that system_state
  583. * might have been modified by someone else.
  584. */
  585. rmb();
  586. if (atomic_read(&mce_paniced))
  587. wait_for_panic();
  588. if (!monarch_timeout)
  589. goto out;
  590. if ((s64)*t < SPINUNIT) {
  591. /* CHECKME: Make panic default for 1 too? */
  592. if (tolerant < 1)
  593. mce_panic("Timeout synchronizing machine check over CPUs",
  594. NULL, NULL);
  595. cpu_missing = 1;
  596. return 1;
  597. }
  598. *t -= SPINUNIT;
  599. out:
  600. touch_nmi_watchdog();
  601. return 0;
  602. }
  603. /*
  604. * The Monarch's reign. The Monarch is the CPU who entered
  605. * the machine check handler first. It waits for the others to
  606. * raise the exception too and then grades them. When any
  607. * error is fatal panic. Only then let the others continue.
  608. *
  609. * The other CPUs entering the MCE handler will be controlled by the
  610. * Monarch. They are called Subjects.
  611. *
  612. * This way we prevent any potential data corruption in a unrecoverable case
  613. * and also makes sure always all CPU's errors are examined.
  614. *
  615. * Also this detects the case of a machine check event coming from outer
  616. * space (not detected by any CPUs) In this case some external agent wants
  617. * us to shut down, so panic too.
  618. *
  619. * The other CPUs might still decide to panic if the handler happens
  620. * in a unrecoverable place, but in this case the system is in a semi-stable
  621. * state and won't corrupt anything by itself. It's ok to let the others
  622. * continue for a bit first.
  623. *
  624. * All the spin loops have timeouts; when a timeout happens a CPU
  625. * typically elects itself to be Monarch.
  626. */
  627. static void mce_reign(void)
  628. {
  629. int cpu;
  630. struct mce *m = NULL;
  631. int global_worst = 0;
  632. char *msg = NULL;
  633. char *nmsg = NULL;
  634. /*
  635. * This CPU is the Monarch and the other CPUs have run
  636. * through their handlers.
  637. * Grade the severity of the errors of all the CPUs.
  638. */
  639. for_each_possible_cpu(cpu) {
  640. int severity = mce_severity(&per_cpu(mces_seen, cpu), tolerant,
  641. &nmsg);
  642. if (severity > global_worst) {
  643. msg = nmsg;
  644. global_worst = severity;
  645. m = &per_cpu(mces_seen, cpu);
  646. }
  647. }
  648. /*
  649. * Cannot recover? Panic here then.
  650. * This dumps all the mces in the log buffer and stops the
  651. * other CPUs.
  652. */
  653. if (m && global_worst >= MCE_PANIC_SEVERITY && tolerant < 3)
  654. mce_panic("Fatal Machine check", m, msg);
  655. /*
  656. * For UC somewhere we let the CPU who detects it handle it.
  657. * Also must let continue the others, otherwise the handling
  658. * CPU could deadlock on a lock.
  659. */
  660. /*
  661. * No machine check event found. Must be some external
  662. * source or one CPU is hung. Panic.
  663. */
  664. if (global_worst <= MCE_KEEP_SEVERITY && tolerant < 3)
  665. mce_panic("Machine check from unknown source", NULL, NULL);
  666. /*
  667. * Now clear all the mces_seen so that they don't reappear on
  668. * the next mce.
  669. */
  670. for_each_possible_cpu(cpu)
  671. memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
  672. }
  673. static atomic_t global_nwo;
  674. /*
  675. * Start of Monarch synchronization. This waits until all CPUs have
  676. * entered the exception handler and then determines if any of them
  677. * saw a fatal event that requires panic. Then it executes them
  678. * in the entry order.
  679. * TBD double check parallel CPU hotunplug
  680. */
  681. static int mce_start(int *no_way_out)
  682. {
  683. int order;
  684. int cpus = num_online_cpus();
  685. u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
  686. if (!timeout)
  687. return -1;
  688. atomic_add(*no_way_out, &global_nwo);
  689. /*
  690. * global_nwo should be updated before mce_callin
  691. */
  692. smp_wmb();
  693. order = atomic_inc_return(&mce_callin);
  694. /*
  695. * Wait for everyone.
  696. */
  697. while (atomic_read(&mce_callin) != cpus) {
  698. if (mce_timed_out(&timeout)) {
  699. atomic_set(&global_nwo, 0);
  700. return -1;
  701. }
  702. ndelay(SPINUNIT);
  703. }
  704. /*
  705. * mce_callin should be read before global_nwo
  706. */
  707. smp_rmb();
  708. if (order == 1) {
  709. /*
  710. * Monarch: Starts executing now, the others wait.
  711. */
  712. atomic_set(&mce_executing, 1);
  713. } else {
  714. /*
  715. * Subject: Now start the scanning loop one by one in
  716. * the original callin order.
  717. * This way when there are any shared banks it will be
  718. * only seen by one CPU before cleared, avoiding duplicates.
  719. */
  720. while (atomic_read(&mce_executing) < order) {
  721. if (mce_timed_out(&timeout)) {
  722. atomic_set(&global_nwo, 0);
  723. return -1;
  724. }
  725. ndelay(SPINUNIT);
  726. }
  727. }
  728. /*
  729. * Cache the global no_way_out state.
  730. */
  731. *no_way_out = atomic_read(&global_nwo);
  732. return order;
  733. }
  734. /*
  735. * Synchronize between CPUs after main scanning loop.
  736. * This invokes the bulk of the Monarch processing.
  737. */
  738. static int mce_end(int order)
  739. {
  740. int ret = -1;
  741. u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
  742. if (!timeout)
  743. goto reset;
  744. if (order < 0)
  745. goto reset;
  746. /*
  747. * Allow others to run.
  748. */
  749. atomic_inc(&mce_executing);
  750. if (order == 1) {
  751. /* CHECKME: Can this race with a parallel hotplug? */
  752. int cpus = num_online_cpus();
  753. /*
  754. * Monarch: Wait for everyone to go through their scanning
  755. * loops.
  756. */
  757. while (atomic_read(&mce_executing) <= cpus) {
  758. if (mce_timed_out(&timeout))
  759. goto reset;
  760. ndelay(SPINUNIT);
  761. }
  762. mce_reign();
  763. barrier();
  764. ret = 0;
  765. } else {
  766. /*
  767. * Subject: Wait for Monarch to finish.
  768. */
  769. while (atomic_read(&mce_executing) != 0) {
  770. if (mce_timed_out(&timeout))
  771. goto reset;
  772. ndelay(SPINUNIT);
  773. }
  774. /*
  775. * Don't reset anything. That's done by the Monarch.
  776. */
  777. return 0;
  778. }
  779. /*
  780. * Reset all global state.
  781. */
  782. reset:
  783. atomic_set(&global_nwo, 0);
  784. atomic_set(&mce_callin, 0);
  785. barrier();
  786. /*
  787. * Let others run again.
  788. */
  789. atomic_set(&mce_executing, 0);
  790. return ret;
  791. }
  792. /*
  793. * Check if the address reported by the CPU is in a format we can parse.
  794. * It would be possible to add code for most other cases, but all would
  795. * be somewhat complicated (e.g. segment offset would require an instruction
  796. * parser). So only support physical addresses up to page granuality for now.
  797. */
  798. static int mce_usable_address(struct mce *m)
  799. {
  800. if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
  801. return 0;
  802. if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
  803. return 0;
  804. if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
  805. return 0;
  806. return 1;
  807. }
  808. static void mce_clear_state(unsigned long *toclear)
  809. {
  810. int i;
  811. for (i = 0; i < banks; i++) {
  812. if (test_bit(i, toclear))
  813. mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  814. }
  815. }
  816. /*
  817. * Need to save faulting physical address associated with a process
  818. * in the machine check handler some place where we can grab it back
  819. * later in mce_notify_process()
  820. */
  821. #define MCE_INFO_MAX 16
  822. struct mce_info {
  823. atomic_t inuse;
  824. struct task_struct *t;
  825. __u64 paddr;
  826. int restartable;
  827. } mce_info[MCE_INFO_MAX];
  828. static void mce_save_info(__u64 addr, int c)
  829. {
  830. struct mce_info *mi;
  831. for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++) {
  832. if (atomic_cmpxchg(&mi->inuse, 0, 1) == 0) {
  833. mi->t = current;
  834. mi->paddr = addr;
  835. mi->restartable = c;
  836. return;
  837. }
  838. }
  839. mce_panic("Too many concurrent recoverable errors", NULL, NULL);
  840. }
  841. static struct mce_info *mce_find_info(void)
  842. {
  843. struct mce_info *mi;
  844. for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++)
  845. if (atomic_read(&mi->inuse) && mi->t == current)
  846. return mi;
  847. return NULL;
  848. }
  849. static void mce_clear_info(struct mce_info *mi)
  850. {
  851. atomic_set(&mi->inuse, 0);
  852. }
  853. /*
  854. * The actual machine check handler. This only handles real
  855. * exceptions when something got corrupted coming in through int 18.
  856. *
  857. * This is executed in NMI context not subject to normal locking rules. This
  858. * implies that most kernel services cannot be safely used. Don't even
  859. * think about putting a printk in there!
  860. *
  861. * On Intel systems this is entered on all CPUs in parallel through
  862. * MCE broadcast. However some CPUs might be broken beyond repair,
  863. * so be always careful when synchronizing with others.
  864. */
  865. void do_machine_check(struct pt_regs *regs, long error_code)
  866. {
  867. struct mce m, *final;
  868. int i;
  869. int worst = 0;
  870. int severity;
  871. /*
  872. * Establish sequential order between the CPUs entering the machine
  873. * check handler.
  874. */
  875. int order;
  876. /*
  877. * If no_way_out gets set, there is no safe way to recover from this
  878. * MCE. If tolerant is cranked up, we'll try anyway.
  879. */
  880. int no_way_out = 0;
  881. /*
  882. * If kill_it gets set, there might be a way to recover from this
  883. * error.
  884. */
  885. int kill_it = 0;
  886. DECLARE_BITMAP(toclear, MAX_NR_BANKS);
  887. DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
  888. char *msg = "Unknown";
  889. atomic_inc(&mce_entry);
  890. this_cpu_inc(mce_exception_count);
  891. if (!banks)
  892. goto out;
  893. mce_gather_info(&m, regs);
  894. final = &__get_cpu_var(mces_seen);
  895. *final = m;
  896. memset(valid_banks, 0, sizeof(valid_banks));
  897. no_way_out = mce_no_way_out(&m, &msg, valid_banks);
  898. barrier();
  899. /*
  900. * When no restart IP might need to kill or panic.
  901. * Assume the worst for now, but if we find the
  902. * severity is MCE_AR_SEVERITY we have other options.
  903. */
  904. if (!(m.mcgstatus & MCG_STATUS_RIPV))
  905. kill_it = 1;
  906. /*
  907. * Go through all the banks in exclusion of the other CPUs.
  908. * This way we don't report duplicated events on shared banks
  909. * because the first one to see it will clear it.
  910. */
  911. order = mce_start(&no_way_out);
  912. for (i = 0; i < banks; i++) {
  913. __clear_bit(i, toclear);
  914. if (!test_bit(i, valid_banks))
  915. continue;
  916. if (!mce_banks[i].ctl)
  917. continue;
  918. m.misc = 0;
  919. m.addr = 0;
  920. m.bank = i;
  921. m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  922. if ((m.status & MCI_STATUS_VAL) == 0)
  923. continue;
  924. /*
  925. * Non uncorrected or non signaled errors are handled by
  926. * machine_check_poll. Leave them alone, unless this panics.
  927. */
  928. if (!(m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
  929. !no_way_out)
  930. continue;
  931. /*
  932. * Set taint even when machine check was not enabled.
  933. */
  934. add_taint(TAINT_MACHINE_CHECK);
  935. severity = mce_severity(&m, tolerant, NULL);
  936. /*
  937. * When machine check was for corrected handler don't touch,
  938. * unless we're panicing.
  939. */
  940. if (severity == MCE_KEEP_SEVERITY && !no_way_out)
  941. continue;
  942. __set_bit(i, toclear);
  943. if (severity == MCE_NO_SEVERITY) {
  944. /*
  945. * Machine check event was not enabled. Clear, but
  946. * ignore.
  947. */
  948. continue;
  949. }
  950. mce_read_aux(&m, i);
  951. /*
  952. * Action optional error. Queue address for later processing.
  953. * When the ring overflows we just ignore the AO error.
  954. * RED-PEN add some logging mechanism when
  955. * usable_address or mce_add_ring fails.
  956. * RED-PEN don't ignore overflow for tolerant == 0
  957. */
  958. if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
  959. mce_ring_add(m.addr >> PAGE_SHIFT);
  960. mce_log(&m);
  961. if (severity > worst) {
  962. *final = m;
  963. worst = severity;
  964. }
  965. }
  966. /* mce_clear_state will clear *final, save locally for use later */
  967. m = *final;
  968. if (!no_way_out)
  969. mce_clear_state(toclear);
  970. /*
  971. * Do most of the synchronization with other CPUs.
  972. * When there's any problem use only local no_way_out state.
  973. */
  974. if (mce_end(order) < 0)
  975. no_way_out = worst >= MCE_PANIC_SEVERITY;
  976. /*
  977. * At insane "tolerant" levels we take no action. Otherwise
  978. * we only die if we have no other choice. For less serious
  979. * issues we try to recover, or limit damage to the current
  980. * process.
  981. */
  982. if (tolerant < 3) {
  983. if (no_way_out)
  984. mce_panic("Fatal machine check on current CPU", &m, msg);
  985. if (worst == MCE_AR_SEVERITY) {
  986. /* schedule action before return to userland */
  987. mce_save_info(m.addr, m.mcgstatus & MCG_STATUS_RIPV);
  988. set_thread_flag(TIF_MCE_NOTIFY);
  989. } else if (kill_it) {
  990. force_sig(SIGBUS, current);
  991. }
  992. }
  993. if (worst > 0)
  994. mce_report_event(regs);
  995. mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
  996. out:
  997. atomic_dec(&mce_entry);
  998. sync_core();
  999. }
  1000. EXPORT_SYMBOL_GPL(do_machine_check);
  1001. #ifndef CONFIG_MEMORY_FAILURE
  1002. int memory_failure(unsigned long pfn, int vector, int flags)
  1003. {
  1004. /* mce_severity() should not hand us an ACTION_REQUIRED error */
  1005. BUG_ON(flags & MF_ACTION_REQUIRED);
  1006. pr_err("Uncorrected memory error in page 0x%lx ignored\n"
  1007. "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
  1008. pfn);
  1009. return 0;
  1010. }
  1011. #endif
  1012. /*
  1013. * Called in process context that interrupted by MCE and marked with
  1014. * TIF_MCE_NOTIFY, just before returning to erroneous userland.
  1015. * This code is allowed to sleep.
  1016. * Attempt possible recovery such as calling the high level VM handler to
  1017. * process any corrupted pages, and kill/signal current process if required.
  1018. * Action required errors are handled here.
  1019. */
  1020. void mce_notify_process(void)
  1021. {
  1022. unsigned long pfn;
  1023. struct mce_info *mi = mce_find_info();
  1024. int flags = MF_ACTION_REQUIRED;
  1025. if (!mi)
  1026. mce_panic("Lost physical address for unconsumed uncorrectable error", NULL, NULL);
  1027. pfn = mi->paddr >> PAGE_SHIFT;
  1028. clear_thread_flag(TIF_MCE_NOTIFY);
  1029. pr_err("Uncorrected hardware memory error in user-access at %llx",
  1030. mi->paddr);
  1031. /*
  1032. * We must call memory_failure() here even if the current process is
  1033. * doomed. We still need to mark the page as poisoned and alert any
  1034. * other users of the page.
  1035. */
  1036. if (!mi->restartable)
  1037. flags |= MF_MUST_KILL;
  1038. if (memory_failure(pfn, MCE_VECTOR, flags) < 0) {
  1039. pr_err("Memory error not recovered");
  1040. force_sig(SIGBUS, current);
  1041. }
  1042. mce_clear_info(mi);
  1043. }
  1044. /*
  1045. * Action optional processing happens here (picking up
  1046. * from the list of faulting pages that do_machine_check()
  1047. * placed into the "ring").
  1048. */
  1049. static void mce_process_work(struct work_struct *dummy)
  1050. {
  1051. unsigned long pfn;
  1052. while (mce_ring_get(&pfn))
  1053. memory_failure(pfn, MCE_VECTOR, 0);
  1054. }
  1055. #ifdef CONFIG_X86_MCE_INTEL
  1056. /***
  1057. * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
  1058. * @cpu: The CPU on which the event occurred.
  1059. * @status: Event status information
  1060. *
  1061. * This function should be called by the thermal interrupt after the
  1062. * event has been processed and the decision was made to log the event
  1063. * further.
  1064. *
  1065. * The status parameter will be saved to the 'status' field of 'struct mce'
  1066. * and historically has been the register value of the
  1067. * MSR_IA32_THERMAL_STATUS (Intel) msr.
  1068. */
  1069. void mce_log_therm_throt_event(__u64 status)
  1070. {
  1071. struct mce m;
  1072. mce_setup(&m);
  1073. m.bank = MCE_THERMAL_BANK;
  1074. m.status = status;
  1075. mce_log(&m);
  1076. }
  1077. #endif /* CONFIG_X86_MCE_INTEL */
  1078. /*
  1079. * Periodic polling timer for "silent" machine check errors. If the
  1080. * poller finds an MCE, poll 2x faster. When the poller finds no more
  1081. * errors, poll 2x slower (up to check_interval seconds).
  1082. */
  1083. static unsigned long check_interval = 5 * 60; /* 5 minutes */
  1084. static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
  1085. static DEFINE_PER_CPU(struct timer_list, mce_timer);
  1086. static void mce_timer_fn(unsigned long data)
  1087. {
  1088. struct timer_list *t = &__get_cpu_var(mce_timer);
  1089. unsigned long iv;
  1090. WARN_ON(smp_processor_id() != data);
  1091. if (mce_available(__this_cpu_ptr(&cpu_info))) {
  1092. machine_check_poll(MCP_TIMESTAMP,
  1093. &__get_cpu_var(mce_poll_banks));
  1094. }
  1095. /*
  1096. * Alert userspace if needed. If we logged an MCE, reduce the
  1097. * polling interval, otherwise increase the polling interval.
  1098. */
  1099. iv = __this_cpu_read(mce_next_interval);
  1100. if (mce_notify_irq())
  1101. iv = max(iv / 2, (unsigned long) HZ/100);
  1102. else
  1103. iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
  1104. __this_cpu_write(mce_next_interval, iv);
  1105. t->expires = jiffies + iv;
  1106. add_timer_on(t, smp_processor_id());
  1107. }
  1108. /* Must not be called in IRQ context where del_timer_sync() can deadlock */
  1109. static void mce_timer_delete_all(void)
  1110. {
  1111. int cpu;
  1112. for_each_online_cpu(cpu)
  1113. del_timer_sync(&per_cpu(mce_timer, cpu));
  1114. }
  1115. static void mce_do_trigger(struct work_struct *work)
  1116. {
  1117. call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
  1118. }
  1119. static DECLARE_WORK(mce_trigger_work, mce_do_trigger);
  1120. /*
  1121. * Notify the user(s) about new machine check events.
  1122. * Can be called from interrupt context, but not from machine check/NMI
  1123. * context.
  1124. */
  1125. int mce_notify_irq(void)
  1126. {
  1127. /* Not more than two messages every minute */
  1128. static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);
  1129. if (test_and_clear_bit(0, &mce_need_notify)) {
  1130. /* wake processes polling /dev/mcelog */
  1131. wake_up_interruptible(&mce_chrdev_wait);
  1132. /*
  1133. * There is no risk of missing notifications because
  1134. * work_pending is always cleared before the function is
  1135. * executed.
  1136. */
  1137. if (mce_helper[0] && !work_pending(&mce_trigger_work))
  1138. schedule_work(&mce_trigger_work);
  1139. if (__ratelimit(&ratelimit))
  1140. pr_info(HW_ERR "Machine check events logged\n");
  1141. return 1;
  1142. }
  1143. return 0;
  1144. }
  1145. EXPORT_SYMBOL_GPL(mce_notify_irq);
  1146. static int __cpuinit __mcheck_cpu_mce_banks_init(void)
  1147. {
  1148. int i;
  1149. mce_banks = kzalloc(banks * sizeof(struct mce_bank), GFP_KERNEL);
  1150. if (!mce_banks)
  1151. return -ENOMEM;
  1152. for (i = 0; i < banks; i++) {
  1153. struct mce_bank *b = &mce_banks[i];
  1154. b->ctl = -1ULL;
  1155. b->init = 1;
  1156. }
  1157. return 0;
  1158. }
  1159. /*
  1160. * Initialize Machine Checks for a CPU.
  1161. */
  1162. static int __cpuinit __mcheck_cpu_cap_init(void)
  1163. {
  1164. unsigned b;
  1165. u64 cap;
  1166. rdmsrl(MSR_IA32_MCG_CAP, cap);
  1167. b = cap & MCG_BANKCNT_MASK;
  1168. if (!banks)
  1169. pr_info("CPU supports %d MCE banks\n", b);
  1170. if (b > MAX_NR_BANKS) {
  1171. pr_warn("Using only %u machine check banks out of %u\n",
  1172. MAX_NR_BANKS, b);
  1173. b = MAX_NR_BANKS;
  1174. }
  1175. /* Don't support asymmetric configurations today */
  1176. WARN_ON(banks != 0 && b != banks);
  1177. banks = b;
  1178. if (!mce_banks) {
  1179. int err = __mcheck_cpu_mce_banks_init();
  1180. if (err)
  1181. return err;
  1182. }
  1183. /* Use accurate RIP reporting if available. */
  1184. if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
  1185. rip_msr = MSR_IA32_MCG_EIP;
  1186. if (cap & MCG_SER_P)
  1187. mce_ser = 1;
  1188. return 0;
  1189. }
  1190. static void __mcheck_cpu_init_generic(void)
  1191. {
  1192. mce_banks_t all_banks;
  1193. u64 cap;
  1194. int i;
  1195. /*
  1196. * Log the machine checks left over from the previous reset.
  1197. */
  1198. bitmap_fill(all_banks, MAX_NR_BANKS);
  1199. machine_check_poll(MCP_UC|(!mce_bootlog ? MCP_DONTLOG : 0), &all_banks);
  1200. set_in_cr4(X86_CR4_MCE);
  1201. rdmsrl(MSR_IA32_MCG_CAP, cap);
  1202. if (cap & MCG_CTL_P)
  1203. wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
  1204. for (i = 0; i < banks; i++) {
  1205. struct mce_bank *b = &mce_banks[i];
  1206. if (!b->init)
  1207. continue;
  1208. wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
  1209. wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  1210. }
  1211. }
  1212. /* Add per CPU specific workarounds here */
  1213. static int __cpuinit __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
  1214. {
  1215. if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
  1216. pr_info("unknown CPU type - not enabling MCE support\n");
  1217. return -EOPNOTSUPP;
  1218. }
  1219. /* This should be disabled by the BIOS, but isn't always */
  1220. if (c->x86_vendor == X86_VENDOR_AMD) {
  1221. if (c->x86 == 15 && banks > 4) {
  1222. /*
  1223. * disable GART TBL walk error reporting, which
  1224. * trips off incorrectly with the IOMMU & 3ware
  1225. * & Cerberus:
  1226. */
  1227. clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
  1228. }
  1229. if (c->x86 <= 17 && mce_bootlog < 0) {
  1230. /*
  1231. * Lots of broken BIOS around that don't clear them
  1232. * by default and leave crap in there. Don't log:
  1233. */
  1234. mce_bootlog = 0;
  1235. }
  1236. /*
  1237. * Various K7s with broken bank 0 around. Always disable
  1238. * by default.
  1239. */
  1240. if (c->x86 == 6 && banks > 0)
  1241. mce_banks[0].ctl = 0;
  1242. /*
  1243. * Turn off MC4_MISC thresholding banks on those models since
  1244. * they're not supported there.
  1245. */
  1246. if (c->x86 == 0x15 &&
  1247. (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
  1248. int i;
  1249. u64 val, hwcr;
  1250. bool need_toggle;
  1251. u32 msrs[] = {
  1252. 0x00000413, /* MC4_MISC0 */
  1253. 0xc0000408, /* MC4_MISC1 */
  1254. };
  1255. rdmsrl(MSR_K7_HWCR, hwcr);
  1256. /* McStatusWrEn has to be set */
  1257. need_toggle = !(hwcr & BIT(18));
  1258. if (need_toggle)
  1259. wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
  1260. for (i = 0; i < ARRAY_SIZE(msrs); i++) {
  1261. rdmsrl(msrs[i], val);
  1262. /* CntP bit set? */
  1263. if (val & BIT_64(62)) {
  1264. val &= ~BIT_64(62);
  1265. wrmsrl(msrs[i], val);
  1266. }
  1267. }
  1268. /* restore old settings */
  1269. if (need_toggle)
  1270. wrmsrl(MSR_K7_HWCR, hwcr);
  1271. }
  1272. }
  1273. if (c->x86_vendor == X86_VENDOR_INTEL) {
  1274. /*
  1275. * SDM documents that on family 6 bank 0 should not be written
  1276. * because it aliases to another special BIOS controlled
  1277. * register.
  1278. * But it's not aliased anymore on model 0x1a+
  1279. * Don't ignore bank 0 completely because there could be a
  1280. * valid event later, merely don't write CTL0.
  1281. */
  1282. if (c->x86 == 6 && c->x86_model < 0x1A && banks > 0)
  1283. mce_banks[0].init = 0;
  1284. /*
  1285. * All newer Intel systems support MCE broadcasting. Enable
  1286. * synchronization with a one second timeout.
  1287. */
  1288. if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
  1289. monarch_timeout < 0)
  1290. monarch_timeout = USEC_PER_SEC;
  1291. /*
  1292. * There are also broken BIOSes on some Pentium M and
  1293. * earlier systems:
  1294. */
  1295. if (c->x86 == 6 && c->x86_model <= 13 && mce_bootlog < 0)
  1296. mce_bootlog = 0;
  1297. }
  1298. if (monarch_timeout < 0)
  1299. monarch_timeout = 0;
  1300. if (mce_bootlog != 0)
  1301. mce_panic_timeout = 30;
  1302. return 0;
  1303. }
  1304. static int __cpuinit __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
  1305. {
  1306. if (c->x86 != 5)
  1307. return 0;
  1308. switch (c->x86_vendor) {
  1309. case X86_VENDOR_INTEL:
  1310. intel_p5_mcheck_init(c);
  1311. return 1;
  1312. break;
  1313. case X86_VENDOR_CENTAUR:
  1314. winchip_mcheck_init(c);
  1315. return 1;
  1316. break;
  1317. }
  1318. return 0;
  1319. }
  1320. static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
  1321. {
  1322. switch (c->x86_vendor) {
  1323. case X86_VENDOR_INTEL:
  1324. mce_intel_feature_init(c);
  1325. break;
  1326. case X86_VENDOR_AMD:
  1327. mce_amd_feature_init(c);
  1328. break;
  1329. default:
  1330. break;
  1331. }
  1332. }
  1333. static void __mcheck_cpu_init_timer(void)
  1334. {
  1335. struct timer_list *t = &__get_cpu_var(mce_timer);
  1336. unsigned long iv = check_interval * HZ;
  1337. setup_timer(t, mce_timer_fn, smp_processor_id());
  1338. if (mce_ignore_ce)
  1339. return;
  1340. __this_cpu_write(mce_next_interval, iv);
  1341. if (!iv)
  1342. return;
  1343. t->expires = round_jiffies(jiffies + iv);
  1344. add_timer_on(t, smp_processor_id());
  1345. }
  1346. /* Handle unconfigured int18 (should never happen) */
  1347. static void unexpected_machine_check(struct pt_regs *regs, long error_code)
  1348. {
  1349. pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
  1350. smp_processor_id());
  1351. }
  1352. /* Call the installed machine check handler for this CPU setup. */
  1353. void (*machine_check_vector)(struct pt_regs *, long error_code) =
  1354. unexpected_machine_check;
  1355. /*
  1356. * Called for each booted CPU to set up machine checks.
  1357. * Must be called with preempt off:
  1358. */
  1359. void __cpuinit mcheck_cpu_init(struct cpuinfo_x86 *c)
  1360. {
  1361. if (mce_disabled)
  1362. return;
  1363. if (__mcheck_cpu_ancient_init(c))
  1364. return;
  1365. if (!mce_available(c))
  1366. return;
  1367. if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
  1368. mce_disabled = 1;
  1369. return;
  1370. }
  1371. machine_check_vector = do_machine_check;
  1372. __mcheck_cpu_init_generic();
  1373. __mcheck_cpu_init_vendor(c);
  1374. __mcheck_cpu_init_timer();
  1375. INIT_WORK(&__get_cpu_var(mce_work), mce_process_work);
  1376. init_irq_work(&__get_cpu_var(mce_irq_work), &mce_irq_work_cb);
  1377. }
  1378. /*
  1379. * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
  1380. */
  1381. static DEFINE_SPINLOCK(mce_chrdev_state_lock);
  1382. static int mce_chrdev_open_count; /* #times opened */
  1383. static int mce_chrdev_open_exclu; /* already open exclusive? */
  1384. static int mce_chrdev_open(struct inode *inode, struct file *file)
  1385. {
  1386. spin_lock(&mce_chrdev_state_lock);
  1387. if (mce_chrdev_open_exclu ||
  1388. (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
  1389. spin_unlock(&mce_chrdev_state_lock);
  1390. return -EBUSY;
  1391. }
  1392. if (file->f_flags & O_EXCL)
  1393. mce_chrdev_open_exclu = 1;
  1394. mce_chrdev_open_count++;
  1395. spin_unlock(&mce_chrdev_state_lock);
  1396. return nonseekable_open(inode, file);
  1397. }
  1398. static int mce_chrdev_release(struct inode *inode, struct file *file)
  1399. {
  1400. spin_lock(&mce_chrdev_state_lock);
  1401. mce_chrdev_open_count--;
  1402. mce_chrdev_open_exclu = 0;
  1403. spin_unlock(&mce_chrdev_state_lock);
  1404. return 0;
  1405. }
  1406. static void collect_tscs(void *data)
  1407. {
  1408. unsigned long *cpu_tsc = (unsigned long *)data;
  1409. rdtscll(cpu_tsc[smp_processor_id()]);
  1410. }
  1411. static int mce_apei_read_done;
  1412. /* Collect MCE record of previous boot in persistent storage via APEI ERST. */
  1413. static int __mce_read_apei(char __user **ubuf, size_t usize)
  1414. {
  1415. int rc;
  1416. u64 record_id;
  1417. struct mce m;
  1418. if (usize < sizeof(struct mce))
  1419. return -EINVAL;
  1420. rc = apei_read_mce(&m, &record_id);
  1421. /* Error or no more MCE record */
  1422. if (rc <= 0) {
  1423. mce_apei_read_done = 1;
  1424. /*
  1425. * When ERST is disabled, mce_chrdev_read() should return
  1426. * "no record" instead of "no device."
  1427. */
  1428. if (rc == -ENODEV)
  1429. return 0;
  1430. return rc;
  1431. }
  1432. rc = -EFAULT;
  1433. if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
  1434. return rc;
  1435. /*
  1436. * In fact, we should have cleared the record after that has
  1437. * been flushed to the disk or sent to network in
  1438. * /sbin/mcelog, but we have no interface to support that now,
  1439. * so just clear it to avoid duplication.
  1440. */
  1441. rc = apei_clear_mce(record_id);
  1442. if (rc) {
  1443. mce_apei_read_done = 1;
  1444. return rc;
  1445. }
  1446. *ubuf += sizeof(struct mce);
  1447. return 0;
  1448. }
  1449. static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
  1450. size_t usize, loff_t *off)
  1451. {
  1452. char __user *buf = ubuf;
  1453. unsigned long *cpu_tsc;
  1454. unsigned prev, next;
  1455. int i, err;
  1456. cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
  1457. if (!cpu_tsc)
  1458. return -ENOMEM;
  1459. mutex_lock(&mce_chrdev_read_mutex);
  1460. if (!mce_apei_read_done) {
  1461. err = __mce_read_apei(&buf, usize);
  1462. if (err || buf != ubuf)
  1463. goto out;
  1464. }
  1465. next = rcu_dereference_check_mce(mcelog.next);
  1466. /* Only supports full reads right now */
  1467. err = -EINVAL;
  1468. if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
  1469. goto out;
  1470. err = 0;
  1471. prev = 0;
  1472. do {
  1473. for (i = prev; i < next; i++) {
  1474. unsigned long start = jiffies;
  1475. struct mce *m = &mcelog.entry[i];
  1476. while (!m->finished) {
  1477. if (time_after_eq(jiffies, start + 2)) {
  1478. memset(m, 0, sizeof(*m));
  1479. goto timeout;
  1480. }
  1481. cpu_relax();
  1482. }
  1483. smp_rmb();
  1484. err |= copy_to_user(buf, m, sizeof(*m));
  1485. buf += sizeof(*m);
  1486. timeout:
  1487. ;
  1488. }
  1489. memset(mcelog.entry + prev, 0,
  1490. (next - prev) * sizeof(struct mce));
  1491. prev = next;
  1492. next = cmpxchg(&mcelog.next, prev, 0);
  1493. } while (next != prev);
  1494. synchronize_sched();
  1495. /*
  1496. * Collect entries that were still getting written before the
  1497. * synchronize.
  1498. */
  1499. on_each_cpu(collect_tscs, cpu_tsc, 1);
  1500. for (i = next; i < MCE_LOG_LEN; i++) {
  1501. struct mce *m = &mcelog.entry[i];
  1502. if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
  1503. err |= copy_to_user(buf, m, sizeof(*m));
  1504. smp_rmb();
  1505. buf += sizeof(*m);
  1506. memset(m, 0, sizeof(*m));
  1507. }
  1508. }
  1509. if (err)
  1510. err = -EFAULT;
  1511. out:
  1512. mutex_unlock(&mce_chrdev_read_mutex);
  1513. kfree(cpu_tsc);
  1514. return err ? err : buf - ubuf;
  1515. }
  1516. static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
  1517. {
  1518. poll_wait(file, &mce_chrdev_wait, wait);
  1519. if (rcu_access_index(mcelog.next))
  1520. return POLLIN | POLLRDNORM;
  1521. if (!mce_apei_read_done && apei_check_mce())
  1522. return POLLIN | POLLRDNORM;
  1523. return 0;
  1524. }
  1525. static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
  1526. unsigned long arg)
  1527. {
  1528. int __user *p = (int __user *)arg;
  1529. if (!capable(CAP_SYS_ADMIN))
  1530. return -EPERM;
  1531. switch (cmd) {
  1532. case MCE_GET_RECORD_LEN:
  1533. return put_user(sizeof(struct mce), p);
  1534. case MCE_GET_LOG_LEN:
  1535. return put_user(MCE_LOG_LEN, p);
  1536. case MCE_GETCLEAR_FLAGS: {
  1537. unsigned flags;
  1538. do {
  1539. flags = mcelog.flags;
  1540. } while (cmpxchg(&mcelog.flags, flags, 0) != flags);
  1541. return put_user(flags, p);
  1542. }
  1543. default:
  1544. return -ENOTTY;
  1545. }
  1546. }
  1547. static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
  1548. size_t usize, loff_t *off);
  1549. void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
  1550. const char __user *ubuf,
  1551. size_t usize, loff_t *off))
  1552. {
  1553. mce_write = fn;
  1554. }
  1555. EXPORT_SYMBOL_GPL(register_mce_write_callback);
  1556. ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
  1557. size_t usize, loff_t *off)
  1558. {
  1559. if (mce_write)
  1560. return mce_write(filp, ubuf, usize, off);
  1561. else
  1562. return -EINVAL;
  1563. }
  1564. static const struct file_operations mce_chrdev_ops = {
  1565. .open = mce_chrdev_open,
  1566. .release = mce_chrdev_release,
  1567. .read = mce_chrdev_read,
  1568. .write = mce_chrdev_write,
  1569. .poll = mce_chrdev_poll,
  1570. .unlocked_ioctl = mce_chrdev_ioctl,
  1571. .llseek = no_llseek,
  1572. };
  1573. static struct miscdevice mce_chrdev_device = {
  1574. MISC_MCELOG_MINOR,
  1575. "mcelog",
  1576. &mce_chrdev_ops,
  1577. };
  1578. /*
  1579. * mce=off Disables machine check
  1580. * mce=no_cmci Disables CMCI
  1581. * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
  1582. * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
  1583. * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
  1584. * monarchtimeout is how long to wait for other CPUs on machine
  1585. * check, or 0 to not wait
  1586. * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
  1587. * mce=nobootlog Don't log MCEs from before booting.
  1588. */
  1589. static int __init mcheck_enable(char *str)
  1590. {
  1591. if (*str == 0) {
  1592. enable_p5_mce();
  1593. return 1;
  1594. }
  1595. if (*str == '=')
  1596. str++;
  1597. if (!strcmp(str, "off"))
  1598. mce_disabled = 1;
  1599. else if (!strcmp(str, "no_cmci"))
  1600. mce_cmci_disabled = 1;
  1601. else if (!strcmp(str, "dont_log_ce"))
  1602. mce_dont_log_ce = 1;
  1603. else if (!strcmp(str, "ignore_ce"))
  1604. mce_ignore_ce = 1;
  1605. else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
  1606. mce_bootlog = (str[0] == 'b');
  1607. else if (isdigit(str[0])) {
  1608. get_option(&str, &tolerant);
  1609. if (*str == ',') {
  1610. ++str;
  1611. get_option(&str, &monarch_timeout);
  1612. }
  1613. } else {
  1614. pr_info("mce argument %s ignored. Please use /sys\n", str);
  1615. return 0;
  1616. }
  1617. return 1;
  1618. }
  1619. __setup("mce", mcheck_enable);
  1620. int __init mcheck_init(void)
  1621. {
  1622. mcheck_intel_therm_init();
  1623. return 0;
  1624. }
  1625. /*
  1626. * mce_syscore: PM support
  1627. */
  1628. /*
  1629. * Disable machine checks on suspend and shutdown. We can't really handle
  1630. * them later.
  1631. */
  1632. static int mce_disable_error_reporting(void)
  1633. {
  1634. int i;
  1635. for (i = 0; i < banks; i++) {
  1636. struct mce_bank *b = &mce_banks[i];
  1637. if (b->init)
  1638. wrmsrl(MSR_IA32_MCx_CTL(i), 0);
  1639. }
  1640. return 0;
  1641. }
  1642. static int mce_syscore_suspend(void)
  1643. {
  1644. return mce_disable_error_reporting();
  1645. }
  1646. static void mce_syscore_shutdown(void)
  1647. {
  1648. mce_disable_error_reporting();
  1649. }
  1650. /*
  1651. * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
  1652. * Only one CPU is active at this time, the others get re-added later using
  1653. * CPU hotplug:
  1654. */
  1655. static void mce_syscore_resume(void)
  1656. {
  1657. __mcheck_cpu_init_generic();
  1658. __mcheck_cpu_init_vendor(__this_cpu_ptr(&cpu_info));
  1659. }
  1660. static struct syscore_ops mce_syscore_ops = {
  1661. .suspend = mce_syscore_suspend,
  1662. .shutdown = mce_syscore_shutdown,
  1663. .resume = mce_syscore_resume,
  1664. };
  1665. /*
  1666. * mce_device: Sysfs support
  1667. */
  1668. static void mce_cpu_restart(void *data)
  1669. {
  1670. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1671. return;
  1672. __mcheck_cpu_init_generic();
  1673. __mcheck_cpu_init_timer();
  1674. }
  1675. /* Reinit MCEs after user configuration changes */
  1676. static void mce_restart(void)
  1677. {
  1678. mce_timer_delete_all();
  1679. on_each_cpu(mce_cpu_restart, NULL, 1);
  1680. }
  1681. /* Toggle features for corrected errors */
  1682. static void mce_disable_cmci(void *data)
  1683. {
  1684. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1685. return;
  1686. cmci_clear();
  1687. }
  1688. static void mce_enable_ce(void *all)
  1689. {
  1690. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1691. return;
  1692. cmci_reenable();
  1693. cmci_recheck();
  1694. if (all)
  1695. __mcheck_cpu_init_timer();
  1696. }
  1697. static struct bus_type mce_subsys = {
  1698. .name = "machinecheck",
  1699. .dev_name = "machinecheck",
  1700. };
  1701. DEFINE_PER_CPU(struct device *, mce_device);
  1702. __cpuinitdata
  1703. void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
  1704. static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
  1705. {
  1706. return container_of(attr, struct mce_bank, attr);
  1707. }
  1708. static ssize_t show_bank(struct device *s, struct device_attribute *attr,
  1709. char *buf)
  1710. {
  1711. return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
  1712. }
  1713. static ssize_t set_bank(struct device *s, struct device_attribute *attr,
  1714. const char *buf, size_t size)
  1715. {
  1716. u64 new;
  1717. if (strict_strtoull(buf, 0, &new) < 0)
  1718. return -EINVAL;
  1719. attr_to_bank(attr)->ctl = new;
  1720. mce_restart();
  1721. return size;
  1722. }
  1723. static ssize_t
  1724. show_trigger(struct device *s, struct device_attribute *attr, char *buf)
  1725. {
  1726. strcpy(buf, mce_helper);
  1727. strcat(buf, "\n");
  1728. return strlen(mce_helper) + 1;
  1729. }
  1730. static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
  1731. const char *buf, size_t siz)
  1732. {
  1733. char *p;
  1734. strncpy(mce_helper, buf, sizeof(mce_helper));
  1735. mce_helper[sizeof(mce_helper)-1] = 0;
  1736. p = strchr(mce_helper, '\n');
  1737. if (p)
  1738. *p = 0;
  1739. return strlen(mce_helper) + !!p;
  1740. }
  1741. static ssize_t set_ignore_ce(struct device *s,
  1742. struct device_attribute *attr,
  1743. const char *buf, size_t size)
  1744. {
  1745. u64 new;
  1746. if (strict_strtoull(buf, 0, &new) < 0)
  1747. return -EINVAL;
  1748. if (mce_ignore_ce ^ !!new) {
  1749. if (new) {
  1750. /* disable ce features */
  1751. mce_timer_delete_all();
  1752. on_each_cpu(mce_disable_cmci, NULL, 1);
  1753. mce_ignore_ce = 1;
  1754. } else {
  1755. /* enable ce features */
  1756. mce_ignore_ce = 0;
  1757. on_each_cpu(mce_enable_ce, (void *)1, 1);
  1758. }
  1759. }
  1760. return size;
  1761. }
  1762. static ssize_t set_cmci_disabled(struct device *s,
  1763. struct device_attribute *attr,
  1764. const char *buf, size_t size)
  1765. {
  1766. u64 new;
  1767. if (strict_strtoull(buf, 0, &new) < 0)
  1768. return -EINVAL;
  1769. if (mce_cmci_disabled ^ !!new) {
  1770. if (new) {
  1771. /* disable cmci */
  1772. on_each_cpu(mce_disable_cmci, NULL, 1);
  1773. mce_cmci_disabled = 1;
  1774. } else {
  1775. /* enable cmci */
  1776. mce_cmci_disabled = 0;
  1777. on_each_cpu(mce_enable_ce, NULL, 1);
  1778. }
  1779. }
  1780. return size;
  1781. }
  1782. static ssize_t store_int_with_restart(struct device *s,
  1783. struct device_attribute *attr,
  1784. const char *buf, size_t size)
  1785. {
  1786. ssize_t ret = device_store_int(s, attr, buf, size);
  1787. mce_restart();
  1788. return ret;
  1789. }
  1790. static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
  1791. static DEVICE_INT_ATTR(tolerant, 0644, tolerant);
  1792. static DEVICE_INT_ATTR(monarch_timeout, 0644, monarch_timeout);
  1793. static DEVICE_INT_ATTR(dont_log_ce, 0644, mce_dont_log_ce);
  1794. static struct dev_ext_attribute dev_attr_check_interval = {
  1795. __ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
  1796. &check_interval
  1797. };
  1798. static struct dev_ext_attribute dev_attr_ignore_ce = {
  1799. __ATTR(ignore_ce, 0644, device_show_int, set_ignore_ce),
  1800. &mce_ignore_ce
  1801. };
  1802. static struct dev_ext_attribute dev_attr_cmci_disabled = {
  1803. __ATTR(cmci_disabled, 0644, device_show_int, set_cmci_disabled),
  1804. &mce_cmci_disabled
  1805. };
  1806. static struct device_attribute *mce_device_attrs[] = {
  1807. &dev_attr_tolerant.attr,
  1808. &dev_attr_check_interval.attr,
  1809. &dev_attr_trigger,
  1810. &dev_attr_monarch_timeout.attr,
  1811. &dev_attr_dont_log_ce.attr,
  1812. &dev_attr_ignore_ce.attr,
  1813. &dev_attr_cmci_disabled.attr,
  1814. NULL
  1815. };
  1816. static cpumask_var_t mce_device_initialized;
  1817. static void mce_device_release(struct device *dev)
  1818. {
  1819. kfree(dev);
  1820. }
  1821. /* Per cpu device init. All of the cpus still share the same ctrl bank: */
  1822. static __cpuinit int mce_device_create(unsigned int cpu)
  1823. {
  1824. struct device *dev;
  1825. int err;
  1826. int i, j;
  1827. if (!mce_available(&boot_cpu_data))
  1828. return -EIO;
  1829. dev = kzalloc(sizeof *dev, GFP_KERNEL);
  1830. if (!dev)
  1831. return -ENOMEM;
  1832. dev->id = cpu;
  1833. dev->bus = &mce_subsys;
  1834. dev->release = &mce_device_release;
  1835. err = device_register(dev);
  1836. if (err)
  1837. return err;
  1838. for (i = 0; mce_device_attrs[i]; i++) {
  1839. err = device_create_file(dev, mce_device_attrs[i]);
  1840. if (err)
  1841. goto error;
  1842. }
  1843. for (j = 0; j < banks; j++) {
  1844. err = device_create_file(dev, &mce_banks[j].attr);
  1845. if (err)
  1846. goto error2;
  1847. }
  1848. cpumask_set_cpu(cpu, mce_device_initialized);
  1849. per_cpu(mce_device, cpu) = dev;
  1850. return 0;
  1851. error2:
  1852. while (--j >= 0)
  1853. device_remove_file(dev, &mce_banks[j].attr);
  1854. error:
  1855. while (--i >= 0)
  1856. device_remove_file(dev, mce_device_attrs[i]);
  1857. device_unregister(dev);
  1858. return err;
  1859. }
  1860. static __cpuinit void mce_device_remove(unsigned int cpu)
  1861. {
  1862. struct device *dev = per_cpu(mce_device, cpu);
  1863. int i;
  1864. if (!cpumask_test_cpu(cpu, mce_device_initialized))
  1865. return;
  1866. for (i = 0; mce_device_attrs[i]; i++)
  1867. device_remove_file(dev, mce_device_attrs[i]);
  1868. for (i = 0; i < banks; i++)
  1869. device_remove_file(dev, &mce_banks[i].attr);
  1870. device_unregister(dev);
  1871. cpumask_clear_cpu(cpu, mce_device_initialized);
  1872. per_cpu(mce_device, cpu) = NULL;
  1873. }
  1874. /* Make sure there are no machine checks on offlined CPUs. */
  1875. static void __cpuinit mce_disable_cpu(void *h)
  1876. {
  1877. unsigned long action = *(unsigned long *)h;
  1878. int i;
  1879. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1880. return;
  1881. if (!(action & CPU_TASKS_FROZEN))
  1882. cmci_clear();
  1883. for (i = 0; i < banks; i++) {
  1884. struct mce_bank *b = &mce_banks[i];
  1885. if (b->init)
  1886. wrmsrl(MSR_IA32_MCx_CTL(i), 0);
  1887. }
  1888. }
  1889. static void __cpuinit mce_reenable_cpu(void *h)
  1890. {
  1891. unsigned long action = *(unsigned long *)h;
  1892. int i;
  1893. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1894. return;
  1895. if (!(action & CPU_TASKS_FROZEN))
  1896. cmci_reenable();
  1897. for (i = 0; i < banks; i++) {
  1898. struct mce_bank *b = &mce_banks[i];
  1899. if (b->init)
  1900. wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
  1901. }
  1902. }
  1903. /* Get notified when a cpu comes on/off. Be hotplug friendly. */
  1904. static int __cpuinit
  1905. mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
  1906. {
  1907. unsigned int cpu = (unsigned long)hcpu;
  1908. struct timer_list *t = &per_cpu(mce_timer, cpu);
  1909. switch (action) {
  1910. case CPU_ONLINE:
  1911. case CPU_ONLINE_FROZEN:
  1912. mce_device_create(cpu);
  1913. if (threshold_cpu_callback)
  1914. threshold_cpu_callback(action, cpu);
  1915. break;
  1916. case CPU_DEAD:
  1917. case CPU_DEAD_FROZEN:
  1918. if (threshold_cpu_callback)
  1919. threshold_cpu_callback(action, cpu);
  1920. mce_device_remove(cpu);
  1921. break;
  1922. case CPU_DOWN_PREPARE:
  1923. case CPU_DOWN_PREPARE_FROZEN:
  1924. del_timer_sync(t);
  1925. smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
  1926. break;
  1927. case CPU_DOWN_FAILED:
  1928. case CPU_DOWN_FAILED_FROZEN:
  1929. if (!mce_ignore_ce && check_interval) {
  1930. t->expires = round_jiffies(jiffies +
  1931. per_cpu(mce_next_interval, cpu));
  1932. add_timer_on(t, cpu);
  1933. }
  1934. smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
  1935. break;
  1936. case CPU_POST_DEAD:
  1937. /* intentionally ignoring frozen here */
  1938. cmci_rediscover(cpu);
  1939. break;
  1940. }
  1941. return NOTIFY_OK;
  1942. }
  1943. static struct notifier_block mce_cpu_notifier __cpuinitdata = {
  1944. .notifier_call = mce_cpu_callback,
  1945. };
  1946. static __init void mce_init_banks(void)
  1947. {
  1948. int i;
  1949. for (i = 0; i < banks; i++) {
  1950. struct mce_bank *b = &mce_banks[i];
  1951. struct device_attribute *a = &b->attr;
  1952. sysfs_attr_init(&a->attr);
  1953. a->attr.name = b->attrname;
  1954. snprintf(b->attrname, ATTR_LEN, "bank%d", i);
  1955. a->attr.mode = 0644;
  1956. a->show = show_bank;
  1957. a->store = set_bank;
  1958. }
  1959. }
  1960. static __init int mcheck_init_device(void)
  1961. {
  1962. int err;
  1963. int i = 0;
  1964. if (!mce_available(&boot_cpu_data))
  1965. return -EIO;
  1966. zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL);
  1967. mce_init_banks();
  1968. err = subsys_system_register(&mce_subsys, NULL);
  1969. if (err)
  1970. return err;
  1971. for_each_online_cpu(i) {
  1972. err = mce_device_create(i);
  1973. if (err)
  1974. return err;
  1975. }
  1976. register_syscore_ops(&mce_syscore_ops);
  1977. register_hotcpu_notifier(&mce_cpu_notifier);
  1978. /* register character device /dev/mcelog */
  1979. misc_register(&mce_chrdev_device);
  1980. return err;
  1981. }
  1982. device_initcall_sync(mcheck_init_device);
  1983. /*
  1984. * Old style boot options parsing. Only for compatibility.
  1985. */
  1986. static int __init mcheck_disable(char *str)
  1987. {
  1988. mce_disabled = 1;
  1989. return 1;
  1990. }
  1991. __setup("nomce", mcheck_disable);
  1992. #ifdef CONFIG_DEBUG_FS
  1993. struct dentry *mce_get_debugfs_dir(void)
  1994. {
  1995. static struct dentry *dmce;
  1996. if (!dmce)
  1997. dmce = debugfs_create_dir("mce", NULL);
  1998. return dmce;
  1999. }
  2000. static void mce_reset(void)
  2001. {
  2002. cpu_missing = 0;
  2003. atomic_set(&mce_fake_paniced, 0);
  2004. atomic_set(&mce_executing, 0);
  2005. atomic_set(&mce_callin, 0);
  2006. atomic_set(&global_nwo, 0);
  2007. }
  2008. static int fake_panic_get(void *data, u64 *val)
  2009. {
  2010. *val = fake_panic;
  2011. return 0;
  2012. }
  2013. static int fake_panic_set(void *data, u64 val)
  2014. {
  2015. mce_reset();
  2016. fake_panic = val;
  2017. return 0;
  2018. }
  2019. DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
  2020. fake_panic_set, "%llu\n");
  2021. static int __init mcheck_debugfs_init(void)
  2022. {
  2023. struct dentry *dmce, *ffake_panic;
  2024. dmce = mce_get_debugfs_dir();
  2025. if (!dmce)
  2026. return -ENOMEM;
  2027. ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
  2028. &fake_panic_fops);
  2029. if (!ffake_panic)
  2030. return -ENOMEM;
  2031. return 0;
  2032. }
  2033. late_initcall(mcheck_debugfs_init);
  2034. #endif