x2apic_uv_x.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/slab.h>
  21. #include <linux/cpu.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/pci.h>
  25. #include <linux/kdebug.h>
  26. #include <linux/delay.h>
  27. #include <linux/crash_dump.h>
  28. #include <asm/uv/uv_mmrs.h>
  29. #include <asm/uv/uv_hub.h>
  30. #include <asm/current.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/uv/bios.h>
  33. #include <asm/uv/uv.h>
  34. #include <asm/apic.h>
  35. #include <asm/ipi.h>
  36. #include <asm/smp.h>
  37. #include <asm/x86_init.h>
  38. #include <asm/emergency-restart.h>
  39. #include <asm/nmi.h>
  40. /* BMC sets a bit this MMR non-zero before sending an NMI */
  41. #define UVH_NMI_MMR UVH_SCRATCH5
  42. #define UVH_NMI_MMR_CLEAR (UVH_NMI_MMR + 8)
  43. #define UV_NMI_PENDING_MASK (1UL << 63)
  44. DEFINE_PER_CPU(unsigned long, cpu_last_nmi_count);
  45. DEFINE_PER_CPU(int, x2apic_extra_bits);
  46. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  47. static enum uv_system_type uv_system_type;
  48. static u64 gru_start_paddr, gru_end_paddr;
  49. static union uvh_apicid uvh_apicid;
  50. int uv_min_hub_revision_id;
  51. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  52. unsigned int uv_apicid_hibits;
  53. EXPORT_SYMBOL_GPL(uv_apicid_hibits);
  54. static DEFINE_SPINLOCK(uv_nmi_lock);
  55. static struct apic apic_x2apic_uv_x;
  56. static unsigned long __init uv_early_read_mmr(unsigned long addr)
  57. {
  58. unsigned long val, *mmr;
  59. mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
  60. val = *mmr;
  61. early_iounmap(mmr, sizeof(*mmr));
  62. return val;
  63. }
  64. static inline bool is_GRU_range(u64 start, u64 end)
  65. {
  66. return start >= gru_start_paddr && end <= gru_end_paddr;
  67. }
  68. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  69. {
  70. return is_ISA_range(start, end) || is_GRU_range(start, end);
  71. }
  72. static int __init early_get_pnodeid(void)
  73. {
  74. union uvh_node_id_u node_id;
  75. union uvh_rh_gam_config_mmr_u m_n_config;
  76. int pnode;
  77. /* Currently, all blades have same revision number */
  78. node_id.v = uv_early_read_mmr(UVH_NODE_ID);
  79. m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
  80. uv_min_hub_revision_id = node_id.s.revision;
  81. if (node_id.s.part_number == UV2_HUB_PART_NUMBER)
  82. uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
  83. if (node_id.s.part_number == UV2_HUB_PART_NUMBER_X)
  84. uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
  85. uv_hub_info->hub_revision = uv_min_hub_revision_id;
  86. pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
  87. return pnode;
  88. }
  89. static void __init early_get_apic_pnode_shift(void)
  90. {
  91. uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
  92. if (!uvh_apicid.v)
  93. /*
  94. * Old bios, use default value
  95. */
  96. uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
  97. }
  98. /*
  99. * Add an extra bit as dictated by bios to the destination apicid of
  100. * interrupts potentially passing through the UV HUB. This prevents
  101. * a deadlock between interrupts and IO port operations.
  102. */
  103. static void __init uv_set_apicid_hibit(void)
  104. {
  105. union uv1h_lb_target_physical_apic_id_mask_u apicid_mask;
  106. if (is_uv1_hub()) {
  107. apicid_mask.v =
  108. uv_early_read_mmr(UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK);
  109. uv_apicid_hibits =
  110. apicid_mask.s1.bit_enables & UV_APICID_HIBIT_MASK;
  111. }
  112. }
  113. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  114. {
  115. int pnodeid, is_uv1, is_uv2;
  116. is_uv1 = !strcmp(oem_id, "SGI");
  117. is_uv2 = !strcmp(oem_id, "SGI2");
  118. if (is_uv1 || is_uv2) {
  119. uv_hub_info->hub_revision =
  120. is_uv1 ? UV1_HUB_REVISION_BASE : UV2_HUB_REVISION_BASE;
  121. pnodeid = early_get_pnodeid();
  122. early_get_apic_pnode_shift();
  123. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  124. x86_platform.nmi_init = uv_nmi_init;
  125. if (!strcmp(oem_table_id, "UVL"))
  126. uv_system_type = UV_LEGACY_APIC;
  127. else if (!strcmp(oem_table_id, "UVX"))
  128. uv_system_type = UV_X2APIC;
  129. else if (!strcmp(oem_table_id, "UVH")) {
  130. __this_cpu_write(x2apic_extra_bits,
  131. pnodeid << uvh_apicid.s.pnode_shift);
  132. uv_system_type = UV_NON_UNIQUE_APIC;
  133. uv_set_apicid_hibit();
  134. return 1;
  135. }
  136. }
  137. return 0;
  138. }
  139. enum uv_system_type get_uv_system_type(void)
  140. {
  141. return uv_system_type;
  142. }
  143. int is_uv_system(void)
  144. {
  145. return uv_system_type != UV_NONE;
  146. }
  147. EXPORT_SYMBOL_GPL(is_uv_system);
  148. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  149. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  150. struct uv_blade_info *uv_blade_info;
  151. EXPORT_SYMBOL_GPL(uv_blade_info);
  152. short *uv_node_to_blade;
  153. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  154. short *uv_cpu_to_blade;
  155. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  156. short uv_possible_blades;
  157. EXPORT_SYMBOL_GPL(uv_possible_blades);
  158. unsigned long sn_rtc_cycles_per_second;
  159. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  160. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  161. {
  162. #ifdef CONFIG_SMP
  163. unsigned long val;
  164. int pnode;
  165. pnode = uv_apicid_to_pnode(phys_apicid);
  166. phys_apicid |= uv_apicid_hibits;
  167. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  168. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  169. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  170. APIC_DM_INIT;
  171. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  172. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  173. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  174. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  175. APIC_DM_STARTUP;
  176. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  177. atomic_set(&init_deasserted, 1);
  178. #endif
  179. return 0;
  180. }
  181. static void uv_send_IPI_one(int cpu, int vector)
  182. {
  183. unsigned long apicid;
  184. int pnode;
  185. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  186. pnode = uv_apicid_to_pnode(apicid);
  187. uv_hub_send_ipi(pnode, apicid, vector);
  188. }
  189. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  190. {
  191. unsigned int cpu;
  192. for_each_cpu(cpu, mask)
  193. uv_send_IPI_one(cpu, vector);
  194. }
  195. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  196. {
  197. unsigned int this_cpu = smp_processor_id();
  198. unsigned int cpu;
  199. for_each_cpu(cpu, mask) {
  200. if (cpu != this_cpu)
  201. uv_send_IPI_one(cpu, vector);
  202. }
  203. }
  204. static void uv_send_IPI_allbutself(int vector)
  205. {
  206. unsigned int this_cpu = smp_processor_id();
  207. unsigned int cpu;
  208. for_each_online_cpu(cpu) {
  209. if (cpu != this_cpu)
  210. uv_send_IPI_one(cpu, vector);
  211. }
  212. }
  213. static void uv_send_IPI_all(int vector)
  214. {
  215. uv_send_IPI_mask(cpu_online_mask, vector);
  216. }
  217. static int uv_apic_id_valid(int apicid)
  218. {
  219. return 1;
  220. }
  221. static int uv_apic_id_registered(void)
  222. {
  223. return 1;
  224. }
  225. static void uv_init_apic_ldr(void)
  226. {
  227. }
  228. static int
  229. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  230. const struct cpumask *andmask,
  231. unsigned int *apicid)
  232. {
  233. int unsigned cpu;
  234. /*
  235. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  236. * May as well be the first.
  237. */
  238. for_each_cpu_and(cpu, cpumask, andmask) {
  239. if (cpumask_test_cpu(cpu, cpu_online_mask))
  240. break;
  241. }
  242. if (likely(cpu < nr_cpu_ids)) {
  243. *apicid = per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  244. return 0;
  245. }
  246. return -EINVAL;
  247. }
  248. static unsigned int x2apic_get_apic_id(unsigned long x)
  249. {
  250. unsigned int id;
  251. WARN_ON(preemptible() && num_online_cpus() > 1);
  252. id = x | __this_cpu_read(x2apic_extra_bits);
  253. return id;
  254. }
  255. static unsigned long set_apic_id(unsigned int id)
  256. {
  257. unsigned long x;
  258. /* maskout x2apic_extra_bits ? */
  259. x = id;
  260. return x;
  261. }
  262. static unsigned int uv_read_apic_id(void)
  263. {
  264. return x2apic_get_apic_id(apic_read(APIC_ID));
  265. }
  266. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  267. {
  268. return uv_read_apic_id() >> index_msb;
  269. }
  270. static void uv_send_IPI_self(int vector)
  271. {
  272. apic_write(APIC_SELF_IPI, vector);
  273. }
  274. static int uv_probe(void)
  275. {
  276. return apic == &apic_x2apic_uv_x;
  277. }
  278. static struct apic __refdata apic_x2apic_uv_x = {
  279. .name = "UV large system",
  280. .probe = uv_probe,
  281. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  282. .apic_id_valid = uv_apic_id_valid,
  283. .apic_id_registered = uv_apic_id_registered,
  284. .irq_delivery_mode = dest_Fixed,
  285. .irq_dest_mode = 0, /* physical */
  286. .target_cpus = online_target_cpus,
  287. .disable_esr = 0,
  288. .dest_logical = APIC_DEST_LOGICAL,
  289. .check_apicid_used = NULL,
  290. .check_apicid_present = NULL,
  291. .vector_allocation_domain = default_vector_allocation_domain,
  292. .init_apic_ldr = uv_init_apic_ldr,
  293. .ioapic_phys_id_map = NULL,
  294. .setup_apic_routing = NULL,
  295. .multi_timer_check = NULL,
  296. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  297. .apicid_to_cpu_present = NULL,
  298. .setup_portio_remap = NULL,
  299. .check_phys_apicid_present = default_check_phys_apicid_present,
  300. .enable_apic_mode = NULL,
  301. .phys_pkg_id = uv_phys_pkg_id,
  302. .mps_oem_check = NULL,
  303. .get_apic_id = x2apic_get_apic_id,
  304. .set_apic_id = set_apic_id,
  305. .apic_id_mask = 0xFFFFFFFFu,
  306. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  307. .send_IPI_mask = uv_send_IPI_mask,
  308. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  309. .send_IPI_allbutself = uv_send_IPI_allbutself,
  310. .send_IPI_all = uv_send_IPI_all,
  311. .send_IPI_self = uv_send_IPI_self,
  312. .wakeup_secondary_cpu = uv_wakeup_secondary,
  313. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  314. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  315. .wait_for_init_deassert = NULL,
  316. .smp_callin_clear_local_apic = NULL,
  317. .inquire_remote_apic = NULL,
  318. .read = native_apic_msr_read,
  319. .write = native_apic_msr_write,
  320. .eoi_write = native_apic_msr_eoi_write,
  321. .icr_read = native_x2apic_icr_read,
  322. .icr_write = native_x2apic_icr_write,
  323. .wait_icr_idle = native_x2apic_wait_icr_idle,
  324. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  325. };
  326. static __cpuinit void set_x2apic_extra_bits(int pnode)
  327. {
  328. __this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
  329. }
  330. /*
  331. * Called on boot cpu.
  332. */
  333. static __init int boot_pnode_to_blade(int pnode)
  334. {
  335. int blade;
  336. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  337. if (pnode == uv_blade_info[blade].pnode)
  338. return blade;
  339. BUG();
  340. }
  341. struct redir_addr {
  342. unsigned long redirect;
  343. unsigned long alias;
  344. };
  345. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  346. static __initdata struct redir_addr redir_addrs[] = {
  347. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
  348. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
  349. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
  350. };
  351. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  352. {
  353. union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
  354. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  355. int i;
  356. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  357. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  358. if (alias.s.enable && alias.s.base == 0) {
  359. *size = (1UL << alias.s.m_alias);
  360. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  361. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  362. return;
  363. }
  364. }
  365. *base = *size = 0;
  366. }
  367. enum map_type {map_wb, map_uc};
  368. static __init void map_high(char *id, unsigned long base, int pshift,
  369. int bshift, int max_pnode, enum map_type map_type)
  370. {
  371. unsigned long bytes, paddr;
  372. paddr = base << pshift;
  373. bytes = (1UL << bshift) * (max_pnode + 1);
  374. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  375. paddr + bytes);
  376. if (map_type == map_uc)
  377. init_extra_mapping_uc(paddr, bytes);
  378. else
  379. init_extra_mapping_wb(paddr, bytes);
  380. }
  381. static __init void map_gru_high(int max_pnode)
  382. {
  383. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  384. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  385. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  386. if (gru.s.enable) {
  387. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  388. gru_start_paddr = ((u64)gru.s.base << shift);
  389. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  390. }
  391. }
  392. static __init void map_mmr_high(int max_pnode)
  393. {
  394. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  395. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  396. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  397. if (mmr.s.enable)
  398. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  399. }
  400. static __init void map_mmioh_high(int max_pnode)
  401. {
  402. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  403. int shift;
  404. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  405. if (is_uv1_hub() && mmioh.s1.enable) {
  406. shift = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  407. map_high("MMIOH", mmioh.s1.base, shift, mmioh.s1.m_io,
  408. max_pnode, map_uc);
  409. }
  410. if (is_uv2_hub() && mmioh.s2.enable) {
  411. shift = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  412. map_high("MMIOH", mmioh.s2.base, shift, mmioh.s2.m_io,
  413. max_pnode, map_uc);
  414. }
  415. }
  416. static __init void map_low_mmrs(void)
  417. {
  418. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  419. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  420. }
  421. static __init void uv_rtc_init(void)
  422. {
  423. long status;
  424. u64 ticks_per_sec;
  425. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  426. &ticks_per_sec);
  427. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  428. printk(KERN_WARNING
  429. "unable to determine platform RTC clock frequency, "
  430. "guessing.\n");
  431. /* BIOS gives wrong value for clock freq. so guess */
  432. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  433. } else
  434. sn_rtc_cycles_per_second = ticks_per_sec;
  435. }
  436. /*
  437. * percpu heartbeat timer
  438. */
  439. static void uv_heartbeat(unsigned long ignored)
  440. {
  441. struct timer_list *timer = &uv_hub_info->scir.timer;
  442. unsigned char bits = uv_hub_info->scir.state;
  443. /* flip heartbeat bit */
  444. bits ^= SCIR_CPU_HEARTBEAT;
  445. /* is this cpu idle? */
  446. if (idle_cpu(raw_smp_processor_id()))
  447. bits &= ~SCIR_CPU_ACTIVITY;
  448. else
  449. bits |= SCIR_CPU_ACTIVITY;
  450. /* update system controller interface reg */
  451. uv_set_scir_bits(bits);
  452. /* enable next timer period */
  453. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  454. }
  455. static void __cpuinit uv_heartbeat_enable(int cpu)
  456. {
  457. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  458. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  459. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  460. setup_timer(timer, uv_heartbeat, cpu);
  461. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  462. add_timer_on(timer, cpu);
  463. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  464. /* also ensure that boot cpu is enabled */
  465. cpu = 0;
  466. }
  467. }
  468. #ifdef CONFIG_HOTPLUG_CPU
  469. static void __cpuinit uv_heartbeat_disable(int cpu)
  470. {
  471. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  472. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  473. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  474. }
  475. uv_set_cpu_scir_bits(cpu, 0xff);
  476. }
  477. /*
  478. * cpu hotplug notifier
  479. */
  480. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  481. unsigned long action, void *hcpu)
  482. {
  483. long cpu = (long)hcpu;
  484. switch (action) {
  485. case CPU_ONLINE:
  486. uv_heartbeat_enable(cpu);
  487. break;
  488. case CPU_DOWN_PREPARE:
  489. uv_heartbeat_disable(cpu);
  490. break;
  491. default:
  492. break;
  493. }
  494. return NOTIFY_OK;
  495. }
  496. static __init void uv_scir_register_cpu_notifier(void)
  497. {
  498. hotcpu_notifier(uv_scir_cpu_notify, 0);
  499. }
  500. #else /* !CONFIG_HOTPLUG_CPU */
  501. static __init void uv_scir_register_cpu_notifier(void)
  502. {
  503. }
  504. static __init int uv_init_heartbeat(void)
  505. {
  506. int cpu;
  507. if (is_uv_system())
  508. for_each_online_cpu(cpu)
  509. uv_heartbeat_enable(cpu);
  510. return 0;
  511. }
  512. late_initcall(uv_init_heartbeat);
  513. #endif /* !CONFIG_HOTPLUG_CPU */
  514. /* Direct Legacy VGA I/O traffic to designated IOH */
  515. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  516. unsigned int command_bits, u32 flags)
  517. {
  518. int domain, bus, rc;
  519. PR_DEVEL("devfn %x decode %d cmd %x flags %d\n",
  520. pdev->devfn, decode, command_bits, flags);
  521. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  522. return 0;
  523. if ((command_bits & PCI_COMMAND_IO) == 0)
  524. return 0;
  525. domain = pci_domain_nr(pdev->bus);
  526. bus = pdev->bus->number;
  527. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  528. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  529. return rc;
  530. }
  531. /*
  532. * Called on each cpu to initialize the per_cpu UV data area.
  533. * FIXME: hotplug not supported yet
  534. */
  535. void __cpuinit uv_cpu_init(void)
  536. {
  537. /* CPU 0 initilization will be done via uv_system_init. */
  538. if (!uv_blade_info)
  539. return;
  540. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  541. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  542. set_x2apic_extra_bits(uv_hub_info->pnode);
  543. }
  544. /*
  545. * When NMI is received, print a stack trace.
  546. */
  547. int uv_handle_nmi(unsigned int reason, struct pt_regs *regs)
  548. {
  549. unsigned long real_uv_nmi;
  550. int bid;
  551. /*
  552. * Each blade has an MMR that indicates when an NMI has been sent
  553. * to cpus on the blade. If an NMI is detected, atomically
  554. * clear the MMR and update a per-blade NMI count used to
  555. * cause each cpu on the blade to notice a new NMI.
  556. */
  557. bid = uv_numa_blade_id();
  558. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  559. if (unlikely(real_uv_nmi)) {
  560. spin_lock(&uv_blade_info[bid].nmi_lock);
  561. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  562. if (real_uv_nmi) {
  563. uv_blade_info[bid].nmi_count++;
  564. uv_write_local_mmr(UVH_NMI_MMR_CLEAR, UV_NMI_PENDING_MASK);
  565. }
  566. spin_unlock(&uv_blade_info[bid].nmi_lock);
  567. }
  568. if (likely(__get_cpu_var(cpu_last_nmi_count) == uv_blade_info[bid].nmi_count))
  569. return NMI_DONE;
  570. __get_cpu_var(cpu_last_nmi_count) = uv_blade_info[bid].nmi_count;
  571. /*
  572. * Use a lock so only one cpu prints at a time.
  573. * This prevents intermixed output.
  574. */
  575. spin_lock(&uv_nmi_lock);
  576. pr_info("UV NMI stack dump cpu %u:\n", smp_processor_id());
  577. dump_stack();
  578. spin_unlock(&uv_nmi_lock);
  579. return NMI_HANDLED;
  580. }
  581. void uv_register_nmi_notifier(void)
  582. {
  583. if (register_nmi_handler(NMI_UNKNOWN, uv_handle_nmi, 0, "uv"))
  584. printk(KERN_WARNING "UV NMI handler failed to register\n");
  585. }
  586. void uv_nmi_init(void)
  587. {
  588. unsigned int value;
  589. /*
  590. * Unmask NMI on all cpus
  591. */
  592. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  593. value &= ~APIC_LVT_MASKED;
  594. apic_write(APIC_LVT1, value);
  595. }
  596. void __init uv_system_init(void)
  597. {
  598. union uvh_rh_gam_config_mmr_u m_n_config;
  599. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  600. union uvh_node_id_u node_id;
  601. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  602. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val, n_io;
  603. int gnode_extra, max_pnode = 0;
  604. unsigned long mmr_base, present, paddr;
  605. unsigned short pnode_mask, pnode_io_mask;
  606. printk(KERN_INFO "UV: Found %s hub\n", is_uv1_hub() ? "UV1" : "UV2");
  607. map_low_mmrs();
  608. m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
  609. m_val = m_n_config.s.m_skt;
  610. n_val = m_n_config.s.n_skt;
  611. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  612. n_io = is_uv1_hub() ? mmioh.s1.n_io : mmioh.s2.n_io;
  613. mmr_base =
  614. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  615. ~UV_MMR_ENABLE;
  616. pnode_mask = (1 << n_val) - 1;
  617. pnode_io_mask = (1 << n_io) - 1;
  618. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  619. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  620. gnode_upper = ((unsigned long)gnode_extra << m_val);
  621. printk(KERN_INFO "UV: N %d, M %d, N_IO: %d, gnode_upper 0x%lx, gnode_extra 0x%x, pnode_mask 0x%x, pnode_io_mask 0x%x\n",
  622. n_val, m_val, n_io, gnode_upper, gnode_extra, pnode_mask, pnode_io_mask);
  623. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  624. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  625. uv_possible_blades +=
  626. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  627. /* uv_num_possible_blades() is really the hub count */
  628. printk(KERN_INFO "UV: Found %d blades, %d hubs\n",
  629. is_uv1_hub() ? uv_num_possible_blades() :
  630. (uv_num_possible_blades() + 1) / 2,
  631. uv_num_possible_blades());
  632. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  633. uv_blade_info = kzalloc(bytes, GFP_KERNEL);
  634. BUG_ON(!uv_blade_info);
  635. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  636. uv_blade_info[blade].memory_nid = -1;
  637. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  638. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  639. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  640. BUG_ON(!uv_node_to_blade);
  641. memset(uv_node_to_blade, 255, bytes);
  642. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  643. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  644. BUG_ON(!uv_cpu_to_blade);
  645. memset(uv_cpu_to_blade, 255, bytes);
  646. blade = 0;
  647. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  648. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  649. for (j = 0; j < 64; j++) {
  650. if (!test_bit(j, &present))
  651. continue;
  652. pnode = (i * 64 + j) & pnode_mask;
  653. uv_blade_info[blade].pnode = pnode;
  654. uv_blade_info[blade].nr_possible_cpus = 0;
  655. uv_blade_info[blade].nr_online_cpus = 0;
  656. spin_lock_init(&uv_blade_info[blade].nmi_lock);
  657. max_pnode = max(pnode, max_pnode);
  658. blade++;
  659. }
  660. }
  661. uv_bios_init();
  662. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  663. &sn_region_size, &system_serial_number);
  664. uv_rtc_init();
  665. for_each_present_cpu(cpu) {
  666. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  667. nid = cpu_to_node(cpu);
  668. /*
  669. * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
  670. */
  671. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  672. uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
  673. uv_cpu_hub_info(cpu)->hub_revision = uv_hub_info->hub_revision;
  674. uv_cpu_hub_info(cpu)->m_shift = 64 - m_val;
  675. uv_cpu_hub_info(cpu)->n_lshift = is_uv2_1_hub() ?
  676. (m_val == 40 ? 40 : 39) : m_val;
  677. pnode = uv_apicid_to_pnode(apicid);
  678. blade = boot_pnode_to_blade(pnode);
  679. lcpu = uv_blade_info[blade].nr_possible_cpus;
  680. uv_blade_info[blade].nr_possible_cpus++;
  681. /* Any node on the blade, else will contain -1. */
  682. uv_blade_info[blade].memory_nid = nid;
  683. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  684. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  685. uv_cpu_hub_info(cpu)->m_val = m_val;
  686. uv_cpu_hub_info(cpu)->n_val = n_val;
  687. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  688. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  689. uv_cpu_hub_info(cpu)->pnode = pnode;
  690. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  691. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  692. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  693. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  694. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  695. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  696. uv_node_to_blade[nid] = blade;
  697. uv_cpu_to_blade[cpu] = blade;
  698. }
  699. /* Add blade/pnode info for nodes without cpus */
  700. for_each_online_node(nid) {
  701. if (uv_node_to_blade[nid] >= 0)
  702. continue;
  703. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  704. pnode = uv_gpa_to_pnode(uv_soc_phys_ram_to_gpa(paddr));
  705. blade = boot_pnode_to_blade(pnode);
  706. uv_node_to_blade[nid] = blade;
  707. }
  708. map_gru_high(max_pnode);
  709. map_mmr_high(max_pnode);
  710. map_mmioh_high(max_pnode & pnode_io_mask);
  711. uv_cpu_init();
  712. uv_scir_register_cpu_notifier();
  713. uv_register_nmi_notifier();
  714. proc_mkdir("sgi_uv", NULL);
  715. /* register Legacy VGA I/O redirection handler */
  716. pci_register_set_vga_state(uv_set_vga_state);
  717. /*
  718. * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
  719. * EFI is not enabled in the kdump kernel.
  720. */
  721. if (is_kdump_kernel())
  722. reboot_type = BOOT_ACPI;
  723. }
  724. apic_driver(apic_x2apic_uv_x);