psr.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * psr.h: This file holds the macros for masking off various parts of
  3. * the processor status register on the Sparc. This is valid
  4. * for Version 8. On the V9 this is renamed to the PSTATE
  5. * register and its members are accessed as fields like
  6. * PSTATE.PRIV for the current CPU privilege level.
  7. *
  8. * Copyright (C) 1994 David S. Miller (davem@caip.rutgers.edu)
  9. */
  10. #ifndef __LINUX_SPARC_PSR_H
  11. #define __LINUX_SPARC_PSR_H
  12. /* The Sparc PSR fields are laid out as the following:
  13. *
  14. * ------------------------------------------------------------------------
  15. * | impl | vers | icc | resv | EC | EF | PIL | S | PS | ET | CWP |
  16. * | 31-28 | 27-24 | 23-20 | 19-14 | 13 | 12 | 11-8 | 7 | 6 | 5 | 4-0 |
  17. * ------------------------------------------------------------------------
  18. */
  19. #define PSR_CWP 0x0000001f /* current window pointer */
  20. #define PSR_ET 0x00000020 /* enable traps field */
  21. #define PSR_PS 0x00000040 /* previous privilege level */
  22. #define PSR_S 0x00000080 /* current privilege level */
  23. #define PSR_PIL 0x00000f00 /* processor interrupt level */
  24. #define PSR_EF 0x00001000 /* enable floating point */
  25. #define PSR_EC 0x00002000 /* enable co-processor */
  26. #define PSR_SYSCALL 0x00004000 /* inside of a syscall */
  27. #define PSR_LE 0x00008000 /* SuperSparcII little-endian */
  28. #define PSR_ICC 0x00f00000 /* integer condition codes */
  29. #define PSR_C 0x00100000 /* carry bit */
  30. #define PSR_V 0x00200000 /* overflow bit */
  31. #define PSR_Z 0x00400000 /* zero bit */
  32. #define PSR_N 0x00800000 /* negative bit */
  33. #define PSR_VERS 0x0f000000 /* cpu-version field */
  34. #define PSR_IMPL 0xf0000000 /* cpu-implementation field */
  35. #define PSR_VERS_SHIFT 24
  36. #define PSR_IMPL_SHIFT 28
  37. #define PSR_VERS_SHIFTED_MASK 0xf
  38. #define PSR_IMPL_SHIFTED_MASK 0xf
  39. #define PSR_IMPL_TI 0x4
  40. #define PSR_IMPL_LEON 0xf
  41. #ifdef __KERNEL__
  42. #ifndef __ASSEMBLY__
  43. /* Get the %psr register. */
  44. static inline unsigned int get_psr(void)
  45. {
  46. unsigned int psr;
  47. __asm__ __volatile__(
  48. "rd %%psr, %0\n\t"
  49. "nop\n\t"
  50. "nop\n\t"
  51. "nop\n\t"
  52. : "=r" (psr)
  53. : /* no inputs */
  54. : "memory");
  55. return psr;
  56. }
  57. static inline void put_psr(unsigned int new_psr)
  58. {
  59. __asm__ __volatile__(
  60. "wr %0, 0x0, %%psr\n\t"
  61. "nop\n\t"
  62. "nop\n\t"
  63. "nop\n\t"
  64. : /* no outputs */
  65. : "r" (new_psr)
  66. : "memory", "cc");
  67. }
  68. /* Get the %fsr register. Be careful, make sure the floating point
  69. * enable bit is set in the %psr when you execute this or you will
  70. * incur a trap.
  71. */
  72. extern unsigned int fsr_storage;
  73. static inline unsigned int get_fsr(void)
  74. {
  75. unsigned int fsr = 0;
  76. __asm__ __volatile__(
  77. "st %%fsr, %1\n\t"
  78. "ld %1, %0\n\t"
  79. : "=r" (fsr)
  80. : "m" (fsr_storage));
  81. return fsr;
  82. }
  83. #endif /* !(__ASSEMBLY__) */
  84. #endif /* (__KERNEL__) */
  85. #endif /* !(__LINUX_SPARC_PSR_H) */