setup-sh7757.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269
  1. /*
  2. * SH7757 Setup
  3. *
  4. * Copyright (C) 2009, 2011 Renesas Solutions Corp.
  5. *
  6. * based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/io.h>
  17. #include <linux/mm.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/sh_timer.h>
  20. #include <linux/sh_dma.h>
  21. #include <linux/sh_intc.h>
  22. #include <cpu/dma-register.h>
  23. #include <cpu/sh7757.h>
  24. static struct plat_sci_port scif2_platform_data = {
  25. .mapbase = 0xfe4b0000, /* SCIF2 */
  26. .flags = UPF_BOOT_AUTOCONF,
  27. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  28. .scbrr_algo_id = SCBRR_ALGO_2,
  29. .type = PORT_SCIF,
  30. .irqs = SCIx_IRQ_MUXED(evt2irq(0x700)),
  31. };
  32. static struct platform_device scif2_device = {
  33. .name = "sh-sci",
  34. .id = 0,
  35. .dev = {
  36. .platform_data = &scif2_platform_data,
  37. },
  38. };
  39. static struct plat_sci_port scif3_platform_data = {
  40. .mapbase = 0xfe4c0000, /* SCIF3 */
  41. .flags = UPF_BOOT_AUTOCONF,
  42. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  43. .scbrr_algo_id = SCBRR_ALGO_2,
  44. .type = PORT_SCIF,
  45. .irqs = SCIx_IRQ_MUXED(evt2irq(0xb80)),
  46. };
  47. static struct platform_device scif3_device = {
  48. .name = "sh-sci",
  49. .id = 1,
  50. .dev = {
  51. .platform_data = &scif3_platform_data,
  52. },
  53. };
  54. static struct plat_sci_port scif4_platform_data = {
  55. .mapbase = 0xfe4d0000, /* SCIF4 */
  56. .flags = UPF_BOOT_AUTOCONF,
  57. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  58. .scbrr_algo_id = SCBRR_ALGO_2,
  59. .type = PORT_SCIF,
  60. .irqs = SCIx_IRQ_MUXED(evt2irq(0xF00)),
  61. };
  62. static struct platform_device scif4_device = {
  63. .name = "sh-sci",
  64. .id = 2,
  65. .dev = {
  66. .platform_data = &scif4_platform_data,
  67. },
  68. };
  69. static struct sh_timer_config tmu0_platform_data = {
  70. .channel_offset = 0x04,
  71. .timer_bit = 0,
  72. .clockevent_rating = 200,
  73. };
  74. static struct resource tmu0_resources[] = {
  75. [0] = {
  76. .start = 0xfe430008,
  77. .end = 0xfe430013,
  78. .flags = IORESOURCE_MEM,
  79. },
  80. [1] = {
  81. .start = evt2irq(0x580),
  82. .flags = IORESOURCE_IRQ,
  83. },
  84. };
  85. static struct platform_device tmu0_device = {
  86. .name = "sh_tmu",
  87. .id = 0,
  88. .dev = {
  89. .platform_data = &tmu0_platform_data,
  90. },
  91. .resource = tmu0_resources,
  92. .num_resources = ARRAY_SIZE(tmu0_resources),
  93. };
  94. static struct sh_timer_config tmu1_platform_data = {
  95. .channel_offset = 0x10,
  96. .timer_bit = 1,
  97. .clocksource_rating = 200,
  98. };
  99. static struct resource tmu1_resources[] = {
  100. [0] = {
  101. .start = 0xfe430014,
  102. .end = 0xfe43001f,
  103. .flags = IORESOURCE_MEM,
  104. },
  105. [1] = {
  106. .start = evt2irq(0x5a0),
  107. .flags = IORESOURCE_IRQ,
  108. },
  109. };
  110. static struct platform_device tmu1_device = {
  111. .name = "sh_tmu",
  112. .id = 1,
  113. .dev = {
  114. .platform_data = &tmu1_platform_data,
  115. },
  116. .resource = tmu1_resources,
  117. .num_resources = ARRAY_SIZE(tmu1_resources),
  118. };
  119. static struct resource spi0_resources[] = {
  120. [0] = {
  121. .start = 0xfe002000,
  122. .end = 0xfe0020ff,
  123. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  124. },
  125. [1] = {
  126. .start = evt2irq(0xcc0),
  127. .flags = IORESOURCE_IRQ,
  128. },
  129. };
  130. /* DMA */
  131. static const struct sh_dmae_slave_config sh7757_dmae0_slaves[] = {
  132. {
  133. .slave_id = SHDMA_SLAVE_SDHI_TX,
  134. .addr = 0x1fe50030,
  135. .chcr = SM_INC | 0x800 | 0x40000000 |
  136. TS_INDEX2VAL(XMIT_SZ_16BIT),
  137. .mid_rid = 0xc5,
  138. },
  139. {
  140. .slave_id = SHDMA_SLAVE_SDHI_RX,
  141. .addr = 0x1fe50030,
  142. .chcr = DM_INC | 0x800 | 0x40000000 |
  143. TS_INDEX2VAL(XMIT_SZ_16BIT),
  144. .mid_rid = 0xc6,
  145. },
  146. {
  147. .slave_id = SHDMA_SLAVE_MMCIF_TX,
  148. .addr = 0x1fcb0034,
  149. .chcr = SM_INC | 0x800 | 0x40000000 |
  150. TS_INDEX2VAL(XMIT_SZ_32BIT),
  151. .mid_rid = 0xd3,
  152. },
  153. {
  154. .slave_id = SHDMA_SLAVE_MMCIF_RX,
  155. .addr = 0x1fcb0034,
  156. .chcr = DM_INC | 0x800 | 0x40000000 |
  157. TS_INDEX2VAL(XMIT_SZ_32BIT),
  158. .mid_rid = 0xd7,
  159. },
  160. };
  161. static const struct sh_dmae_slave_config sh7757_dmae1_slaves[] = {
  162. {
  163. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  164. .addr = 0x1f4b000c,
  165. .chcr = SM_INC | 0x800 | 0x40000000 |
  166. TS_INDEX2VAL(XMIT_SZ_8BIT),
  167. .mid_rid = 0x21,
  168. },
  169. {
  170. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  171. .addr = 0x1f4b0014,
  172. .chcr = DM_INC | 0x800 | 0x40000000 |
  173. TS_INDEX2VAL(XMIT_SZ_8BIT),
  174. .mid_rid = 0x22,
  175. },
  176. {
  177. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  178. .addr = 0x1f4c000c,
  179. .chcr = SM_INC | 0x800 | 0x40000000 |
  180. TS_INDEX2VAL(XMIT_SZ_8BIT),
  181. .mid_rid = 0x29,
  182. },
  183. {
  184. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  185. .addr = 0x1f4c0014,
  186. .chcr = DM_INC | 0x800 | 0x40000000 |
  187. TS_INDEX2VAL(XMIT_SZ_8BIT),
  188. .mid_rid = 0x2a,
  189. },
  190. {
  191. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  192. .addr = 0x1f4d000c,
  193. .chcr = SM_INC | 0x800 | 0x40000000 |
  194. TS_INDEX2VAL(XMIT_SZ_8BIT),
  195. .mid_rid = 0x41,
  196. },
  197. {
  198. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  199. .addr = 0x1f4d0014,
  200. .chcr = DM_INC | 0x800 | 0x40000000 |
  201. TS_INDEX2VAL(XMIT_SZ_8BIT),
  202. .mid_rid = 0x42,
  203. },
  204. {
  205. .slave_id = SHDMA_SLAVE_RSPI_TX,
  206. .addr = 0xfe480004,
  207. .chcr = SM_INC | 0x800 | 0x40000000 |
  208. TS_INDEX2VAL(XMIT_SZ_16BIT),
  209. .mid_rid = 0xc1,
  210. },
  211. {
  212. .slave_id = SHDMA_SLAVE_RSPI_RX,
  213. .addr = 0xfe480004,
  214. .chcr = DM_INC | 0x800 | 0x40000000 |
  215. TS_INDEX2VAL(XMIT_SZ_16BIT),
  216. .mid_rid = 0xc2,
  217. },
  218. };
  219. static const struct sh_dmae_slave_config sh7757_dmae2_slaves[] = {
  220. {
  221. .slave_id = SHDMA_SLAVE_RIIC0_TX,
  222. .addr = 0x1e500012,
  223. .chcr = SM_INC | 0x800 | 0x40000000 |
  224. TS_INDEX2VAL(XMIT_SZ_8BIT),
  225. .mid_rid = 0x21,
  226. },
  227. {
  228. .slave_id = SHDMA_SLAVE_RIIC0_RX,
  229. .addr = 0x1e500013,
  230. .chcr = DM_INC | 0x800 | 0x40000000 |
  231. TS_INDEX2VAL(XMIT_SZ_8BIT),
  232. .mid_rid = 0x22,
  233. },
  234. {
  235. .slave_id = SHDMA_SLAVE_RIIC1_TX,
  236. .addr = 0x1e510012,
  237. .chcr = SM_INC | 0x800 | 0x40000000 |
  238. TS_INDEX2VAL(XMIT_SZ_8BIT),
  239. .mid_rid = 0x29,
  240. },
  241. {
  242. .slave_id = SHDMA_SLAVE_RIIC1_RX,
  243. .addr = 0x1e510013,
  244. .chcr = DM_INC | 0x800 | 0x40000000 |
  245. TS_INDEX2VAL(XMIT_SZ_8BIT),
  246. .mid_rid = 0x2a,
  247. },
  248. {
  249. .slave_id = SHDMA_SLAVE_RIIC2_TX,
  250. .addr = 0x1e520012,
  251. .chcr = SM_INC | 0x800 | 0x40000000 |
  252. TS_INDEX2VAL(XMIT_SZ_8BIT),
  253. .mid_rid = 0xa1,
  254. },
  255. {
  256. .slave_id = SHDMA_SLAVE_RIIC2_RX,
  257. .addr = 0x1e520013,
  258. .chcr = DM_INC | 0x800 | 0x40000000 |
  259. TS_INDEX2VAL(XMIT_SZ_8BIT),
  260. .mid_rid = 0xa2,
  261. },
  262. {
  263. .slave_id = SHDMA_SLAVE_RIIC3_TX,
  264. .addr = 0x1e530012,
  265. .chcr = SM_INC | 0x800 | 0x40000000 |
  266. TS_INDEX2VAL(XMIT_SZ_8BIT),
  267. .mid_rid = 0xa9,
  268. },
  269. {
  270. .slave_id = SHDMA_SLAVE_RIIC3_RX,
  271. .addr = 0x1e530013,
  272. .chcr = DM_INC | 0x800 | 0x40000000 |
  273. TS_INDEX2VAL(XMIT_SZ_8BIT),
  274. .mid_rid = 0xaf,
  275. },
  276. {
  277. .slave_id = SHDMA_SLAVE_RIIC4_TX,
  278. .addr = 0x1e540012,
  279. .chcr = SM_INC | 0x800 | 0x40000000 |
  280. TS_INDEX2VAL(XMIT_SZ_8BIT),
  281. .mid_rid = 0xc5,
  282. },
  283. {
  284. .slave_id = SHDMA_SLAVE_RIIC4_RX,
  285. .addr = 0x1e540013,
  286. .chcr = DM_INC | 0x800 | 0x40000000 |
  287. TS_INDEX2VAL(XMIT_SZ_8BIT),
  288. .mid_rid = 0xc6,
  289. },
  290. };
  291. static const struct sh_dmae_slave_config sh7757_dmae3_slaves[] = {
  292. {
  293. .slave_id = SHDMA_SLAVE_RIIC5_TX,
  294. .addr = 0x1e550012,
  295. .chcr = SM_INC | 0x800 | 0x40000000 |
  296. TS_INDEX2VAL(XMIT_SZ_8BIT),
  297. .mid_rid = 0x21,
  298. },
  299. {
  300. .slave_id = SHDMA_SLAVE_RIIC5_RX,
  301. .addr = 0x1e550013,
  302. .chcr = DM_INC | 0x800 | 0x40000000 |
  303. TS_INDEX2VAL(XMIT_SZ_8BIT),
  304. .mid_rid = 0x22,
  305. },
  306. {
  307. .slave_id = SHDMA_SLAVE_RIIC6_TX,
  308. .addr = 0x1e560012,
  309. .chcr = SM_INC | 0x800 | 0x40000000 |
  310. TS_INDEX2VAL(XMIT_SZ_8BIT),
  311. .mid_rid = 0x29,
  312. },
  313. {
  314. .slave_id = SHDMA_SLAVE_RIIC6_RX,
  315. .addr = 0x1e560013,
  316. .chcr = DM_INC | 0x800 | 0x40000000 |
  317. TS_INDEX2VAL(XMIT_SZ_8BIT),
  318. .mid_rid = 0x2a,
  319. },
  320. {
  321. .slave_id = SHDMA_SLAVE_RIIC7_TX,
  322. .addr = 0x1e570012,
  323. .chcr = SM_INC | 0x800 | 0x40000000 |
  324. TS_INDEX2VAL(XMIT_SZ_8BIT),
  325. .mid_rid = 0x41,
  326. },
  327. {
  328. .slave_id = SHDMA_SLAVE_RIIC7_RX,
  329. .addr = 0x1e570013,
  330. .chcr = DM_INC | 0x800 | 0x40000000 |
  331. TS_INDEX2VAL(XMIT_SZ_8BIT),
  332. .mid_rid = 0x42,
  333. },
  334. {
  335. .slave_id = SHDMA_SLAVE_RIIC8_TX,
  336. .addr = 0x1e580012,
  337. .chcr = SM_INC | 0x800 | 0x40000000 |
  338. TS_INDEX2VAL(XMIT_SZ_8BIT),
  339. .mid_rid = 0x45,
  340. },
  341. {
  342. .slave_id = SHDMA_SLAVE_RIIC8_RX,
  343. .addr = 0x1e580013,
  344. .chcr = DM_INC | 0x800 | 0x40000000 |
  345. TS_INDEX2VAL(XMIT_SZ_8BIT),
  346. .mid_rid = 0x46,
  347. },
  348. {
  349. .slave_id = SHDMA_SLAVE_RIIC9_TX,
  350. .addr = 0x1e590012,
  351. .chcr = SM_INC | 0x800 | 0x40000000 |
  352. TS_INDEX2VAL(XMIT_SZ_8BIT),
  353. .mid_rid = 0x51,
  354. },
  355. {
  356. .slave_id = SHDMA_SLAVE_RIIC9_RX,
  357. .addr = 0x1e590013,
  358. .chcr = DM_INC | 0x800 | 0x40000000 |
  359. TS_INDEX2VAL(XMIT_SZ_8BIT),
  360. .mid_rid = 0x52,
  361. },
  362. };
  363. static const struct sh_dmae_channel sh7757_dmae_channels[] = {
  364. {
  365. .offset = 0,
  366. .dmars = 0,
  367. .dmars_bit = 0,
  368. }, {
  369. .offset = 0x10,
  370. .dmars = 0,
  371. .dmars_bit = 8,
  372. }, {
  373. .offset = 0x20,
  374. .dmars = 4,
  375. .dmars_bit = 0,
  376. }, {
  377. .offset = 0x30,
  378. .dmars = 4,
  379. .dmars_bit = 8,
  380. }, {
  381. .offset = 0x50,
  382. .dmars = 8,
  383. .dmars_bit = 0,
  384. }, {
  385. .offset = 0x60,
  386. .dmars = 8,
  387. .dmars_bit = 8,
  388. }
  389. };
  390. static const unsigned int ts_shift[] = TS_SHIFT;
  391. static struct sh_dmae_pdata dma0_platform_data = {
  392. .slave = sh7757_dmae0_slaves,
  393. .slave_num = ARRAY_SIZE(sh7757_dmae0_slaves),
  394. .channel = sh7757_dmae_channels,
  395. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  396. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  397. .ts_low_mask = CHCR_TS_LOW_MASK,
  398. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  399. .ts_high_mask = CHCR_TS_HIGH_MASK,
  400. .ts_shift = ts_shift,
  401. .ts_shift_num = ARRAY_SIZE(ts_shift),
  402. .dmaor_init = DMAOR_INIT,
  403. };
  404. static struct sh_dmae_pdata dma1_platform_data = {
  405. .slave = sh7757_dmae1_slaves,
  406. .slave_num = ARRAY_SIZE(sh7757_dmae1_slaves),
  407. .channel = sh7757_dmae_channels,
  408. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  409. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  410. .ts_low_mask = CHCR_TS_LOW_MASK,
  411. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  412. .ts_high_mask = CHCR_TS_HIGH_MASK,
  413. .ts_shift = ts_shift,
  414. .ts_shift_num = ARRAY_SIZE(ts_shift),
  415. .dmaor_init = DMAOR_INIT,
  416. };
  417. static struct sh_dmae_pdata dma2_platform_data = {
  418. .slave = sh7757_dmae2_slaves,
  419. .slave_num = ARRAY_SIZE(sh7757_dmae2_slaves),
  420. .channel = sh7757_dmae_channels,
  421. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  422. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  423. .ts_low_mask = CHCR_TS_LOW_MASK,
  424. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  425. .ts_high_mask = CHCR_TS_HIGH_MASK,
  426. .ts_shift = ts_shift,
  427. .ts_shift_num = ARRAY_SIZE(ts_shift),
  428. .dmaor_init = DMAOR_INIT,
  429. };
  430. static struct sh_dmae_pdata dma3_platform_data = {
  431. .slave = sh7757_dmae3_slaves,
  432. .slave_num = ARRAY_SIZE(sh7757_dmae3_slaves),
  433. .channel = sh7757_dmae_channels,
  434. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  435. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  436. .ts_low_mask = CHCR_TS_LOW_MASK,
  437. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  438. .ts_high_mask = CHCR_TS_HIGH_MASK,
  439. .ts_shift = ts_shift,
  440. .ts_shift_num = ARRAY_SIZE(ts_shift),
  441. .dmaor_init = DMAOR_INIT,
  442. };
  443. /* channel 0 to 5 */
  444. static struct resource sh7757_dmae0_resources[] = {
  445. [0] = {
  446. /* Channel registers and DMAOR */
  447. .start = 0xff608020,
  448. .end = 0xff60808f,
  449. .flags = IORESOURCE_MEM,
  450. },
  451. [1] = {
  452. /* DMARSx */
  453. .start = 0xff609000,
  454. .end = 0xff60900b,
  455. .flags = IORESOURCE_MEM,
  456. },
  457. {
  458. .name = "error_irq",
  459. .start = evt2irq(0x640),
  460. .end = evt2irq(0x640),
  461. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  462. },
  463. };
  464. /* channel 6 to 11 */
  465. static struct resource sh7757_dmae1_resources[] = {
  466. [0] = {
  467. /* Channel registers and DMAOR */
  468. .start = 0xff618020,
  469. .end = 0xff61808f,
  470. .flags = IORESOURCE_MEM,
  471. },
  472. [1] = {
  473. /* DMARSx */
  474. .start = 0xff619000,
  475. .end = 0xff61900b,
  476. .flags = IORESOURCE_MEM,
  477. },
  478. {
  479. .name = "error_irq",
  480. .start = evt2irq(0x640),
  481. .end = evt2irq(0x640),
  482. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  483. },
  484. {
  485. /* IRQ for channels 4 */
  486. .start = evt2irq(0x7c0),
  487. .end = evt2irq(0x7c0),
  488. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  489. },
  490. {
  491. /* IRQ for channels 5 */
  492. .start = evt2irq(0x7c0),
  493. .end = evt2irq(0x7c0),
  494. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  495. },
  496. {
  497. /* IRQ for channels 6 */
  498. .start = evt2irq(0xd00),
  499. .end = evt2irq(0xd00),
  500. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  501. },
  502. {
  503. /* IRQ for channels 7 */
  504. .start = evt2irq(0xd00),
  505. .end = evt2irq(0xd00),
  506. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  507. },
  508. {
  509. /* IRQ for channels 8 */
  510. .start = evt2irq(0xd00),
  511. .end = evt2irq(0xd00),
  512. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  513. },
  514. {
  515. /* IRQ for channels 9 */
  516. .start = evt2irq(0xd00),
  517. .end = evt2irq(0xd00),
  518. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  519. },
  520. {
  521. /* IRQ for channels 10 */
  522. .start = evt2irq(0xd00),
  523. .end = evt2irq(0xd00),
  524. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  525. },
  526. {
  527. /* IRQ for channels 11 */
  528. .start = evt2irq(0xd00),
  529. .end = evt2irq(0xd00),
  530. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  531. },
  532. };
  533. /* channel 12 to 17 */
  534. static struct resource sh7757_dmae2_resources[] = {
  535. [0] = {
  536. /* Channel registers and DMAOR */
  537. .start = 0xff708020,
  538. .end = 0xff70808f,
  539. .flags = IORESOURCE_MEM,
  540. },
  541. [1] = {
  542. /* DMARSx */
  543. .start = 0xff709000,
  544. .end = 0xff70900b,
  545. .flags = IORESOURCE_MEM,
  546. },
  547. {
  548. .name = "error_irq",
  549. .start = evt2irq(0x2a60),
  550. .end = evt2irq(0x2a60),
  551. .flags = IORESOURCE_IRQ,
  552. },
  553. {
  554. /* IRQ for channels 12 to 16 */
  555. .start = evt2irq(0x2400),
  556. .end = evt2irq(0x2480),
  557. .flags = IORESOURCE_IRQ,
  558. },
  559. {
  560. /* IRQ for channel 17 */
  561. .start = evt2irq(0x24e0),
  562. .end = evt2irq(0x24e0),
  563. .flags = IORESOURCE_IRQ,
  564. },
  565. };
  566. /* channel 18 to 23 */
  567. static struct resource sh7757_dmae3_resources[] = {
  568. [0] = {
  569. /* Channel registers and DMAOR */
  570. .start = 0xff718020,
  571. .end = 0xff71808f,
  572. .flags = IORESOURCE_MEM,
  573. },
  574. [1] = {
  575. /* DMARSx */
  576. .start = 0xff719000,
  577. .end = 0xff71900b,
  578. .flags = IORESOURCE_MEM,
  579. },
  580. {
  581. .name = "error_irq",
  582. .start = evt2irq(0x2a80),
  583. .end = evt2irq(0x2a80),
  584. .flags = IORESOURCE_IRQ,
  585. },
  586. {
  587. /* IRQ for channels 18 to 22 */
  588. .start = evt2irq(0x2500),
  589. .end = evt2irq(0x2580),
  590. .flags = IORESOURCE_IRQ,
  591. },
  592. {
  593. /* IRQ for channel 23 */
  594. .start = evt2irq(0x2600),
  595. .end = evt2irq(0x2600),
  596. .flags = IORESOURCE_IRQ,
  597. },
  598. };
  599. static struct platform_device dma0_device = {
  600. .name = "sh-dma-engine",
  601. .id = 0,
  602. .resource = sh7757_dmae0_resources,
  603. .num_resources = ARRAY_SIZE(sh7757_dmae0_resources),
  604. .dev = {
  605. .platform_data = &dma0_platform_data,
  606. },
  607. };
  608. static struct platform_device dma1_device = {
  609. .name = "sh-dma-engine",
  610. .id = 1,
  611. .resource = sh7757_dmae1_resources,
  612. .num_resources = ARRAY_SIZE(sh7757_dmae1_resources),
  613. .dev = {
  614. .platform_data = &dma1_platform_data,
  615. },
  616. };
  617. static struct platform_device dma2_device = {
  618. .name = "sh-dma-engine",
  619. .id = 2,
  620. .resource = sh7757_dmae2_resources,
  621. .num_resources = ARRAY_SIZE(sh7757_dmae2_resources),
  622. .dev = {
  623. .platform_data = &dma2_platform_data,
  624. },
  625. };
  626. static struct platform_device dma3_device = {
  627. .name = "sh-dma-engine",
  628. .id = 3,
  629. .resource = sh7757_dmae3_resources,
  630. .num_resources = ARRAY_SIZE(sh7757_dmae3_resources),
  631. .dev = {
  632. .platform_data = &dma3_platform_data,
  633. },
  634. };
  635. static struct platform_device spi0_device = {
  636. .name = "sh_spi",
  637. .id = 0,
  638. .dev = {
  639. .dma_mask = NULL,
  640. .coherent_dma_mask = 0xffffffff,
  641. },
  642. .num_resources = ARRAY_SIZE(spi0_resources),
  643. .resource = spi0_resources,
  644. };
  645. static struct resource spi1_resources[] = {
  646. {
  647. .start = 0xffd8ee70,
  648. .end = 0xffd8eeff,
  649. .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
  650. },
  651. {
  652. .start = evt2irq(0x8c0),
  653. .flags = IORESOURCE_IRQ,
  654. },
  655. };
  656. static struct platform_device spi1_device = {
  657. .name = "sh_spi",
  658. .id = 1,
  659. .num_resources = ARRAY_SIZE(spi1_resources),
  660. .resource = spi1_resources,
  661. };
  662. static struct resource rspi_resources[] = {
  663. {
  664. .start = 0xfe480000,
  665. .end = 0xfe4800ff,
  666. .flags = IORESOURCE_MEM,
  667. },
  668. {
  669. .start = evt2irq(0x1d80),
  670. .flags = IORESOURCE_IRQ,
  671. },
  672. };
  673. static struct platform_device rspi_device = {
  674. .name = "rspi",
  675. .id = 2,
  676. .num_resources = ARRAY_SIZE(rspi_resources),
  677. .resource = rspi_resources,
  678. };
  679. static struct resource usb_ehci_resources[] = {
  680. [0] = {
  681. .start = 0xfe4f1000,
  682. .end = 0xfe4f10ff,
  683. .flags = IORESOURCE_MEM,
  684. },
  685. [1] = {
  686. .start = evt2irq(0x920),
  687. .end = evt2irq(0x920),
  688. .flags = IORESOURCE_IRQ,
  689. },
  690. };
  691. static struct platform_device usb_ehci_device = {
  692. .name = "sh_ehci",
  693. .id = -1,
  694. .dev = {
  695. .dma_mask = &usb_ehci_device.dev.coherent_dma_mask,
  696. .coherent_dma_mask = DMA_BIT_MASK(32),
  697. },
  698. .num_resources = ARRAY_SIZE(usb_ehci_resources),
  699. .resource = usb_ehci_resources,
  700. };
  701. static struct resource usb_ohci_resources[] = {
  702. [0] = {
  703. .start = 0xfe4f1800,
  704. .end = 0xfe4f18ff,
  705. .flags = IORESOURCE_MEM,
  706. },
  707. [1] = {
  708. .start = evt2irq(0x920),
  709. .end = evt2irq(0x920),
  710. .flags = IORESOURCE_IRQ,
  711. },
  712. };
  713. static struct platform_device usb_ohci_device = {
  714. .name = "sh_ohci",
  715. .id = -1,
  716. .dev = {
  717. .dma_mask = &usb_ohci_device.dev.coherent_dma_mask,
  718. .coherent_dma_mask = DMA_BIT_MASK(32),
  719. },
  720. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  721. .resource = usb_ohci_resources,
  722. };
  723. static struct platform_device *sh7757_devices[] __initdata = {
  724. &scif2_device,
  725. &scif3_device,
  726. &scif4_device,
  727. &tmu0_device,
  728. &tmu1_device,
  729. &dma0_device,
  730. &dma1_device,
  731. &dma2_device,
  732. &dma3_device,
  733. &spi0_device,
  734. &spi1_device,
  735. &rspi_device,
  736. &usb_ehci_device,
  737. &usb_ohci_device,
  738. };
  739. static int __init sh7757_devices_setup(void)
  740. {
  741. return platform_add_devices(sh7757_devices,
  742. ARRAY_SIZE(sh7757_devices));
  743. }
  744. arch_initcall(sh7757_devices_setup);
  745. static struct platform_device *sh7757_early_devices[] __initdata = {
  746. &scif2_device,
  747. &scif3_device,
  748. &scif4_device,
  749. &tmu0_device,
  750. &tmu1_device,
  751. };
  752. void __init plat_early_device_setup(void)
  753. {
  754. early_platform_add_devices(sh7757_early_devices,
  755. ARRAY_SIZE(sh7757_early_devices));
  756. }
  757. enum {
  758. UNUSED = 0,
  759. /* interrupt sources */
  760. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  761. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  762. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  763. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  764. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  765. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  766. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  767. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  768. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  769. SDHI, DVC,
  770. IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,
  771. TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,
  772. HUDI,
  773. ARC4,
  774. DMAC0_5, DMAC6_7, DMAC8_11,
  775. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,
  776. USB0, USB1,
  777. JMC,
  778. SPI0, SPI1,
  779. TMR01, TMR23, TMR45,
  780. FRT,
  781. LPC, LPC5, LPC6, LPC7, LPC8,
  782. PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,
  783. ETHERC,
  784. ADC0, ADC1,
  785. SIM,
  786. IIC0_0, IIC0_1, IIC0_2, IIC0_3,
  787. IIC1_0, IIC1_1, IIC1_2, IIC1_3,
  788. IIC2_0, IIC2_1, IIC2_2, IIC2_3,
  789. IIC3_0, IIC3_1, IIC3_2, IIC3_3,
  790. IIC4_0, IIC4_1, IIC4_2, IIC4_3,
  791. IIC5_0, IIC5_1, IIC5_2, IIC5_3,
  792. IIC6_0, IIC6_1, IIC6_2, IIC6_3,
  793. IIC7_0, IIC7_1, IIC7_2, IIC7_3,
  794. IIC8_0, IIC8_1, IIC8_2, IIC8_3,
  795. IIC9_0, IIC9_1, IIC9_2, IIC9_3,
  796. ONFICTL,
  797. MMC1, MMC2,
  798. ECCU,
  799. PCIC,
  800. G200,
  801. RSPI,
  802. SGPIO,
  803. DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,
  804. DMINT20, DMINT21, DMINT22, DMINT23,
  805. DDRECC,
  806. TSIP,
  807. PCIE_BRIDGE,
  808. WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,
  809. GETHER0, GETHER1, GETHER2,
  810. PBIA, PBIB, PBIC,
  811. DMAE2, DMAE3,
  812. SERMUX2, SERMUX3,
  813. /* interrupt groups */
  814. TMU012, TMU345,
  815. };
  816. static struct intc_vect vectors[] __initdata = {
  817. INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),
  818. INTC_VECT(SDHI, 0x4c0),
  819. INTC_VECT(DVC, 0x4e0),
  820. INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),
  821. INTC_VECT(IRQ10, 0x540),
  822. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  823. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  824. INTC_VECT(HUDI, 0x600),
  825. INTC_VECT(ARC4, 0x620),
  826. INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),
  827. INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),
  828. INTC_VECT(DMAC0_5, 0x6c0),
  829. INTC_VECT(IRQ11, 0x6e0),
  830. INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),
  831. INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),
  832. INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),
  833. INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),
  834. INTC_VECT(USB0, 0x840),
  835. INTC_VECT(IRQ12, 0x880),
  836. INTC_VECT(JMC, 0x8a0),
  837. INTC_VECT(SPI1, 0x8c0),
  838. INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),
  839. INTC_VECT(USB1, 0x920),
  840. INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),
  841. INTC_VECT(TMR45, 0xa40),
  842. INTC_VECT(FRT, 0xa80),
  843. INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),
  844. INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),
  845. INTC_VECT(LPC, 0xb20),
  846. INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),
  847. INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),
  848. INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),
  849. INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),
  850. INTC_VECT(PECI2, 0xc40),
  851. INTC_VECT(IRQ15, 0xc60),
  852. INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),
  853. INTC_VECT(SPI0, 0xcc0),
  854. INTC_VECT(ADC1, 0xce0),
  855. INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),
  856. INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),
  857. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  858. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  859. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  860. INTC_VECT(TMU5, 0xe40),
  861. INTC_VECT(ADC0, 0xe60),
  862. INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),
  863. INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),
  864. INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),
  865. INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),
  866. INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),
  867. INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),
  868. INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),
  869. INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),
  870. INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),
  871. INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),
  872. INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),
  873. INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),
  874. INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),
  875. INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),
  876. INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),
  877. INTC_VECT(IIC6_2, 0x1920),
  878. INTC_VECT(ONFICTL, 0x1960),
  879. INTC_VECT(IIC6_3, 0x1980),
  880. INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),
  881. INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),
  882. INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),
  883. INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),
  884. INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),
  885. INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),
  886. INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),
  887. INTC_VECT(ECCU, 0x1cc0),
  888. INTC_VECT(PCIC, 0x1ce0),
  889. INTC_VECT(G200, 0x1d00),
  890. INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),
  891. INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),
  892. INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),
  893. INTC_VECT(PECI5, 0x1f00),
  894. INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),
  895. INTC_VECT(SGPIO, 0x1fc0),
  896. INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),
  897. INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),
  898. INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),
  899. INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),
  900. INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),
  901. INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),
  902. INTC_VECT(DDRECC, 0x2620),
  903. INTC_VECT(TSIP, 0x2640),
  904. INTC_VECT(PCIE_BRIDGE, 0x27c0),
  905. INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),
  906. INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),
  907. INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),
  908. INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),
  909. INTC_VECT(WDT8B, 0x2900),
  910. INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),
  911. INTC_VECT(GETHER2, 0x29a0),
  912. INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),
  913. INTC_VECT(PBIC, 0x2a40),
  914. INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),
  915. INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),
  916. INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),
  917. INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),
  918. };
  919. static struct intc_group groups[] __initdata = {
  920. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  921. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  922. };
  923. static struct intc_mask_reg mask_registers[] __initdata = {
  924. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  925. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  926. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  927. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  928. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  929. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  930. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  931. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  932. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  933. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  934. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  935. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  936. { 0, 0, 0, 0, 0, 0, 0, 0,
  937. 0, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,
  938. TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,
  939. HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012
  940. } },
  941. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  942. { IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,
  943. IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,
  944. ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,
  945. ARC4, 0, SPI1, JMC, 0, 0, 0, DVC
  946. } },
  947. { 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */
  948. { IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,
  949. 0, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,
  950. IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,
  951. IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2
  952. } },
  953. { 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */
  954. { MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,
  955. IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,
  956. PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,
  957. IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1
  958. } },
  959. { 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */
  960. { WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,
  961. 0, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,
  962. PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,
  963. DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22
  964. } },
  965. { 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */
  966. { 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,
  967. DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,
  968. 0, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,
  969. DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT17
  970. } },
  971. };
  972. #define INTPRI 0xffd00010
  973. #define INT2PRI0 0xffd40000
  974. #define INT2PRI1 0xffd40004
  975. #define INT2PRI2 0xffd40008
  976. #define INT2PRI3 0xffd4000c
  977. #define INT2PRI4 0xffd40010
  978. #define INT2PRI5 0xffd40014
  979. #define INT2PRI6 0xffd40018
  980. #define INT2PRI7 0xffd4001c
  981. #define INT2PRI8 0xffd400a0
  982. #define INT2PRI9 0xffd400a4
  983. #define INT2PRI10 0xffd400a8
  984. #define INT2PRI11 0xffd400ac
  985. #define INT2PRI12 0xffd400b0
  986. #define INT2PRI13 0xffd400b4
  987. #define INT2PRI14 0xffd400b8
  988. #define INT2PRI15 0xffd400bc
  989. #define INT2PRI16 0xffd10000
  990. #define INT2PRI17 0xffd10004
  991. #define INT2PRI18 0xffd10008
  992. #define INT2PRI19 0xffd1000c
  993. #define INT2PRI20 0xffd10010
  994. #define INT2PRI21 0xffd10014
  995. #define INT2PRI22 0xffd10018
  996. #define INT2PRI23 0xffd1001c
  997. #define INT2PRI24 0xffd100a0
  998. #define INT2PRI25 0xffd100a4
  999. #define INT2PRI26 0xffd100a8
  1000. #define INT2PRI27 0xffd100ac
  1001. #define INT2PRI28 0xffd100b0
  1002. #define INT2PRI29 0xffd100b4
  1003. #define INT2PRI30 0xffd100b8
  1004. #define INT2PRI31 0xffd100bc
  1005. #define INT2PRI32 0xffd20000
  1006. #define INT2PRI33 0xffd20004
  1007. #define INT2PRI34 0xffd20008
  1008. #define INT2PRI35 0xffd2000c
  1009. #define INT2PRI36 0xffd20010
  1010. #define INT2PRI37 0xffd20014
  1011. #define INT2PRI38 0xffd20018
  1012. #define INT2PRI39 0xffd2001c
  1013. #define INT2PRI40 0xffd200a0
  1014. #define INT2PRI41 0xffd200a4
  1015. #define INT2PRI42 0xffd200a8
  1016. #define INT2PRI43 0xffd200ac
  1017. #define INT2PRI44 0xffd200b0
  1018. #define INT2PRI45 0xffd200b4
  1019. #define INT2PRI46 0xffd200b8
  1020. #define INT2PRI47 0xffd200bc
  1021. static struct intc_prio_reg prio_registers[] __initdata = {
  1022. { INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,
  1023. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1024. { INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },
  1025. { INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },
  1026. { INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },
  1027. { INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },
  1028. { INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },
  1029. { INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },
  1030. { INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },
  1031. { INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },
  1032. { INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },
  1033. { INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },
  1034. { INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },
  1035. { INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },
  1036. { INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },
  1037. { INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },
  1038. { INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },
  1039. { INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },
  1040. { INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },
  1041. { INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },
  1042. { INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },
  1043. { INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },
  1044. { INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },
  1045. { INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },
  1046. { INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },
  1047. { INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },
  1048. { INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },
  1049. { INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },
  1050. { INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },
  1051. { INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },
  1052. { INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },
  1053. { INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },
  1054. { INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },
  1055. { INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },
  1056. { INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },
  1057. { INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },
  1058. { INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },
  1059. { INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },
  1060. { INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },
  1061. { INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },
  1062. { INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },
  1063. { INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },
  1064. { INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },
  1065. { INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },
  1066. { INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },
  1067. { INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },
  1068. { INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },
  1069. { INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },
  1070. };
  1071. static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {
  1072. { 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,
  1073. IRQ11, IRQ10, IRQ9, IRQ8 } },
  1074. };
  1075. static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,
  1076. mask_registers, prio_registers,
  1077. sense_registers_irq8to15);
  1078. /* Support for external interrupt pins in IRQ mode */
  1079. static struct intc_vect vectors_irq0123[] __initdata = {
  1080. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  1081. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  1082. };
  1083. static struct intc_vect vectors_irq4567[] __initdata = {
  1084. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  1085. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  1086. };
  1087. static struct intc_sense_reg sense_registers[] __initdata = {
  1088. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  1089. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1090. };
  1091. static struct intc_mask_reg ack_registers[] __initdata = {
  1092. { 0xffd00024, 0, 32, /* INTREQ */
  1093. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  1094. };
  1095. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",
  1096. vectors_irq0123, NULL, mask_registers,
  1097. prio_registers, sense_registers, ack_registers);
  1098. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",
  1099. vectors_irq4567, NULL, mask_registers,
  1100. prio_registers, sense_registers, ack_registers);
  1101. /* External interrupt pins in IRL mode */
  1102. static struct intc_vect vectors_irl0123[] __initdata = {
  1103. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  1104. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  1105. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  1106. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  1107. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  1108. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  1109. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  1110. INTC_VECT(IRL0_HHHL, 0x3c0),
  1111. };
  1112. static struct intc_vect vectors_irl4567[] __initdata = {
  1113. INTC_VECT(IRL4_LLLL, 0x200), INTC_VECT(IRL4_LLLH, 0x220),
  1114. INTC_VECT(IRL4_LLHL, 0x240), INTC_VECT(IRL4_LLHH, 0x260),
  1115. INTC_VECT(IRL4_LHLL, 0x280), INTC_VECT(IRL4_LHLH, 0x2a0),
  1116. INTC_VECT(IRL4_LHHL, 0x2c0), INTC_VECT(IRL4_LHHH, 0x2e0),
  1117. INTC_VECT(IRL4_HLLL, 0x300), INTC_VECT(IRL4_HLLH, 0x320),
  1118. INTC_VECT(IRL4_HLHL, 0x340), INTC_VECT(IRL4_HLHH, 0x360),
  1119. INTC_VECT(IRL4_HHLL, 0x380), INTC_VECT(IRL4_HHLH, 0x3a0),
  1120. INTC_VECT(IRL4_HHHL, 0x3c0),
  1121. };
  1122. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,
  1123. NULL, mask_registers, NULL, NULL);
  1124. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,
  1125. NULL, mask_registers, NULL, NULL);
  1126. #define INTC_ICR0 0xffd00000
  1127. #define INTC_INTMSK0 0xffd00044
  1128. #define INTC_INTMSK1 0xffd00048
  1129. #define INTC_INTMSK2 0xffd40080
  1130. #define INTC_INTMSKCLR1 0xffd00068
  1131. #define INTC_INTMSKCLR2 0xffd40084
  1132. void __init plat_irq_setup(void)
  1133. {
  1134. /* disable IRQ3-0 + IRQ7-4 */
  1135. __raw_writel(0xff000000, INTC_INTMSK0);
  1136. /* disable IRL3-0 + IRL7-4 */
  1137. __raw_writel(0xc0000000, INTC_INTMSK1);
  1138. __raw_writel(0xfffefffe, INTC_INTMSK2);
  1139. /* select IRL mode for IRL3-0 + IRL7-4 */
  1140. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  1141. /* disable holding function, ie enable "SH-4 Mode" */
  1142. __raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  1143. register_intc_controller(&intc_desc);
  1144. }
  1145. void __init plat_irq_setup_pins(int mode)
  1146. {
  1147. switch (mode) {
  1148. case IRQ_MODE_IRQ7654:
  1149. /* select IRQ mode for IRL7-4 */
  1150. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  1151. register_intc_controller(&intc_desc_irq4567);
  1152. break;
  1153. case IRQ_MODE_IRQ3210:
  1154. /* select IRQ mode for IRL3-0 */
  1155. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  1156. register_intc_controller(&intc_desc_irq0123);
  1157. break;
  1158. case IRQ_MODE_IRL7654:
  1159. /* enable IRL7-4 but don't provide any masking */
  1160. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1161. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  1162. break;
  1163. case IRQ_MODE_IRL3210:
  1164. /* enable IRL0-3 but don't provide any masking */
  1165. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1166. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  1167. break;
  1168. case IRQ_MODE_IRL7654_MASK:
  1169. /* enable IRL7-4 and mask using cpu intc controller */
  1170. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1171. register_intc_controller(&intc_desc_irl4567);
  1172. break;
  1173. case IRQ_MODE_IRL3210_MASK:
  1174. /* enable IRL0-3 and mask using cpu intc controller */
  1175. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1176. register_intc_controller(&intc_desc_irl0123);
  1177. break;
  1178. default:
  1179. BUG();
  1180. }
  1181. }
  1182. void __init plat_mem_setup(void)
  1183. {
  1184. }