pm.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. * Blackfin power management
  3. *
  4. * Copyright 2006-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2
  7. * based on arm/mach-omap/pm.c
  8. * Copyright 2001, Cliff Brake <cbrake@accelent.com> and others
  9. */
  10. #include <linux/suspend.h>
  11. #include <linux/sched.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/slab.h>
  14. #include <linux/io.h>
  15. #include <linux/irq.h>
  16. #include <asm/cplb.h>
  17. #include <asm/gpio.h>
  18. #include <asm/dma.h>
  19. #include <asm/dpmc.h>
  20. #include <asm/pm.h>
  21. #ifdef CONFIG_BF60x
  22. struct bfin_cpu_pm_fns *bfin_cpu_pm;
  23. #endif
  24. void bfin_pm_suspend_standby_enter(void)
  25. {
  26. #ifndef CONFIG_BF60x
  27. bfin_pm_standby_setup();
  28. #endif
  29. #ifdef CONFIG_BF60x
  30. bfin_cpu_pm->enter(PM_SUSPEND_STANDBY);
  31. #else
  32. # ifdef CONFIG_PM_BFIN_SLEEP_DEEPER
  33. sleep_deeper(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
  34. # else
  35. sleep_mode(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
  36. # endif
  37. #endif
  38. #ifndef CONFIG_BF60x
  39. bfin_pm_standby_restore();
  40. #endif
  41. #ifndef CONFIG_BF60x
  42. #ifdef SIC_IWR0
  43. bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
  44. # ifdef SIC_IWR1
  45. /* BF52x system reset does not properly reset SIC_IWR1 which
  46. * will screw up the bootrom as it relies on MDMA0/1 waking it
  47. * up from IDLE instructions. See this report for more info:
  48. * http://blackfin.uclinux.org/gf/tracker/4323
  49. */
  50. if (ANOMALY_05000435)
  51. bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
  52. else
  53. bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
  54. # endif
  55. # ifdef SIC_IWR2
  56. bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
  57. # endif
  58. #else
  59. bfin_write_SIC_IWR(IWR_DISABLE_ALL);
  60. #endif
  61. #endif
  62. }
  63. int bf53x_suspend_l1_mem(unsigned char *memptr)
  64. {
  65. dma_memcpy_nocache(memptr, (const void *) L1_CODE_START,
  66. L1_CODE_LENGTH);
  67. dma_memcpy_nocache(memptr + L1_CODE_LENGTH,
  68. (const void *) L1_DATA_A_START, L1_DATA_A_LENGTH);
  69. dma_memcpy_nocache(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH,
  70. (const void *) L1_DATA_B_START, L1_DATA_B_LENGTH);
  71. memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH +
  72. L1_DATA_B_LENGTH, (const void *) L1_SCRATCH_START,
  73. L1_SCRATCH_LENGTH);
  74. return 0;
  75. }
  76. int bf53x_resume_l1_mem(unsigned char *memptr)
  77. {
  78. dma_memcpy_nocache((void *) L1_CODE_START, memptr, L1_CODE_LENGTH);
  79. dma_memcpy_nocache((void *) L1_DATA_A_START, memptr + L1_CODE_LENGTH,
  80. L1_DATA_A_LENGTH);
  81. dma_memcpy_nocache((void *) L1_DATA_B_START, memptr + L1_CODE_LENGTH +
  82. L1_DATA_A_LENGTH, L1_DATA_B_LENGTH);
  83. memcpy((void *) L1_SCRATCH_START, memptr + L1_CODE_LENGTH +
  84. L1_DATA_A_LENGTH + L1_DATA_B_LENGTH, L1_SCRATCH_LENGTH);
  85. return 0;
  86. }
  87. #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
  88. # ifdef CONFIG_BF60x
  89. __attribute__((l1_text))
  90. # endif
  91. static void flushinv_all_dcache(void)
  92. {
  93. register u32 way, bank, subbank, set;
  94. register u32 status, addr;
  95. u32 dmem_ctl = bfin_read_DMEM_CONTROL();
  96. for (bank = 0; bank < 2; ++bank) {
  97. if (!(dmem_ctl & (1 << (DMC1_P - bank))))
  98. continue;
  99. for (way = 0; way < 2; ++way)
  100. for (subbank = 0; subbank < 4; ++subbank)
  101. for (set = 0; set < 64; ++set) {
  102. bfin_write_DTEST_COMMAND(
  103. way << 26 |
  104. bank << 23 |
  105. subbank << 16 |
  106. set << 5
  107. );
  108. CSYNC();
  109. status = bfin_read_DTEST_DATA0();
  110. /* only worry about valid/dirty entries */
  111. if ((status & 0x3) != 0x3)
  112. continue;
  113. /* construct the address using the tag */
  114. addr = (status & 0xFFFFC800) | (subbank << 12) | (set << 5);
  115. /* flush it */
  116. __asm__ __volatile__("FLUSHINV[%0];" : : "a"(addr));
  117. }
  118. }
  119. }
  120. #endif
  121. int bfin_pm_suspend_mem_enter(void)
  122. {
  123. int wakeup, ret;
  124. unsigned char *memptr = kmalloc(L1_CODE_LENGTH + L1_DATA_A_LENGTH
  125. + L1_DATA_B_LENGTH + L1_SCRATCH_LENGTH,
  126. GFP_KERNEL);
  127. if (memptr == NULL) {
  128. panic("bf53x_suspend_l1_mem malloc failed");
  129. return -ENOMEM;
  130. }
  131. #ifndef CONFIG_BF60x
  132. wakeup = bfin_read_VR_CTL() & ~FREQ;
  133. wakeup |= SCKELOW;
  134. #ifdef CONFIG_PM_BFIN_WAKE_PH6
  135. wakeup |= PHYWE;
  136. #endif
  137. #ifdef CONFIG_PM_BFIN_WAKE_GP
  138. wakeup |= GPWE;
  139. #endif
  140. #endif
  141. ret = blackfin_dma_suspend();
  142. if (ret) {
  143. kfree(memptr);
  144. return ret;
  145. }
  146. bfin_gpio_pm_hibernate_suspend();
  147. #if BFIN_GPIO_PINT
  148. bfin_pint_suspend();
  149. #endif
  150. #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
  151. flushinv_all_dcache();
  152. #endif
  153. _disable_dcplb();
  154. _disable_icplb();
  155. bf53x_suspend_l1_mem(memptr);
  156. #ifndef CONFIG_BF60x
  157. do_hibernate(wakeup | vr_wakeup); /* See you later! */
  158. #else
  159. bfin_cpu_pm->enter(PM_SUSPEND_MEM);
  160. #endif
  161. bf53x_resume_l1_mem(memptr);
  162. _enable_icplb();
  163. _enable_dcplb();
  164. #if BFIN_GPIO_PINT
  165. bfin_pint_resume();
  166. #endif
  167. bfin_gpio_pm_hibernate_restore();
  168. blackfin_dma_resume();
  169. kfree(memptr);
  170. return 0;
  171. }
  172. /*
  173. * bfin_pm_valid - Tell the PM core that we only support the standby sleep
  174. * state
  175. * @state: suspend state we're checking.
  176. *
  177. */
  178. static int bfin_pm_valid(suspend_state_t state)
  179. {
  180. return (state == PM_SUSPEND_STANDBY
  181. #if !(defined(BF533_FAMILY) || defined(CONFIG_BF561))
  182. /*
  183. * On BF533/2/1:
  184. * If we enter Hibernate the SCKE Pin is driven Low,
  185. * so that the SDRAM enters Self Refresh Mode.
  186. * However when the reset sequence that follows hibernate
  187. * state is executed, SCKE is driven High, taking the
  188. * SDRAM out of Self Refresh.
  189. *
  190. * If you reconfigure and access the SDRAM "very quickly",
  191. * you are likely to avoid errors, otherwise the SDRAM
  192. * start losing its contents.
  193. * An external HW workaround is possible using logic gates.
  194. */
  195. || state == PM_SUSPEND_MEM
  196. #endif
  197. );
  198. }
  199. /*
  200. * bfin_pm_enter - Actually enter a sleep state.
  201. * @state: State we're entering.
  202. *
  203. */
  204. static int bfin_pm_enter(suspend_state_t state)
  205. {
  206. switch (state) {
  207. case PM_SUSPEND_STANDBY:
  208. bfin_pm_suspend_standby_enter();
  209. break;
  210. case PM_SUSPEND_MEM:
  211. bfin_pm_suspend_mem_enter();
  212. break;
  213. default:
  214. return -EINVAL;
  215. }
  216. return 0;
  217. }
  218. #ifdef CONFIG_BFIN_PM_WAKEUP_TIME_BENCH
  219. void bfin_pm_end(void)
  220. {
  221. u32 cycle, cycle2;
  222. u64 usec64;
  223. u32 usec;
  224. __asm__ __volatile__ (
  225. "1: %0 = CYCLES2\n"
  226. "%1 = CYCLES\n"
  227. "%2 = CYCLES2\n"
  228. "CC = %2 == %0\n"
  229. "if ! CC jump 1b\n"
  230. : "=d,a" (cycle2), "=d,a" (cycle), "=d,a" (usec) : : "CC"
  231. );
  232. usec64 = ((u64)cycle2 << 32) + cycle;
  233. do_div(usec64, get_cclk() / USEC_PER_SEC);
  234. usec = usec64;
  235. if (usec == 0)
  236. usec = 1;
  237. pr_info("PM: resume of kernel completes after %ld msec %03ld usec\n",
  238. usec / USEC_PER_MSEC, usec % USEC_PER_MSEC);
  239. }
  240. #endif
  241. static const struct platform_suspend_ops bfin_pm_ops = {
  242. .enter = bfin_pm_enter,
  243. .valid = bfin_pm_valid,
  244. #ifdef CONFIG_BFIN_PM_WAKEUP_TIME_BENCH
  245. .end = bfin_pm_end,
  246. #endif
  247. };
  248. static int __init bfin_pm_init(void)
  249. {
  250. suspend_set_ops(&bfin_pm_ops);
  251. return 0;
  252. }
  253. __initcall(bfin_pm_init);