devs.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617
  1. /* linux/arch/arm/plat-samsung/devs.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Base SAMSUNG platform device definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/timer.h>
  17. #include <linux/init.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/string.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/fb.h>
  25. #include <linux/gfp.h>
  26. #include <linux/mtd/mtd.h>
  27. #include <linux/mtd/onenand.h>
  28. #include <linux/mtd/partitions.h>
  29. #include <linux/mmc/host.h>
  30. #include <linux/ioport.h>
  31. #include <linux/platform_data/s3c-hsudc.h>
  32. #include <linux/platform_data/s3c-hsotg.h>
  33. #include <asm/irq.h>
  34. #include <asm/pmu.h>
  35. #include <asm/mach/arch.h>
  36. #include <asm/mach/map.h>
  37. #include <asm/mach/irq.h>
  38. #include <mach/hardware.h>
  39. #include <mach/dma.h>
  40. #include <mach/irqs.h>
  41. #include <mach/map.h>
  42. #include <plat/cpu.h>
  43. #include <plat/devs.h>
  44. #include <plat/adc.h>
  45. #include <plat/ata.h>
  46. #include <plat/ehci.h>
  47. #include <plat/fb.h>
  48. #include <plat/fb-s3c2410.h>
  49. #include <plat/hwmon.h>
  50. #include <plat/iic.h>
  51. #include <plat/keypad.h>
  52. #include <plat/mci.h>
  53. #include <plat/nand.h>
  54. #include <plat/sdhci.h>
  55. #include <plat/ts.h>
  56. #include <plat/udc.h>
  57. #include <plat/usb-control.h>
  58. #include <plat/usb-phy.h>
  59. #include <plat/regs-iic.h>
  60. #include <plat/regs-serial.h>
  61. #include <plat/regs-spi.h>
  62. #include <plat/s3c64xx-spi.h>
  63. static u64 samsung_device_dma_mask = DMA_BIT_MASK(32);
  64. /* AC97 */
  65. #ifdef CONFIG_CPU_S3C2440
  66. static struct resource s3c_ac97_resource[] = {
  67. [0] = DEFINE_RES_MEM(S3C2440_PA_AC97, S3C2440_SZ_AC97),
  68. [1] = DEFINE_RES_IRQ(IRQ_S3C244X_AC97),
  69. [2] = DEFINE_RES_DMA_NAMED(DMACH_PCM_OUT, "PCM out"),
  70. [3] = DEFINE_RES_DMA_NAMED(DMACH_PCM_IN, "PCM in"),
  71. [4] = DEFINE_RES_DMA_NAMED(DMACH_MIC_IN, "Mic in"),
  72. };
  73. struct platform_device s3c_device_ac97 = {
  74. .name = "samsung-ac97",
  75. .id = -1,
  76. .num_resources = ARRAY_SIZE(s3c_ac97_resource),
  77. .resource = s3c_ac97_resource,
  78. .dev = {
  79. .dma_mask = &samsung_device_dma_mask,
  80. .coherent_dma_mask = DMA_BIT_MASK(32),
  81. }
  82. };
  83. #endif /* CONFIG_CPU_S3C2440 */
  84. /* ADC */
  85. #ifdef CONFIG_PLAT_S3C24XX
  86. static struct resource s3c_adc_resource[] = {
  87. [0] = DEFINE_RES_MEM(S3C24XX_PA_ADC, S3C24XX_SZ_ADC),
  88. [1] = DEFINE_RES_IRQ(IRQ_TC),
  89. [2] = DEFINE_RES_IRQ(IRQ_ADC),
  90. };
  91. struct platform_device s3c_device_adc = {
  92. .name = "s3c24xx-adc",
  93. .id = -1,
  94. .num_resources = ARRAY_SIZE(s3c_adc_resource),
  95. .resource = s3c_adc_resource,
  96. };
  97. #endif /* CONFIG_PLAT_S3C24XX */
  98. #if defined(CONFIG_SAMSUNG_DEV_ADC)
  99. static struct resource s3c_adc_resource[] = {
  100. [0] = DEFINE_RES_MEM(SAMSUNG_PA_ADC, SZ_256),
  101. [1] = DEFINE_RES_IRQ(IRQ_TC),
  102. [2] = DEFINE_RES_IRQ(IRQ_ADC),
  103. };
  104. struct platform_device s3c_device_adc = {
  105. .name = "samsung-adc",
  106. .id = -1,
  107. .num_resources = ARRAY_SIZE(s3c_adc_resource),
  108. .resource = s3c_adc_resource,
  109. };
  110. #endif /* CONFIG_SAMSUNG_DEV_ADC */
  111. /* Camif Controller */
  112. #ifdef CONFIG_CPU_S3C2440
  113. static struct resource s3c_camif_resource[] = {
  114. [0] = DEFINE_RES_MEM(S3C2440_PA_CAMIF, S3C2440_SZ_CAMIF),
  115. [1] = DEFINE_RES_IRQ(IRQ_S3C2440_CAM_C),
  116. [2] = DEFINE_RES_IRQ(IRQ_S3C2440_CAM_P),
  117. };
  118. struct platform_device s3c_device_camif = {
  119. .name = "s3c2440-camif",
  120. .id = -1,
  121. .num_resources = ARRAY_SIZE(s3c_camif_resource),
  122. .resource = s3c_camif_resource,
  123. .dev = {
  124. .dma_mask = &samsung_device_dma_mask,
  125. .coherent_dma_mask = DMA_BIT_MASK(32),
  126. }
  127. };
  128. #endif /* CONFIG_CPU_S3C2440 */
  129. /* ASOC DMA */
  130. struct platform_device samsung_asoc_dma = {
  131. .name = "samsung-audio",
  132. .id = -1,
  133. .dev = {
  134. .dma_mask = &samsung_device_dma_mask,
  135. .coherent_dma_mask = DMA_BIT_MASK(32),
  136. }
  137. };
  138. struct platform_device samsung_asoc_idma = {
  139. .name = "samsung-idma",
  140. .id = -1,
  141. .dev = {
  142. .dma_mask = &samsung_device_dma_mask,
  143. .coherent_dma_mask = DMA_BIT_MASK(32),
  144. }
  145. };
  146. /* FB */
  147. #ifdef CONFIG_S3C_DEV_FB
  148. static struct resource s3c_fb_resource[] = {
  149. [0] = DEFINE_RES_MEM(S3C_PA_FB, SZ_16K),
  150. [1] = DEFINE_RES_IRQ(IRQ_LCD_VSYNC),
  151. [2] = DEFINE_RES_IRQ(IRQ_LCD_FIFO),
  152. [3] = DEFINE_RES_IRQ(IRQ_LCD_SYSTEM),
  153. };
  154. struct platform_device s3c_device_fb = {
  155. .name = "s3c-fb",
  156. .id = -1,
  157. .num_resources = ARRAY_SIZE(s3c_fb_resource),
  158. .resource = s3c_fb_resource,
  159. .dev = {
  160. .dma_mask = &samsung_device_dma_mask,
  161. .coherent_dma_mask = DMA_BIT_MASK(32),
  162. },
  163. };
  164. void __init s3c_fb_set_platdata(struct s3c_fb_platdata *pd)
  165. {
  166. s3c_set_platdata(pd, sizeof(struct s3c_fb_platdata),
  167. &s3c_device_fb);
  168. }
  169. #endif /* CONFIG_S3C_DEV_FB */
  170. /* FIMC */
  171. #ifdef CONFIG_S5P_DEV_FIMC0
  172. static struct resource s5p_fimc0_resource[] = {
  173. [0] = DEFINE_RES_MEM(S5P_PA_FIMC0, SZ_4K),
  174. [1] = DEFINE_RES_IRQ(IRQ_FIMC0),
  175. };
  176. struct platform_device s5p_device_fimc0 = {
  177. .name = "s5p-fimc",
  178. .id = 0,
  179. .num_resources = ARRAY_SIZE(s5p_fimc0_resource),
  180. .resource = s5p_fimc0_resource,
  181. .dev = {
  182. .dma_mask = &samsung_device_dma_mask,
  183. .coherent_dma_mask = DMA_BIT_MASK(32),
  184. },
  185. };
  186. struct platform_device s5p_device_fimc_md = {
  187. .name = "s5p-fimc-md",
  188. .id = -1,
  189. };
  190. #endif /* CONFIG_S5P_DEV_FIMC0 */
  191. #ifdef CONFIG_S5P_DEV_FIMC1
  192. static struct resource s5p_fimc1_resource[] = {
  193. [0] = DEFINE_RES_MEM(S5P_PA_FIMC1, SZ_4K),
  194. [1] = DEFINE_RES_IRQ(IRQ_FIMC1),
  195. };
  196. struct platform_device s5p_device_fimc1 = {
  197. .name = "s5p-fimc",
  198. .id = 1,
  199. .num_resources = ARRAY_SIZE(s5p_fimc1_resource),
  200. .resource = s5p_fimc1_resource,
  201. .dev = {
  202. .dma_mask = &samsung_device_dma_mask,
  203. .coherent_dma_mask = DMA_BIT_MASK(32),
  204. },
  205. };
  206. #endif /* CONFIG_S5P_DEV_FIMC1 */
  207. #ifdef CONFIG_S5P_DEV_FIMC2
  208. static struct resource s5p_fimc2_resource[] = {
  209. [0] = DEFINE_RES_MEM(S5P_PA_FIMC2, SZ_4K),
  210. [1] = DEFINE_RES_IRQ(IRQ_FIMC2),
  211. };
  212. struct platform_device s5p_device_fimc2 = {
  213. .name = "s5p-fimc",
  214. .id = 2,
  215. .num_resources = ARRAY_SIZE(s5p_fimc2_resource),
  216. .resource = s5p_fimc2_resource,
  217. .dev = {
  218. .dma_mask = &samsung_device_dma_mask,
  219. .coherent_dma_mask = DMA_BIT_MASK(32),
  220. },
  221. };
  222. #endif /* CONFIG_S5P_DEV_FIMC2 */
  223. #ifdef CONFIG_S5P_DEV_FIMC3
  224. static struct resource s5p_fimc3_resource[] = {
  225. [0] = DEFINE_RES_MEM(S5P_PA_FIMC3, SZ_4K),
  226. [1] = DEFINE_RES_IRQ(IRQ_FIMC3),
  227. };
  228. struct platform_device s5p_device_fimc3 = {
  229. .name = "s5p-fimc",
  230. .id = 3,
  231. .num_resources = ARRAY_SIZE(s5p_fimc3_resource),
  232. .resource = s5p_fimc3_resource,
  233. .dev = {
  234. .dma_mask = &samsung_device_dma_mask,
  235. .coherent_dma_mask = DMA_BIT_MASK(32),
  236. },
  237. };
  238. #endif /* CONFIG_S5P_DEV_FIMC3 */
  239. /* G2D */
  240. #ifdef CONFIG_S5P_DEV_G2D
  241. static struct resource s5p_g2d_resource[] = {
  242. [0] = DEFINE_RES_MEM(S5P_PA_G2D, SZ_4K),
  243. [1] = DEFINE_RES_IRQ(IRQ_2D),
  244. };
  245. struct platform_device s5p_device_g2d = {
  246. .name = "s5p-g2d",
  247. .id = 0,
  248. .num_resources = ARRAY_SIZE(s5p_g2d_resource),
  249. .resource = s5p_g2d_resource,
  250. .dev = {
  251. .dma_mask = &samsung_device_dma_mask,
  252. .coherent_dma_mask = DMA_BIT_MASK(32),
  253. },
  254. };
  255. #endif /* CONFIG_S5P_DEV_G2D */
  256. #ifdef CONFIG_S5P_DEV_JPEG
  257. static struct resource s5p_jpeg_resource[] = {
  258. [0] = DEFINE_RES_MEM(S5P_PA_JPEG, SZ_4K),
  259. [1] = DEFINE_RES_IRQ(IRQ_JPEG),
  260. };
  261. struct platform_device s5p_device_jpeg = {
  262. .name = "s5p-jpeg",
  263. .id = 0,
  264. .num_resources = ARRAY_SIZE(s5p_jpeg_resource),
  265. .resource = s5p_jpeg_resource,
  266. .dev = {
  267. .dma_mask = &samsung_device_dma_mask,
  268. .coherent_dma_mask = DMA_BIT_MASK(32),
  269. },
  270. };
  271. #endif /* CONFIG_S5P_DEV_JPEG */
  272. /* FIMD0 */
  273. #ifdef CONFIG_S5P_DEV_FIMD0
  274. static struct resource s5p_fimd0_resource[] = {
  275. [0] = DEFINE_RES_MEM(S5P_PA_FIMD0, SZ_32K),
  276. [1] = DEFINE_RES_IRQ(IRQ_FIMD0_VSYNC),
  277. [2] = DEFINE_RES_IRQ(IRQ_FIMD0_FIFO),
  278. [3] = DEFINE_RES_IRQ(IRQ_FIMD0_SYSTEM),
  279. };
  280. struct platform_device s5p_device_fimd0 = {
  281. .name = "s5p-fb",
  282. .id = 0,
  283. .num_resources = ARRAY_SIZE(s5p_fimd0_resource),
  284. .resource = s5p_fimd0_resource,
  285. .dev = {
  286. .dma_mask = &samsung_device_dma_mask,
  287. .coherent_dma_mask = DMA_BIT_MASK(32),
  288. },
  289. };
  290. void __init s5p_fimd0_set_platdata(struct s3c_fb_platdata *pd)
  291. {
  292. s3c_set_platdata(pd, sizeof(struct s3c_fb_platdata),
  293. &s5p_device_fimd0);
  294. }
  295. #endif /* CONFIG_S5P_DEV_FIMD0 */
  296. /* HWMON */
  297. #ifdef CONFIG_S3C_DEV_HWMON
  298. struct platform_device s3c_device_hwmon = {
  299. .name = "s3c-hwmon",
  300. .id = -1,
  301. .dev.parent = &s3c_device_adc.dev,
  302. };
  303. void __init s3c_hwmon_set_platdata(struct s3c_hwmon_pdata *pd)
  304. {
  305. s3c_set_platdata(pd, sizeof(struct s3c_hwmon_pdata),
  306. &s3c_device_hwmon);
  307. }
  308. #endif /* CONFIG_S3C_DEV_HWMON */
  309. /* HSMMC */
  310. #ifdef CONFIG_S3C_DEV_HSMMC
  311. static struct resource s3c_hsmmc_resource[] = {
  312. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC0, SZ_4K),
  313. [1] = DEFINE_RES_IRQ(IRQ_HSMMC0),
  314. };
  315. struct s3c_sdhci_platdata s3c_hsmmc0_def_platdata = {
  316. .max_width = 4,
  317. .host_caps = (MMC_CAP_4_BIT_DATA |
  318. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  319. };
  320. struct platform_device s3c_device_hsmmc0 = {
  321. .name = "s3c-sdhci",
  322. .id = 0,
  323. .num_resources = ARRAY_SIZE(s3c_hsmmc_resource),
  324. .resource = s3c_hsmmc_resource,
  325. .dev = {
  326. .dma_mask = &samsung_device_dma_mask,
  327. .coherent_dma_mask = DMA_BIT_MASK(32),
  328. .platform_data = &s3c_hsmmc0_def_platdata,
  329. },
  330. };
  331. void s3c_sdhci0_set_platdata(struct s3c_sdhci_platdata *pd)
  332. {
  333. s3c_sdhci_set_platdata(pd, &s3c_hsmmc0_def_platdata);
  334. }
  335. #endif /* CONFIG_S3C_DEV_HSMMC */
  336. #ifdef CONFIG_S3C_DEV_HSMMC1
  337. static struct resource s3c_hsmmc1_resource[] = {
  338. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC1, SZ_4K),
  339. [1] = DEFINE_RES_IRQ(IRQ_HSMMC1),
  340. };
  341. struct s3c_sdhci_platdata s3c_hsmmc1_def_platdata = {
  342. .max_width = 4,
  343. .host_caps = (MMC_CAP_4_BIT_DATA |
  344. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  345. };
  346. struct platform_device s3c_device_hsmmc1 = {
  347. .name = "s3c-sdhci",
  348. .id = 1,
  349. .num_resources = ARRAY_SIZE(s3c_hsmmc1_resource),
  350. .resource = s3c_hsmmc1_resource,
  351. .dev = {
  352. .dma_mask = &samsung_device_dma_mask,
  353. .coherent_dma_mask = DMA_BIT_MASK(32),
  354. .platform_data = &s3c_hsmmc1_def_platdata,
  355. },
  356. };
  357. void s3c_sdhci1_set_platdata(struct s3c_sdhci_platdata *pd)
  358. {
  359. s3c_sdhci_set_platdata(pd, &s3c_hsmmc1_def_platdata);
  360. }
  361. #endif /* CONFIG_S3C_DEV_HSMMC1 */
  362. /* HSMMC2 */
  363. #ifdef CONFIG_S3C_DEV_HSMMC2
  364. static struct resource s3c_hsmmc2_resource[] = {
  365. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC2, SZ_4K),
  366. [1] = DEFINE_RES_IRQ(IRQ_HSMMC2),
  367. };
  368. struct s3c_sdhci_platdata s3c_hsmmc2_def_platdata = {
  369. .max_width = 4,
  370. .host_caps = (MMC_CAP_4_BIT_DATA |
  371. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  372. };
  373. struct platform_device s3c_device_hsmmc2 = {
  374. .name = "s3c-sdhci",
  375. .id = 2,
  376. .num_resources = ARRAY_SIZE(s3c_hsmmc2_resource),
  377. .resource = s3c_hsmmc2_resource,
  378. .dev = {
  379. .dma_mask = &samsung_device_dma_mask,
  380. .coherent_dma_mask = DMA_BIT_MASK(32),
  381. .platform_data = &s3c_hsmmc2_def_platdata,
  382. },
  383. };
  384. void s3c_sdhci2_set_platdata(struct s3c_sdhci_platdata *pd)
  385. {
  386. s3c_sdhci_set_platdata(pd, &s3c_hsmmc2_def_platdata);
  387. }
  388. #endif /* CONFIG_S3C_DEV_HSMMC2 */
  389. #ifdef CONFIG_S3C_DEV_HSMMC3
  390. static struct resource s3c_hsmmc3_resource[] = {
  391. [0] = DEFINE_RES_MEM(S3C_PA_HSMMC3, SZ_4K),
  392. [1] = DEFINE_RES_IRQ(IRQ_HSMMC3),
  393. };
  394. struct s3c_sdhci_platdata s3c_hsmmc3_def_platdata = {
  395. .max_width = 4,
  396. .host_caps = (MMC_CAP_4_BIT_DATA |
  397. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED),
  398. };
  399. struct platform_device s3c_device_hsmmc3 = {
  400. .name = "s3c-sdhci",
  401. .id = 3,
  402. .num_resources = ARRAY_SIZE(s3c_hsmmc3_resource),
  403. .resource = s3c_hsmmc3_resource,
  404. .dev = {
  405. .dma_mask = &samsung_device_dma_mask,
  406. .coherent_dma_mask = DMA_BIT_MASK(32),
  407. .platform_data = &s3c_hsmmc3_def_platdata,
  408. },
  409. };
  410. void s3c_sdhci3_set_platdata(struct s3c_sdhci_platdata *pd)
  411. {
  412. s3c_sdhci_set_platdata(pd, &s3c_hsmmc3_def_platdata);
  413. }
  414. #endif /* CONFIG_S3C_DEV_HSMMC3 */
  415. /* I2C */
  416. static struct resource s3c_i2c0_resource[] = {
  417. [0] = DEFINE_RES_MEM(S3C_PA_IIC, SZ_4K),
  418. [1] = DEFINE_RES_IRQ(IRQ_IIC),
  419. };
  420. struct platform_device s3c_device_i2c0 = {
  421. .name = "s3c2410-i2c",
  422. #ifdef CONFIG_S3C_DEV_I2C1
  423. .id = 0,
  424. #else
  425. .id = -1,
  426. #endif
  427. .num_resources = ARRAY_SIZE(s3c_i2c0_resource),
  428. .resource = s3c_i2c0_resource,
  429. };
  430. struct s3c2410_platform_i2c default_i2c_data __initdata = {
  431. .flags = 0,
  432. .slave_addr = 0x10,
  433. .frequency = 100*1000,
  434. .sda_delay = 100,
  435. };
  436. void __init s3c_i2c0_set_platdata(struct s3c2410_platform_i2c *pd)
  437. {
  438. struct s3c2410_platform_i2c *npd;
  439. if (!pd) {
  440. pd = &default_i2c_data;
  441. pd->bus_num = 0;
  442. }
  443. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  444. &s3c_device_i2c0);
  445. if (!npd->cfg_gpio)
  446. npd->cfg_gpio = s3c_i2c0_cfg_gpio;
  447. }
  448. #ifdef CONFIG_S3C_DEV_I2C1
  449. static struct resource s3c_i2c1_resource[] = {
  450. [0] = DEFINE_RES_MEM(S3C_PA_IIC1, SZ_4K),
  451. [1] = DEFINE_RES_IRQ(IRQ_IIC1),
  452. };
  453. struct platform_device s3c_device_i2c1 = {
  454. .name = "s3c2410-i2c",
  455. .id = 1,
  456. .num_resources = ARRAY_SIZE(s3c_i2c1_resource),
  457. .resource = s3c_i2c1_resource,
  458. };
  459. void __init s3c_i2c1_set_platdata(struct s3c2410_platform_i2c *pd)
  460. {
  461. struct s3c2410_platform_i2c *npd;
  462. if (!pd) {
  463. pd = &default_i2c_data;
  464. pd->bus_num = 1;
  465. }
  466. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  467. &s3c_device_i2c1);
  468. if (!npd->cfg_gpio)
  469. npd->cfg_gpio = s3c_i2c1_cfg_gpio;
  470. }
  471. #endif /* CONFIG_S3C_DEV_I2C1 */
  472. #ifdef CONFIG_S3C_DEV_I2C2
  473. static struct resource s3c_i2c2_resource[] = {
  474. [0] = DEFINE_RES_MEM(S3C_PA_IIC2, SZ_4K),
  475. [1] = DEFINE_RES_IRQ(IRQ_IIC2),
  476. };
  477. struct platform_device s3c_device_i2c2 = {
  478. .name = "s3c2410-i2c",
  479. .id = 2,
  480. .num_resources = ARRAY_SIZE(s3c_i2c2_resource),
  481. .resource = s3c_i2c2_resource,
  482. };
  483. void __init s3c_i2c2_set_platdata(struct s3c2410_platform_i2c *pd)
  484. {
  485. struct s3c2410_platform_i2c *npd;
  486. if (!pd) {
  487. pd = &default_i2c_data;
  488. pd->bus_num = 2;
  489. }
  490. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  491. &s3c_device_i2c2);
  492. if (!npd->cfg_gpio)
  493. npd->cfg_gpio = s3c_i2c2_cfg_gpio;
  494. }
  495. #endif /* CONFIG_S3C_DEV_I2C2 */
  496. #ifdef CONFIG_S3C_DEV_I2C3
  497. static struct resource s3c_i2c3_resource[] = {
  498. [0] = DEFINE_RES_MEM(S3C_PA_IIC3, SZ_4K),
  499. [1] = DEFINE_RES_IRQ(IRQ_IIC3),
  500. };
  501. struct platform_device s3c_device_i2c3 = {
  502. .name = "s3c2440-i2c",
  503. .id = 3,
  504. .num_resources = ARRAY_SIZE(s3c_i2c3_resource),
  505. .resource = s3c_i2c3_resource,
  506. };
  507. void __init s3c_i2c3_set_platdata(struct s3c2410_platform_i2c *pd)
  508. {
  509. struct s3c2410_platform_i2c *npd;
  510. if (!pd) {
  511. pd = &default_i2c_data;
  512. pd->bus_num = 3;
  513. }
  514. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  515. &s3c_device_i2c3);
  516. if (!npd->cfg_gpio)
  517. npd->cfg_gpio = s3c_i2c3_cfg_gpio;
  518. }
  519. #endif /*CONFIG_S3C_DEV_I2C3 */
  520. #ifdef CONFIG_S3C_DEV_I2C4
  521. static struct resource s3c_i2c4_resource[] = {
  522. [0] = DEFINE_RES_MEM(S3C_PA_IIC4, SZ_4K),
  523. [1] = DEFINE_RES_IRQ(IRQ_IIC4),
  524. };
  525. struct platform_device s3c_device_i2c4 = {
  526. .name = "s3c2440-i2c",
  527. .id = 4,
  528. .num_resources = ARRAY_SIZE(s3c_i2c4_resource),
  529. .resource = s3c_i2c4_resource,
  530. };
  531. void __init s3c_i2c4_set_platdata(struct s3c2410_platform_i2c *pd)
  532. {
  533. struct s3c2410_platform_i2c *npd;
  534. if (!pd) {
  535. pd = &default_i2c_data;
  536. pd->bus_num = 4;
  537. }
  538. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  539. &s3c_device_i2c4);
  540. if (!npd->cfg_gpio)
  541. npd->cfg_gpio = s3c_i2c4_cfg_gpio;
  542. }
  543. #endif /*CONFIG_S3C_DEV_I2C4 */
  544. #ifdef CONFIG_S3C_DEV_I2C5
  545. static struct resource s3c_i2c5_resource[] = {
  546. [0] = DEFINE_RES_MEM(S3C_PA_IIC5, SZ_4K),
  547. [1] = DEFINE_RES_IRQ(IRQ_IIC5),
  548. };
  549. struct platform_device s3c_device_i2c5 = {
  550. .name = "s3c2440-i2c",
  551. .id = 5,
  552. .num_resources = ARRAY_SIZE(s3c_i2c5_resource),
  553. .resource = s3c_i2c5_resource,
  554. };
  555. void __init s3c_i2c5_set_platdata(struct s3c2410_platform_i2c *pd)
  556. {
  557. struct s3c2410_platform_i2c *npd;
  558. if (!pd) {
  559. pd = &default_i2c_data;
  560. pd->bus_num = 5;
  561. }
  562. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  563. &s3c_device_i2c5);
  564. if (!npd->cfg_gpio)
  565. npd->cfg_gpio = s3c_i2c5_cfg_gpio;
  566. }
  567. #endif /*CONFIG_S3C_DEV_I2C5 */
  568. #ifdef CONFIG_S3C_DEV_I2C6
  569. static struct resource s3c_i2c6_resource[] = {
  570. [0] = DEFINE_RES_MEM(S3C_PA_IIC6, SZ_4K),
  571. [1] = DEFINE_RES_IRQ(IRQ_IIC6),
  572. };
  573. struct platform_device s3c_device_i2c6 = {
  574. .name = "s3c2440-i2c",
  575. .id = 6,
  576. .num_resources = ARRAY_SIZE(s3c_i2c6_resource),
  577. .resource = s3c_i2c6_resource,
  578. };
  579. void __init s3c_i2c6_set_platdata(struct s3c2410_platform_i2c *pd)
  580. {
  581. struct s3c2410_platform_i2c *npd;
  582. if (!pd) {
  583. pd = &default_i2c_data;
  584. pd->bus_num = 6;
  585. }
  586. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  587. &s3c_device_i2c6);
  588. if (!npd->cfg_gpio)
  589. npd->cfg_gpio = s3c_i2c6_cfg_gpio;
  590. }
  591. #endif /* CONFIG_S3C_DEV_I2C6 */
  592. #ifdef CONFIG_S3C_DEV_I2C7
  593. static struct resource s3c_i2c7_resource[] = {
  594. [0] = DEFINE_RES_MEM(S3C_PA_IIC7, SZ_4K),
  595. [1] = DEFINE_RES_IRQ(IRQ_IIC7),
  596. };
  597. struct platform_device s3c_device_i2c7 = {
  598. .name = "s3c2440-i2c",
  599. .id = 7,
  600. .num_resources = ARRAY_SIZE(s3c_i2c7_resource),
  601. .resource = s3c_i2c7_resource,
  602. };
  603. void __init s3c_i2c7_set_platdata(struct s3c2410_platform_i2c *pd)
  604. {
  605. struct s3c2410_platform_i2c *npd;
  606. if (!pd) {
  607. pd = &default_i2c_data;
  608. pd->bus_num = 7;
  609. }
  610. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  611. &s3c_device_i2c7);
  612. if (!npd->cfg_gpio)
  613. npd->cfg_gpio = s3c_i2c7_cfg_gpio;
  614. }
  615. #endif /* CONFIG_S3C_DEV_I2C7 */
  616. /* I2C HDMIPHY */
  617. #ifdef CONFIG_S5P_DEV_I2C_HDMIPHY
  618. static struct resource s5p_i2c_resource[] = {
  619. [0] = DEFINE_RES_MEM(S5P_PA_IIC_HDMIPHY, SZ_4K),
  620. [1] = DEFINE_RES_IRQ(IRQ_IIC_HDMIPHY),
  621. };
  622. struct platform_device s5p_device_i2c_hdmiphy = {
  623. .name = "s3c2440-hdmiphy-i2c",
  624. .id = -1,
  625. .num_resources = ARRAY_SIZE(s5p_i2c_resource),
  626. .resource = s5p_i2c_resource,
  627. };
  628. void __init s5p_i2c_hdmiphy_set_platdata(struct s3c2410_platform_i2c *pd)
  629. {
  630. struct s3c2410_platform_i2c *npd;
  631. if (!pd) {
  632. pd = &default_i2c_data;
  633. if (soc_is_exynos4210())
  634. pd->bus_num = 8;
  635. else if (soc_is_s5pv210())
  636. pd->bus_num = 3;
  637. else
  638. pd->bus_num = 0;
  639. }
  640. npd = s3c_set_platdata(pd, sizeof(struct s3c2410_platform_i2c),
  641. &s5p_device_i2c_hdmiphy);
  642. }
  643. #endif /* CONFIG_S5P_DEV_I2C_HDMIPHY */
  644. /* I2S */
  645. #ifdef CONFIG_PLAT_S3C24XX
  646. static struct resource s3c_iis_resource[] = {
  647. [0] = DEFINE_RES_MEM(S3C24XX_PA_IIS, S3C24XX_SZ_IIS),
  648. };
  649. struct platform_device s3c_device_iis = {
  650. .name = "s3c24xx-iis",
  651. .id = -1,
  652. .num_resources = ARRAY_SIZE(s3c_iis_resource),
  653. .resource = s3c_iis_resource,
  654. .dev = {
  655. .dma_mask = &samsung_device_dma_mask,
  656. .coherent_dma_mask = DMA_BIT_MASK(32),
  657. }
  658. };
  659. #endif /* CONFIG_PLAT_S3C24XX */
  660. /* IDE CFCON */
  661. #ifdef CONFIG_SAMSUNG_DEV_IDE
  662. static struct resource s3c_cfcon_resource[] = {
  663. [0] = DEFINE_RES_MEM(SAMSUNG_PA_CFCON, SZ_16K),
  664. [1] = DEFINE_RES_IRQ(IRQ_CFCON),
  665. };
  666. struct platform_device s3c_device_cfcon = {
  667. .id = 0,
  668. .num_resources = ARRAY_SIZE(s3c_cfcon_resource),
  669. .resource = s3c_cfcon_resource,
  670. };
  671. void __init s3c_ide_set_platdata(struct s3c_ide_platdata *pdata)
  672. {
  673. s3c_set_platdata(pdata, sizeof(struct s3c_ide_platdata),
  674. &s3c_device_cfcon);
  675. }
  676. #endif /* CONFIG_SAMSUNG_DEV_IDE */
  677. /* KEYPAD */
  678. #ifdef CONFIG_SAMSUNG_DEV_KEYPAD
  679. static struct resource samsung_keypad_resources[] = {
  680. [0] = DEFINE_RES_MEM(SAMSUNG_PA_KEYPAD, SZ_32),
  681. [1] = DEFINE_RES_IRQ(IRQ_KEYPAD),
  682. };
  683. struct platform_device samsung_device_keypad = {
  684. .name = "samsung-keypad",
  685. .id = -1,
  686. .num_resources = ARRAY_SIZE(samsung_keypad_resources),
  687. .resource = samsung_keypad_resources,
  688. };
  689. void __init samsung_keypad_set_platdata(struct samsung_keypad_platdata *pd)
  690. {
  691. struct samsung_keypad_platdata *npd;
  692. npd = s3c_set_platdata(pd, sizeof(struct samsung_keypad_platdata),
  693. &samsung_device_keypad);
  694. if (!npd->cfg_gpio)
  695. npd->cfg_gpio = samsung_keypad_cfg_gpio;
  696. }
  697. #endif /* CONFIG_SAMSUNG_DEV_KEYPAD */
  698. /* LCD Controller */
  699. #ifdef CONFIG_PLAT_S3C24XX
  700. static struct resource s3c_lcd_resource[] = {
  701. [0] = DEFINE_RES_MEM(S3C24XX_PA_LCD, S3C24XX_SZ_LCD),
  702. [1] = DEFINE_RES_IRQ(IRQ_LCD),
  703. };
  704. struct platform_device s3c_device_lcd = {
  705. .name = "s3c2410-lcd",
  706. .id = -1,
  707. .num_resources = ARRAY_SIZE(s3c_lcd_resource),
  708. .resource = s3c_lcd_resource,
  709. .dev = {
  710. .dma_mask = &samsung_device_dma_mask,
  711. .coherent_dma_mask = DMA_BIT_MASK(32),
  712. }
  713. };
  714. void __init s3c24xx_fb_set_platdata(struct s3c2410fb_mach_info *pd)
  715. {
  716. struct s3c2410fb_mach_info *npd;
  717. npd = s3c_set_platdata(pd, sizeof(*npd), &s3c_device_lcd);
  718. if (npd) {
  719. npd->displays = kmemdup(pd->displays,
  720. sizeof(struct s3c2410fb_display) * npd->num_displays,
  721. GFP_KERNEL);
  722. if (!npd->displays)
  723. printk(KERN_ERR "no memory for LCD display data\n");
  724. } else {
  725. printk(KERN_ERR "no memory for LCD platform data\n");
  726. }
  727. }
  728. #endif /* CONFIG_PLAT_S3C24XX */
  729. /* MFC */
  730. #ifdef CONFIG_S5P_DEV_MFC
  731. static struct resource s5p_mfc_resource[] = {
  732. [0] = DEFINE_RES_MEM(S5P_PA_MFC, SZ_64K),
  733. [1] = DEFINE_RES_IRQ(IRQ_MFC),
  734. };
  735. struct platform_device s5p_device_mfc = {
  736. .name = "s5p-mfc",
  737. .id = -1,
  738. .num_resources = ARRAY_SIZE(s5p_mfc_resource),
  739. .resource = s5p_mfc_resource,
  740. };
  741. /*
  742. * MFC hardware has 2 memory interfaces which are modelled as two separate
  743. * platform devices to let dma-mapping distinguish between them.
  744. *
  745. * MFC parent device (s5p_device_mfc) must be registered before memory
  746. * interface specific devices (s5p_device_mfc_l and s5p_device_mfc_r).
  747. */
  748. struct platform_device s5p_device_mfc_l = {
  749. .name = "s5p-mfc-l",
  750. .id = -1,
  751. .dev = {
  752. .parent = &s5p_device_mfc.dev,
  753. .dma_mask = &samsung_device_dma_mask,
  754. .coherent_dma_mask = DMA_BIT_MASK(32),
  755. },
  756. };
  757. struct platform_device s5p_device_mfc_r = {
  758. .name = "s5p-mfc-r",
  759. .id = -1,
  760. .dev = {
  761. .parent = &s5p_device_mfc.dev,
  762. .dma_mask = &samsung_device_dma_mask,
  763. .coherent_dma_mask = DMA_BIT_MASK(32),
  764. },
  765. };
  766. #endif /* CONFIG_S5P_DEV_MFC */
  767. /* MIPI CSIS */
  768. #ifdef CONFIG_S5P_DEV_CSIS0
  769. static struct resource s5p_mipi_csis0_resource[] = {
  770. [0] = DEFINE_RES_MEM(S5P_PA_MIPI_CSIS0, SZ_16K),
  771. [1] = DEFINE_RES_IRQ(IRQ_MIPI_CSIS0),
  772. };
  773. struct platform_device s5p_device_mipi_csis0 = {
  774. .name = "s5p-mipi-csis",
  775. .id = 0,
  776. .num_resources = ARRAY_SIZE(s5p_mipi_csis0_resource),
  777. .resource = s5p_mipi_csis0_resource,
  778. };
  779. #endif /* CONFIG_S5P_DEV_CSIS0 */
  780. #ifdef CONFIG_S5P_DEV_CSIS1
  781. static struct resource s5p_mipi_csis1_resource[] = {
  782. [0] = DEFINE_RES_MEM(S5P_PA_MIPI_CSIS1, SZ_16K),
  783. [1] = DEFINE_RES_IRQ(IRQ_MIPI_CSIS1),
  784. };
  785. struct platform_device s5p_device_mipi_csis1 = {
  786. .name = "s5p-mipi-csis",
  787. .id = 1,
  788. .num_resources = ARRAY_SIZE(s5p_mipi_csis1_resource),
  789. .resource = s5p_mipi_csis1_resource,
  790. };
  791. #endif
  792. /* NAND */
  793. #ifdef CONFIG_S3C_DEV_NAND
  794. static struct resource s3c_nand_resource[] = {
  795. [0] = DEFINE_RES_MEM(S3C_PA_NAND, SZ_1M),
  796. };
  797. struct platform_device s3c_device_nand = {
  798. .name = "s3c2410-nand",
  799. .id = -1,
  800. .num_resources = ARRAY_SIZE(s3c_nand_resource),
  801. .resource = s3c_nand_resource,
  802. };
  803. /*
  804. * s3c_nand_copy_set() - copy nand set data
  805. * @set: The new structure, directly copied from the old.
  806. *
  807. * Copy all the fields from the NAND set field from what is probably __initdata
  808. * to new kernel memory. The code returns 0 if the copy happened correctly or
  809. * an error code for the calling function to display.
  810. *
  811. * Note, we currently do not try and look to see if we've already copied the
  812. * data in a previous set.
  813. */
  814. static int __init s3c_nand_copy_set(struct s3c2410_nand_set *set)
  815. {
  816. void *ptr;
  817. int size;
  818. size = sizeof(struct mtd_partition) * set->nr_partitions;
  819. if (size) {
  820. ptr = kmemdup(set->partitions, size, GFP_KERNEL);
  821. set->partitions = ptr;
  822. if (!ptr)
  823. return -ENOMEM;
  824. }
  825. if (set->nr_map && set->nr_chips) {
  826. size = sizeof(int) * set->nr_chips;
  827. ptr = kmemdup(set->nr_map, size, GFP_KERNEL);
  828. set->nr_map = ptr;
  829. if (!ptr)
  830. return -ENOMEM;
  831. }
  832. if (set->ecc_layout) {
  833. ptr = kmemdup(set->ecc_layout,
  834. sizeof(struct nand_ecclayout), GFP_KERNEL);
  835. set->ecc_layout = ptr;
  836. if (!ptr)
  837. return -ENOMEM;
  838. }
  839. return 0;
  840. }
  841. void __init s3c_nand_set_platdata(struct s3c2410_platform_nand *nand)
  842. {
  843. struct s3c2410_platform_nand *npd;
  844. int size;
  845. int ret;
  846. /* note, if we get a failure in allocation, we simply drop out of the
  847. * function. If there is so little memory available at initialisation
  848. * time then there is little chance the system is going to run.
  849. */
  850. npd = s3c_set_platdata(nand, sizeof(struct s3c2410_platform_nand),
  851. &s3c_device_nand);
  852. if (!npd)
  853. return;
  854. /* now see if we need to copy any of the nand set data */
  855. size = sizeof(struct s3c2410_nand_set) * npd->nr_sets;
  856. if (size) {
  857. struct s3c2410_nand_set *from = npd->sets;
  858. struct s3c2410_nand_set *to;
  859. int i;
  860. to = kmemdup(from, size, GFP_KERNEL);
  861. npd->sets = to; /* set, even if we failed */
  862. if (!to) {
  863. printk(KERN_ERR "%s: no memory for sets\n", __func__);
  864. return;
  865. }
  866. for (i = 0; i < npd->nr_sets; i++) {
  867. ret = s3c_nand_copy_set(to);
  868. if (ret) {
  869. printk(KERN_ERR "%s: failed to copy set %d\n",
  870. __func__, i);
  871. return;
  872. }
  873. to++;
  874. }
  875. }
  876. }
  877. #endif /* CONFIG_S3C_DEV_NAND */
  878. /* ONENAND */
  879. #ifdef CONFIG_S3C_DEV_ONENAND
  880. static struct resource s3c_onenand_resources[] = {
  881. [0] = DEFINE_RES_MEM(S3C_PA_ONENAND, SZ_1K),
  882. [1] = DEFINE_RES_MEM(S3C_PA_ONENAND_BUF, S3C_SZ_ONENAND_BUF),
  883. [2] = DEFINE_RES_IRQ(IRQ_ONENAND),
  884. };
  885. struct platform_device s3c_device_onenand = {
  886. .name = "samsung-onenand",
  887. .id = 0,
  888. .num_resources = ARRAY_SIZE(s3c_onenand_resources),
  889. .resource = s3c_onenand_resources,
  890. };
  891. #endif /* CONFIG_S3C_DEV_ONENAND */
  892. #ifdef CONFIG_S3C64XX_DEV_ONENAND1
  893. static struct resource s3c64xx_onenand1_resources[] = {
  894. [0] = DEFINE_RES_MEM(S3C64XX_PA_ONENAND1, SZ_1K),
  895. [1] = DEFINE_RES_MEM(S3C64XX_PA_ONENAND1_BUF, S3C64XX_SZ_ONENAND1_BUF),
  896. [2] = DEFINE_RES_IRQ(IRQ_ONENAND1),
  897. };
  898. struct platform_device s3c64xx_device_onenand1 = {
  899. .name = "samsung-onenand",
  900. .id = 1,
  901. .num_resources = ARRAY_SIZE(s3c64xx_onenand1_resources),
  902. .resource = s3c64xx_onenand1_resources,
  903. };
  904. void __init s3c64xx_onenand1_set_platdata(struct onenand_platform_data *pdata)
  905. {
  906. s3c_set_platdata(pdata, sizeof(struct onenand_platform_data),
  907. &s3c64xx_device_onenand1);
  908. }
  909. #endif /* CONFIG_S3C64XX_DEV_ONENAND1 */
  910. #ifdef CONFIG_S5P_DEV_ONENAND
  911. static struct resource s5p_onenand_resources[] = {
  912. [0] = DEFINE_RES_MEM(S5P_PA_ONENAND, SZ_128K),
  913. [1] = DEFINE_RES_MEM(S5P_PA_ONENAND_DMA, SZ_8K),
  914. [2] = DEFINE_RES_IRQ(IRQ_ONENAND_AUDI),
  915. };
  916. struct platform_device s5p_device_onenand = {
  917. .name = "s5pc110-onenand",
  918. .id = -1,
  919. .num_resources = ARRAY_SIZE(s5p_onenand_resources),
  920. .resource = s5p_onenand_resources,
  921. };
  922. #endif /* CONFIG_S5P_DEV_ONENAND */
  923. /* PMU */
  924. #ifdef CONFIG_PLAT_S5P
  925. static struct resource s5p_pmu_resource[] = {
  926. DEFINE_RES_IRQ(IRQ_PMU)
  927. };
  928. static struct platform_device s5p_device_pmu = {
  929. .name = "arm-pmu",
  930. .id = ARM_PMU_DEVICE_CPU,
  931. .num_resources = ARRAY_SIZE(s5p_pmu_resource),
  932. .resource = s5p_pmu_resource,
  933. };
  934. static int __init s5p_pmu_init(void)
  935. {
  936. platform_device_register(&s5p_device_pmu);
  937. return 0;
  938. }
  939. arch_initcall(s5p_pmu_init);
  940. #endif /* CONFIG_PLAT_S5P */
  941. /* PWM Timer */
  942. #ifdef CONFIG_SAMSUNG_DEV_PWM
  943. #define TIMER_RESOURCE_SIZE (1)
  944. #define TIMER_RESOURCE(_tmr, _irq) \
  945. (struct resource [TIMER_RESOURCE_SIZE]) { \
  946. [0] = { \
  947. .start = _irq, \
  948. .end = _irq, \
  949. .flags = IORESOURCE_IRQ \
  950. } \
  951. }
  952. #define DEFINE_S3C_TIMER(_tmr_no, _irq) \
  953. .name = "s3c24xx-pwm", \
  954. .id = _tmr_no, \
  955. .num_resources = TIMER_RESOURCE_SIZE, \
  956. .resource = TIMER_RESOURCE(_tmr_no, _irq), \
  957. /*
  958. * since we already have an static mapping for the timer,
  959. * we do not bother setting any IO resource for the base.
  960. */
  961. struct platform_device s3c_device_timer[] = {
  962. [0] = { DEFINE_S3C_TIMER(0, IRQ_TIMER0) },
  963. [1] = { DEFINE_S3C_TIMER(1, IRQ_TIMER1) },
  964. [2] = { DEFINE_S3C_TIMER(2, IRQ_TIMER2) },
  965. [3] = { DEFINE_S3C_TIMER(3, IRQ_TIMER3) },
  966. [4] = { DEFINE_S3C_TIMER(4, IRQ_TIMER4) },
  967. };
  968. #endif /* CONFIG_SAMSUNG_DEV_PWM */
  969. /* RTC */
  970. #ifdef CONFIG_PLAT_S3C24XX
  971. static struct resource s3c_rtc_resource[] = {
  972. [0] = DEFINE_RES_MEM(S3C24XX_PA_RTC, SZ_256),
  973. [1] = DEFINE_RES_IRQ(IRQ_RTC),
  974. [2] = DEFINE_RES_IRQ(IRQ_TICK),
  975. };
  976. struct platform_device s3c_device_rtc = {
  977. .name = "s3c2410-rtc",
  978. .id = -1,
  979. .num_resources = ARRAY_SIZE(s3c_rtc_resource),
  980. .resource = s3c_rtc_resource,
  981. };
  982. #endif /* CONFIG_PLAT_S3C24XX */
  983. #ifdef CONFIG_S3C_DEV_RTC
  984. static struct resource s3c_rtc_resource[] = {
  985. [0] = DEFINE_RES_MEM(S3C_PA_RTC, SZ_256),
  986. [1] = DEFINE_RES_IRQ(IRQ_RTC_ALARM),
  987. [2] = DEFINE_RES_IRQ(IRQ_RTC_TIC),
  988. };
  989. struct platform_device s3c_device_rtc = {
  990. .name = "s3c64xx-rtc",
  991. .id = -1,
  992. .num_resources = ARRAY_SIZE(s3c_rtc_resource),
  993. .resource = s3c_rtc_resource,
  994. };
  995. #endif /* CONFIG_S3C_DEV_RTC */
  996. /* SDI */
  997. #ifdef CONFIG_PLAT_S3C24XX
  998. static struct resource s3c_sdi_resource[] = {
  999. [0] = DEFINE_RES_MEM(S3C24XX_PA_SDI, S3C24XX_SZ_SDI),
  1000. [1] = DEFINE_RES_IRQ(IRQ_SDI),
  1001. };
  1002. struct platform_device s3c_device_sdi = {
  1003. .name = "s3c2410-sdi",
  1004. .id = -1,
  1005. .num_resources = ARRAY_SIZE(s3c_sdi_resource),
  1006. .resource = s3c_sdi_resource,
  1007. };
  1008. void __init s3c24xx_mci_set_platdata(struct s3c24xx_mci_pdata *pdata)
  1009. {
  1010. s3c_set_platdata(pdata, sizeof(struct s3c24xx_mci_pdata),
  1011. &s3c_device_sdi);
  1012. }
  1013. #endif /* CONFIG_PLAT_S3C24XX */
  1014. /* SPI */
  1015. #ifdef CONFIG_PLAT_S3C24XX
  1016. static struct resource s3c_spi0_resource[] = {
  1017. [0] = DEFINE_RES_MEM(S3C24XX_PA_SPI, SZ_32),
  1018. [1] = DEFINE_RES_IRQ(IRQ_SPI0),
  1019. };
  1020. struct platform_device s3c_device_spi0 = {
  1021. .name = "s3c2410-spi",
  1022. .id = 0,
  1023. .num_resources = ARRAY_SIZE(s3c_spi0_resource),
  1024. .resource = s3c_spi0_resource,
  1025. .dev = {
  1026. .dma_mask = &samsung_device_dma_mask,
  1027. .coherent_dma_mask = DMA_BIT_MASK(32),
  1028. }
  1029. };
  1030. static struct resource s3c_spi1_resource[] = {
  1031. [0] = DEFINE_RES_MEM(S3C24XX_PA_SPI1, SZ_32),
  1032. [1] = DEFINE_RES_IRQ(IRQ_SPI1),
  1033. };
  1034. struct platform_device s3c_device_spi1 = {
  1035. .name = "s3c2410-spi",
  1036. .id = 1,
  1037. .num_resources = ARRAY_SIZE(s3c_spi1_resource),
  1038. .resource = s3c_spi1_resource,
  1039. .dev = {
  1040. .dma_mask = &samsung_device_dma_mask,
  1041. .coherent_dma_mask = DMA_BIT_MASK(32),
  1042. }
  1043. };
  1044. #endif /* CONFIG_PLAT_S3C24XX */
  1045. /* Touchscreen */
  1046. #ifdef CONFIG_PLAT_S3C24XX
  1047. static struct resource s3c_ts_resource[] = {
  1048. [0] = DEFINE_RES_MEM(S3C24XX_PA_ADC, S3C24XX_SZ_ADC),
  1049. [1] = DEFINE_RES_IRQ(IRQ_TC),
  1050. };
  1051. struct platform_device s3c_device_ts = {
  1052. .name = "s3c2410-ts",
  1053. .id = -1,
  1054. .dev.parent = &s3c_device_adc.dev,
  1055. .num_resources = ARRAY_SIZE(s3c_ts_resource),
  1056. .resource = s3c_ts_resource,
  1057. };
  1058. void __init s3c24xx_ts_set_platdata(struct s3c2410_ts_mach_info *hard_s3c2410ts_info)
  1059. {
  1060. s3c_set_platdata(hard_s3c2410ts_info,
  1061. sizeof(struct s3c2410_ts_mach_info), &s3c_device_ts);
  1062. }
  1063. #endif /* CONFIG_PLAT_S3C24XX */
  1064. #ifdef CONFIG_SAMSUNG_DEV_TS
  1065. static struct resource s3c_ts_resource[] = {
  1066. [0] = DEFINE_RES_MEM(SAMSUNG_PA_ADC, SZ_256),
  1067. [1] = DEFINE_RES_IRQ(IRQ_TC),
  1068. };
  1069. static struct s3c2410_ts_mach_info default_ts_data __initdata = {
  1070. .delay = 10000,
  1071. .presc = 49,
  1072. .oversampling_shift = 2,
  1073. };
  1074. struct platform_device s3c_device_ts = {
  1075. .name = "s3c64xx-ts",
  1076. .id = -1,
  1077. .num_resources = ARRAY_SIZE(s3c_ts_resource),
  1078. .resource = s3c_ts_resource,
  1079. };
  1080. void __init s3c24xx_ts_set_platdata(struct s3c2410_ts_mach_info *pd)
  1081. {
  1082. if (!pd)
  1083. pd = &default_ts_data;
  1084. s3c_set_platdata(pd, sizeof(struct s3c2410_ts_mach_info),
  1085. &s3c_device_ts);
  1086. }
  1087. #endif /* CONFIG_SAMSUNG_DEV_TS */
  1088. /* TV */
  1089. #ifdef CONFIG_S5P_DEV_TV
  1090. static struct resource s5p_hdmi_resources[] = {
  1091. [0] = DEFINE_RES_MEM(S5P_PA_HDMI, SZ_1M),
  1092. [1] = DEFINE_RES_IRQ(IRQ_HDMI),
  1093. };
  1094. struct platform_device s5p_device_hdmi = {
  1095. .name = "s5p-hdmi",
  1096. .id = -1,
  1097. .num_resources = ARRAY_SIZE(s5p_hdmi_resources),
  1098. .resource = s5p_hdmi_resources,
  1099. };
  1100. static struct resource s5p_sdo_resources[] = {
  1101. [0] = DEFINE_RES_MEM(S5P_PA_SDO, SZ_64K),
  1102. [1] = DEFINE_RES_IRQ(IRQ_SDO),
  1103. };
  1104. struct platform_device s5p_device_sdo = {
  1105. .name = "s5p-sdo",
  1106. .id = -1,
  1107. .num_resources = ARRAY_SIZE(s5p_sdo_resources),
  1108. .resource = s5p_sdo_resources,
  1109. };
  1110. static struct resource s5p_mixer_resources[] = {
  1111. [0] = DEFINE_RES_MEM_NAMED(S5P_PA_MIXER, SZ_64K, "mxr"),
  1112. [1] = DEFINE_RES_MEM_NAMED(S5P_PA_VP, SZ_64K, "vp"),
  1113. [2] = DEFINE_RES_IRQ_NAMED(IRQ_MIXER, "irq"),
  1114. };
  1115. struct platform_device s5p_device_mixer = {
  1116. .name = "s5p-mixer",
  1117. .id = -1,
  1118. .num_resources = ARRAY_SIZE(s5p_mixer_resources),
  1119. .resource = s5p_mixer_resources,
  1120. .dev = {
  1121. .dma_mask = &samsung_device_dma_mask,
  1122. .coherent_dma_mask = DMA_BIT_MASK(32),
  1123. }
  1124. };
  1125. #endif /* CONFIG_S5P_DEV_TV */
  1126. /* USB */
  1127. #ifdef CONFIG_S3C_DEV_USB_HOST
  1128. static struct resource s3c_usb_resource[] = {
  1129. [0] = DEFINE_RES_MEM(S3C_PA_USBHOST, SZ_256),
  1130. [1] = DEFINE_RES_IRQ(IRQ_USBH),
  1131. };
  1132. struct platform_device s3c_device_ohci = {
  1133. .name = "s3c2410-ohci",
  1134. .id = -1,
  1135. .num_resources = ARRAY_SIZE(s3c_usb_resource),
  1136. .resource = s3c_usb_resource,
  1137. .dev = {
  1138. .dma_mask = &samsung_device_dma_mask,
  1139. .coherent_dma_mask = DMA_BIT_MASK(32),
  1140. }
  1141. };
  1142. /*
  1143. * s3c_ohci_set_platdata - initialise OHCI device platform data
  1144. * @info: The platform data.
  1145. *
  1146. * This call copies the @info passed in and sets the device .platform_data
  1147. * field to that copy. The @info is copied so that the original can be marked
  1148. * __initdata.
  1149. */
  1150. void __init s3c_ohci_set_platdata(struct s3c2410_hcd_info *info)
  1151. {
  1152. s3c_set_platdata(info, sizeof(struct s3c2410_hcd_info),
  1153. &s3c_device_ohci);
  1154. }
  1155. #endif /* CONFIG_S3C_DEV_USB_HOST */
  1156. /* USB Device (Gadget) */
  1157. #ifdef CONFIG_PLAT_S3C24XX
  1158. static struct resource s3c_usbgadget_resource[] = {
  1159. [0] = DEFINE_RES_MEM(S3C24XX_PA_USBDEV, S3C24XX_SZ_USBDEV),
  1160. [1] = DEFINE_RES_IRQ(IRQ_USBD),
  1161. };
  1162. struct platform_device s3c_device_usbgadget = {
  1163. .name = "s3c2410-usbgadget",
  1164. .id = -1,
  1165. .num_resources = ARRAY_SIZE(s3c_usbgadget_resource),
  1166. .resource = s3c_usbgadget_resource,
  1167. };
  1168. void __init s3c24xx_udc_set_platdata(struct s3c2410_udc_mach_info *pd)
  1169. {
  1170. s3c_set_platdata(pd, sizeof(*pd), &s3c_device_usbgadget);
  1171. }
  1172. #endif /* CONFIG_PLAT_S3C24XX */
  1173. /* USB EHCI Host Controller */
  1174. #ifdef CONFIG_S5P_DEV_USB_EHCI
  1175. static struct resource s5p_ehci_resource[] = {
  1176. [0] = DEFINE_RES_MEM(S5P_PA_EHCI, SZ_256),
  1177. [1] = DEFINE_RES_IRQ(IRQ_USB_HOST),
  1178. };
  1179. struct platform_device s5p_device_ehci = {
  1180. .name = "s5p-ehci",
  1181. .id = -1,
  1182. .num_resources = ARRAY_SIZE(s5p_ehci_resource),
  1183. .resource = s5p_ehci_resource,
  1184. .dev = {
  1185. .dma_mask = &samsung_device_dma_mask,
  1186. .coherent_dma_mask = DMA_BIT_MASK(32),
  1187. }
  1188. };
  1189. void __init s5p_ehci_set_platdata(struct s5p_ehci_platdata *pd)
  1190. {
  1191. struct s5p_ehci_platdata *npd;
  1192. npd = s3c_set_platdata(pd, sizeof(struct s5p_ehci_platdata),
  1193. &s5p_device_ehci);
  1194. if (!npd->phy_init)
  1195. npd->phy_init = s5p_usb_phy_init;
  1196. if (!npd->phy_exit)
  1197. npd->phy_exit = s5p_usb_phy_exit;
  1198. }
  1199. #endif /* CONFIG_S5P_DEV_USB_EHCI */
  1200. /* USB HSOTG */
  1201. #ifdef CONFIG_S3C_DEV_USB_HSOTG
  1202. static struct resource s3c_usb_hsotg_resources[] = {
  1203. [0] = DEFINE_RES_MEM(S3C_PA_USB_HSOTG, SZ_128K),
  1204. [1] = DEFINE_RES_IRQ(IRQ_OTG),
  1205. };
  1206. struct platform_device s3c_device_usb_hsotg = {
  1207. .name = "s3c-hsotg",
  1208. .id = -1,
  1209. .num_resources = ARRAY_SIZE(s3c_usb_hsotg_resources),
  1210. .resource = s3c_usb_hsotg_resources,
  1211. .dev = {
  1212. .dma_mask = &samsung_device_dma_mask,
  1213. .coherent_dma_mask = DMA_BIT_MASK(32),
  1214. },
  1215. };
  1216. void __init s3c_hsotg_set_platdata(struct s3c_hsotg_plat *pd)
  1217. {
  1218. struct s3c_hsotg_plat *npd;
  1219. npd = s3c_set_platdata(pd, sizeof(struct s3c_hsotg_plat),
  1220. &s3c_device_usb_hsotg);
  1221. if (!npd->phy_init)
  1222. npd->phy_init = s5p_usb_phy_init;
  1223. if (!npd->phy_exit)
  1224. npd->phy_exit = s5p_usb_phy_exit;
  1225. }
  1226. #endif /* CONFIG_S3C_DEV_USB_HSOTG */
  1227. /* USB High Spped 2.0 Device (Gadget) */
  1228. #ifdef CONFIG_PLAT_S3C24XX
  1229. static struct resource s3c_hsudc_resource[] = {
  1230. [0] = DEFINE_RES_MEM(S3C2416_PA_HSUDC, S3C2416_SZ_HSUDC),
  1231. [1] = DEFINE_RES_IRQ(IRQ_USBD),
  1232. };
  1233. struct platform_device s3c_device_usb_hsudc = {
  1234. .name = "s3c-hsudc",
  1235. .id = -1,
  1236. .num_resources = ARRAY_SIZE(s3c_hsudc_resource),
  1237. .resource = s3c_hsudc_resource,
  1238. .dev = {
  1239. .dma_mask = &samsung_device_dma_mask,
  1240. .coherent_dma_mask = DMA_BIT_MASK(32),
  1241. },
  1242. };
  1243. void __init s3c24xx_hsudc_set_platdata(struct s3c24xx_hsudc_platdata *pd)
  1244. {
  1245. s3c_set_platdata(pd, sizeof(*pd), &s3c_device_usb_hsudc);
  1246. }
  1247. #endif /* CONFIG_PLAT_S3C24XX */
  1248. /* WDT */
  1249. #ifdef CONFIG_S3C_DEV_WDT
  1250. static struct resource s3c_wdt_resource[] = {
  1251. [0] = DEFINE_RES_MEM(S3C_PA_WDT, SZ_1K),
  1252. [1] = DEFINE_RES_IRQ(IRQ_WDT),
  1253. };
  1254. struct platform_device s3c_device_wdt = {
  1255. .name = "s3c2410-wdt",
  1256. .id = -1,
  1257. .num_resources = ARRAY_SIZE(s3c_wdt_resource),
  1258. .resource = s3c_wdt_resource,
  1259. };
  1260. #endif /* CONFIG_S3C_DEV_WDT */
  1261. #ifdef CONFIG_S3C64XX_DEV_SPI0
  1262. static struct resource s3c64xx_spi0_resource[] = {
  1263. [0] = DEFINE_RES_MEM(S3C_PA_SPI0, SZ_256),
  1264. [1] = DEFINE_RES_DMA(DMACH_SPI0_TX),
  1265. [2] = DEFINE_RES_DMA(DMACH_SPI0_RX),
  1266. [3] = DEFINE_RES_IRQ(IRQ_SPI0),
  1267. };
  1268. struct platform_device s3c64xx_device_spi0 = {
  1269. .name = "s3c6410-spi",
  1270. .id = 0,
  1271. .num_resources = ARRAY_SIZE(s3c64xx_spi0_resource),
  1272. .resource = s3c64xx_spi0_resource,
  1273. .dev = {
  1274. .dma_mask = &samsung_device_dma_mask,
  1275. .coherent_dma_mask = DMA_BIT_MASK(32),
  1276. },
  1277. };
  1278. void __init s3c64xx_spi0_set_platdata(int (*cfg_gpio)(void), int src_clk_nr,
  1279. int num_cs)
  1280. {
  1281. struct s3c64xx_spi_info pd;
  1282. /* Reject invalid configuration */
  1283. if (!num_cs || src_clk_nr < 0) {
  1284. pr_err("%s: Invalid SPI configuration\n", __func__);
  1285. return;
  1286. }
  1287. pd.num_cs = num_cs;
  1288. pd.src_clk_nr = src_clk_nr;
  1289. pd.cfg_gpio = (cfg_gpio) ? cfg_gpio : s3c64xx_spi0_cfg_gpio;
  1290. s3c_set_platdata(&pd, sizeof(pd), &s3c64xx_device_spi0);
  1291. }
  1292. #endif /* CONFIG_S3C64XX_DEV_SPI0 */
  1293. #ifdef CONFIG_S3C64XX_DEV_SPI1
  1294. static struct resource s3c64xx_spi1_resource[] = {
  1295. [0] = DEFINE_RES_MEM(S3C_PA_SPI1, SZ_256),
  1296. [1] = DEFINE_RES_DMA(DMACH_SPI1_TX),
  1297. [2] = DEFINE_RES_DMA(DMACH_SPI1_RX),
  1298. [3] = DEFINE_RES_IRQ(IRQ_SPI1),
  1299. };
  1300. struct platform_device s3c64xx_device_spi1 = {
  1301. .name = "s3c6410-spi",
  1302. .id = 1,
  1303. .num_resources = ARRAY_SIZE(s3c64xx_spi1_resource),
  1304. .resource = s3c64xx_spi1_resource,
  1305. .dev = {
  1306. .dma_mask = &samsung_device_dma_mask,
  1307. .coherent_dma_mask = DMA_BIT_MASK(32),
  1308. },
  1309. };
  1310. void __init s3c64xx_spi1_set_platdata(int (*cfg_gpio)(void), int src_clk_nr,
  1311. int num_cs)
  1312. {
  1313. /* Reject invalid configuration */
  1314. if (!num_cs || src_clk_nr < 0) {
  1315. pr_err("%s: Invalid SPI configuration\n", __func__);
  1316. return;
  1317. }
  1318. pd.num_cs = num_cs;
  1319. pd.src_clk_nr = src_clk_nr;
  1320. pd.cfg_gpio = (cfg_gpio) ? cfg_gpio : s3c64xx_spi1_cfg_gpio;
  1321. s3c_set_platdata(&pd, sizeof(pd), &s3c64xx_device_spi1);
  1322. }
  1323. #endif /* CONFIG_S3C64XX_DEV_SPI1 */
  1324. #ifdef CONFIG_S3C64XX_DEV_SPI2
  1325. static struct resource s3c64xx_spi2_resource[] = {
  1326. [0] = DEFINE_RES_MEM(S3C_PA_SPI2, SZ_256),
  1327. [1] = DEFINE_RES_DMA(DMACH_SPI2_TX),
  1328. [2] = DEFINE_RES_DMA(DMACH_SPI2_RX),
  1329. [3] = DEFINE_RES_IRQ(IRQ_SPI2),
  1330. };
  1331. struct platform_device s3c64xx_device_spi2 = {
  1332. .name = "s3c6410-spi",
  1333. .id = 2,
  1334. .num_resources = ARRAY_SIZE(s3c64xx_spi2_resource),
  1335. .resource = s3c64xx_spi2_resource,
  1336. .dev = {
  1337. .dma_mask = &samsung_device_dma_mask,
  1338. .coherent_dma_mask = DMA_BIT_MASK(32),
  1339. },
  1340. };
  1341. void __init s3c64xx_spi2_set_platdata(int (*cfg_gpio)(void), int src_clk_nr,
  1342. int num_cs)
  1343. {
  1344. struct s3c64xx_spi_info pd;
  1345. /* Reject invalid configuration */
  1346. if (!num_cs || src_clk_nr < 0) {
  1347. pr_err("%s: Invalid SPI configuration\n", __func__);
  1348. return;
  1349. }
  1350. pd.num_cs = num_cs;
  1351. pd.src_clk_nr = src_clk_nr;
  1352. pd.cfg_gpio = (cfg_gpio) ? cfg_gpio : s3c64xx_spi2_cfg_gpio;
  1353. s3c_set_platdata(&pd, sizeof(pd), &s3c64xx_device_spi2);
  1354. }
  1355. #endif /* CONFIG_S3C64XX_DEV_SPI2 */