spear320.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * arch/arm/mach-spear3xx/spear320.c
  3. *
  4. * SPEAr320 machine source file
  5. *
  6. * Copyright (C) 2009-2012 ST Microelectronics
  7. * Viresh Kumar <viresh.linux@gmail.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #define pr_fmt(fmt) "SPEAr320: " fmt
  14. #include <linux/amba/pl022.h>
  15. #include <linux/amba/pl08x.h>
  16. #include <linux/amba/serial.h>
  17. #include <linux/of_platform.h>
  18. #include <asm/hardware/vic.h>
  19. #include <asm/mach/arch.h>
  20. #include <plat/shirq.h>
  21. #include <mach/generic.h>
  22. #include <mach/spear.h>
  23. #define SPEAR320_UART1_BASE UL(0xA3000000)
  24. #define SPEAR320_UART2_BASE UL(0xA4000000)
  25. #define SPEAR320_SSP0_BASE UL(0xA5000000)
  26. #define SPEAR320_SSP1_BASE UL(0xA6000000)
  27. /* Interrupt registers offsets and masks */
  28. #define SPEAR320_INT_STS_MASK_REG 0x04
  29. #define SPEAR320_INT_CLR_MASK_REG 0x04
  30. #define SPEAR320_INT_ENB_MASK_REG 0x08
  31. #define SPEAR320_GPIO_IRQ_MASK (1 << 0)
  32. #define SPEAR320_I2S_PLAY_IRQ_MASK (1 << 1)
  33. #define SPEAR320_I2S_REC_IRQ_MASK (1 << 2)
  34. #define SPEAR320_EMI_IRQ_MASK (1 << 7)
  35. #define SPEAR320_CLCD_IRQ_MASK (1 << 8)
  36. #define SPEAR320_SPP_IRQ_MASK (1 << 9)
  37. #define SPEAR320_SDHCI_IRQ_MASK (1 << 10)
  38. #define SPEAR320_CAN_U_IRQ_MASK (1 << 11)
  39. #define SPEAR320_CAN_L_IRQ_MASK (1 << 12)
  40. #define SPEAR320_UART1_IRQ_MASK (1 << 13)
  41. #define SPEAR320_UART2_IRQ_MASK (1 << 14)
  42. #define SPEAR320_SSP1_IRQ_MASK (1 << 15)
  43. #define SPEAR320_SSP2_IRQ_MASK (1 << 16)
  44. #define SPEAR320_SMII0_IRQ_MASK (1 << 17)
  45. #define SPEAR320_MII1_SMII1_IRQ_MASK (1 << 18)
  46. #define SPEAR320_WAKEUP_SMII0_IRQ_MASK (1 << 19)
  47. #define SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK (1 << 20)
  48. #define SPEAR320_I2C1_IRQ_MASK (1 << 21)
  49. #define SPEAR320_SHIRQ_RAS1_MASK 0x000380
  50. #define SPEAR320_SHIRQ_RAS3_MASK 0x000007
  51. #define SPEAR320_SHIRQ_INTRCOMM_RAS_MASK 0x3FF800
  52. /* SPEAr320 Virtual irq definitions */
  53. /* IRQs sharing IRQ_GEN_RAS_1 */
  54. #define SPEAR320_VIRQ_EMI (SPEAR3XX_VIRQ_START + 0)
  55. #define SPEAR320_VIRQ_CLCD (SPEAR3XX_VIRQ_START + 1)
  56. #define SPEAR320_VIRQ_SPP (SPEAR3XX_VIRQ_START + 2)
  57. /* IRQs sharing IRQ_GEN_RAS_2 */
  58. #define SPEAR320_IRQ_SDHCI SPEAR3XX_IRQ_GEN_RAS_2
  59. /* IRQs sharing IRQ_GEN_RAS_3 */
  60. #define SPEAR320_VIRQ_PLGPIO (SPEAR3XX_VIRQ_START + 3)
  61. #define SPEAR320_VIRQ_I2S_PLAY (SPEAR3XX_VIRQ_START + 4)
  62. #define SPEAR320_VIRQ_I2S_REC (SPEAR3XX_VIRQ_START + 5)
  63. /* IRQs sharing IRQ_INTRCOMM_RAS_ARM */
  64. #define SPEAR320_VIRQ_CANU (SPEAR3XX_VIRQ_START + 6)
  65. #define SPEAR320_VIRQ_CANL (SPEAR3XX_VIRQ_START + 7)
  66. #define SPEAR320_VIRQ_UART1 (SPEAR3XX_VIRQ_START + 8)
  67. #define SPEAR320_VIRQ_UART2 (SPEAR3XX_VIRQ_START + 9)
  68. #define SPEAR320_VIRQ_SSP1 (SPEAR3XX_VIRQ_START + 10)
  69. #define SPEAR320_VIRQ_SSP2 (SPEAR3XX_VIRQ_START + 11)
  70. #define SPEAR320_VIRQ_SMII0 (SPEAR3XX_VIRQ_START + 12)
  71. #define SPEAR320_VIRQ_MII1_SMII1 (SPEAR3XX_VIRQ_START + 13)
  72. #define SPEAR320_VIRQ_WAKEUP_SMII0 (SPEAR3XX_VIRQ_START + 14)
  73. #define SPEAR320_VIRQ_WAKEUP_MII1_SMII1 (SPEAR3XX_VIRQ_START + 15)
  74. #define SPEAR320_VIRQ_I2C1 (SPEAR3XX_VIRQ_START + 16)
  75. /* spear3xx shared irq */
  76. static struct shirq_dev_config shirq_ras1_config[] = {
  77. {
  78. .virq = SPEAR320_VIRQ_EMI,
  79. .status_mask = SPEAR320_EMI_IRQ_MASK,
  80. .clear_mask = SPEAR320_EMI_IRQ_MASK,
  81. }, {
  82. .virq = SPEAR320_VIRQ_CLCD,
  83. .status_mask = SPEAR320_CLCD_IRQ_MASK,
  84. .clear_mask = SPEAR320_CLCD_IRQ_MASK,
  85. }, {
  86. .virq = SPEAR320_VIRQ_SPP,
  87. .status_mask = SPEAR320_SPP_IRQ_MASK,
  88. .clear_mask = SPEAR320_SPP_IRQ_MASK,
  89. },
  90. };
  91. static struct spear_shirq shirq_ras1 = {
  92. .irq = SPEAR3XX_IRQ_GEN_RAS_1,
  93. .dev_config = shirq_ras1_config,
  94. .dev_count = ARRAY_SIZE(shirq_ras1_config),
  95. .regs = {
  96. .enb_reg = -1,
  97. .status_reg = SPEAR320_INT_STS_MASK_REG,
  98. .status_reg_mask = SPEAR320_SHIRQ_RAS1_MASK,
  99. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  100. .reset_to_clear = 1,
  101. },
  102. };
  103. static struct shirq_dev_config shirq_ras3_config[] = {
  104. {
  105. .virq = SPEAR320_VIRQ_PLGPIO,
  106. .enb_mask = SPEAR320_GPIO_IRQ_MASK,
  107. .status_mask = SPEAR320_GPIO_IRQ_MASK,
  108. .clear_mask = SPEAR320_GPIO_IRQ_MASK,
  109. }, {
  110. .virq = SPEAR320_VIRQ_I2S_PLAY,
  111. .enb_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  112. .status_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  113. .clear_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  114. }, {
  115. .virq = SPEAR320_VIRQ_I2S_REC,
  116. .enb_mask = SPEAR320_I2S_REC_IRQ_MASK,
  117. .status_mask = SPEAR320_I2S_REC_IRQ_MASK,
  118. .clear_mask = SPEAR320_I2S_REC_IRQ_MASK,
  119. },
  120. };
  121. static struct spear_shirq shirq_ras3 = {
  122. .irq = SPEAR3XX_IRQ_GEN_RAS_3,
  123. .dev_config = shirq_ras3_config,
  124. .dev_count = ARRAY_SIZE(shirq_ras3_config),
  125. .regs = {
  126. .enb_reg = SPEAR320_INT_ENB_MASK_REG,
  127. .reset_to_enb = 1,
  128. .status_reg = SPEAR320_INT_STS_MASK_REG,
  129. .status_reg_mask = SPEAR320_SHIRQ_RAS3_MASK,
  130. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  131. .reset_to_clear = 1,
  132. },
  133. };
  134. static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
  135. {
  136. .virq = SPEAR320_VIRQ_CANU,
  137. .status_mask = SPEAR320_CAN_U_IRQ_MASK,
  138. .clear_mask = SPEAR320_CAN_U_IRQ_MASK,
  139. }, {
  140. .virq = SPEAR320_VIRQ_CANL,
  141. .status_mask = SPEAR320_CAN_L_IRQ_MASK,
  142. .clear_mask = SPEAR320_CAN_L_IRQ_MASK,
  143. }, {
  144. .virq = SPEAR320_VIRQ_UART1,
  145. .status_mask = SPEAR320_UART1_IRQ_MASK,
  146. .clear_mask = SPEAR320_UART1_IRQ_MASK,
  147. }, {
  148. .virq = SPEAR320_VIRQ_UART2,
  149. .status_mask = SPEAR320_UART2_IRQ_MASK,
  150. .clear_mask = SPEAR320_UART2_IRQ_MASK,
  151. }, {
  152. .virq = SPEAR320_VIRQ_SSP1,
  153. .status_mask = SPEAR320_SSP1_IRQ_MASK,
  154. .clear_mask = SPEAR320_SSP1_IRQ_MASK,
  155. }, {
  156. .virq = SPEAR320_VIRQ_SSP2,
  157. .status_mask = SPEAR320_SSP2_IRQ_MASK,
  158. .clear_mask = SPEAR320_SSP2_IRQ_MASK,
  159. }, {
  160. .virq = SPEAR320_VIRQ_SMII0,
  161. .status_mask = SPEAR320_SMII0_IRQ_MASK,
  162. .clear_mask = SPEAR320_SMII0_IRQ_MASK,
  163. }, {
  164. .virq = SPEAR320_VIRQ_MII1_SMII1,
  165. .status_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
  166. .clear_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
  167. }, {
  168. .virq = SPEAR320_VIRQ_WAKEUP_SMII0,
  169. .status_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
  170. .clear_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
  171. }, {
  172. .virq = SPEAR320_VIRQ_WAKEUP_MII1_SMII1,
  173. .status_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
  174. .clear_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
  175. }, {
  176. .virq = SPEAR320_VIRQ_I2C1,
  177. .status_mask = SPEAR320_I2C1_IRQ_MASK,
  178. .clear_mask = SPEAR320_I2C1_IRQ_MASK,
  179. },
  180. };
  181. static struct spear_shirq shirq_intrcomm_ras = {
  182. .irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
  183. .dev_config = shirq_intrcomm_ras_config,
  184. .dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
  185. .regs = {
  186. .enb_reg = -1,
  187. .status_reg = SPEAR320_INT_STS_MASK_REG,
  188. .status_reg_mask = SPEAR320_SHIRQ_INTRCOMM_RAS_MASK,
  189. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  190. .reset_to_clear = 1,
  191. },
  192. };
  193. /* DMAC platform data's slave info */
  194. struct pl08x_channel_data spear320_dma_info[] = {
  195. {
  196. .bus_id = "uart0_rx",
  197. .min_signal = 2,
  198. .max_signal = 2,
  199. .muxval = 0,
  200. .periph_buses = PL08X_AHB1,
  201. }, {
  202. .bus_id = "uart0_tx",
  203. .min_signal = 3,
  204. .max_signal = 3,
  205. .muxval = 0,
  206. .periph_buses = PL08X_AHB1,
  207. }, {
  208. .bus_id = "ssp0_rx",
  209. .min_signal = 8,
  210. .max_signal = 8,
  211. .muxval = 0,
  212. .periph_buses = PL08X_AHB1,
  213. }, {
  214. .bus_id = "ssp0_tx",
  215. .min_signal = 9,
  216. .max_signal = 9,
  217. .muxval = 0,
  218. .periph_buses = PL08X_AHB1,
  219. }, {
  220. .bus_id = "i2c0_rx",
  221. .min_signal = 10,
  222. .max_signal = 10,
  223. .muxval = 0,
  224. .periph_buses = PL08X_AHB1,
  225. }, {
  226. .bus_id = "i2c0_tx",
  227. .min_signal = 11,
  228. .max_signal = 11,
  229. .muxval = 0,
  230. .periph_buses = PL08X_AHB1,
  231. }, {
  232. .bus_id = "irda",
  233. .min_signal = 12,
  234. .max_signal = 12,
  235. .muxval = 0,
  236. .periph_buses = PL08X_AHB1,
  237. }, {
  238. .bus_id = "adc",
  239. .min_signal = 13,
  240. .max_signal = 13,
  241. .muxval = 0,
  242. .periph_buses = PL08X_AHB1,
  243. }, {
  244. .bus_id = "to_jpeg",
  245. .min_signal = 14,
  246. .max_signal = 14,
  247. .muxval = 0,
  248. .periph_buses = PL08X_AHB1,
  249. }, {
  250. .bus_id = "from_jpeg",
  251. .min_signal = 15,
  252. .max_signal = 15,
  253. .muxval = 0,
  254. .periph_buses = PL08X_AHB1,
  255. }, {
  256. .bus_id = "ssp1_rx",
  257. .min_signal = 0,
  258. .max_signal = 0,
  259. .muxval = 1,
  260. .periph_buses = PL08X_AHB2,
  261. }, {
  262. .bus_id = "ssp1_tx",
  263. .min_signal = 1,
  264. .max_signal = 1,
  265. .muxval = 1,
  266. .periph_buses = PL08X_AHB2,
  267. }, {
  268. .bus_id = "ssp2_rx",
  269. .min_signal = 2,
  270. .max_signal = 2,
  271. .muxval = 1,
  272. .periph_buses = PL08X_AHB2,
  273. }, {
  274. .bus_id = "ssp2_tx",
  275. .min_signal = 3,
  276. .max_signal = 3,
  277. .muxval = 1,
  278. .periph_buses = PL08X_AHB2,
  279. }, {
  280. .bus_id = "uart1_rx",
  281. .min_signal = 4,
  282. .max_signal = 4,
  283. .muxval = 1,
  284. .periph_buses = PL08X_AHB2,
  285. }, {
  286. .bus_id = "uart1_tx",
  287. .min_signal = 5,
  288. .max_signal = 5,
  289. .muxval = 1,
  290. .periph_buses = PL08X_AHB2,
  291. }, {
  292. .bus_id = "uart2_rx",
  293. .min_signal = 6,
  294. .max_signal = 6,
  295. .muxval = 1,
  296. .periph_buses = PL08X_AHB2,
  297. }, {
  298. .bus_id = "uart2_tx",
  299. .min_signal = 7,
  300. .max_signal = 7,
  301. .muxval = 1,
  302. .periph_buses = PL08X_AHB2,
  303. }, {
  304. .bus_id = "i2c1_rx",
  305. .min_signal = 8,
  306. .max_signal = 8,
  307. .muxval = 1,
  308. .periph_buses = PL08X_AHB2,
  309. }, {
  310. .bus_id = "i2c1_tx",
  311. .min_signal = 9,
  312. .max_signal = 9,
  313. .muxval = 1,
  314. .periph_buses = PL08X_AHB2,
  315. }, {
  316. .bus_id = "i2c2_rx",
  317. .min_signal = 10,
  318. .max_signal = 10,
  319. .muxval = 1,
  320. .periph_buses = PL08X_AHB2,
  321. }, {
  322. .bus_id = "i2c2_tx",
  323. .min_signal = 11,
  324. .max_signal = 11,
  325. .muxval = 1,
  326. .periph_buses = PL08X_AHB2,
  327. }, {
  328. .bus_id = "i2s_rx",
  329. .min_signal = 12,
  330. .max_signal = 12,
  331. .muxval = 1,
  332. .periph_buses = PL08X_AHB2,
  333. }, {
  334. .bus_id = "i2s_tx",
  335. .min_signal = 13,
  336. .max_signal = 13,
  337. .muxval = 1,
  338. .periph_buses = PL08X_AHB2,
  339. }, {
  340. .bus_id = "rs485_rx",
  341. .min_signal = 14,
  342. .max_signal = 14,
  343. .muxval = 1,
  344. .periph_buses = PL08X_AHB2,
  345. }, {
  346. .bus_id = "rs485_tx",
  347. .min_signal = 15,
  348. .max_signal = 15,
  349. .muxval = 1,
  350. .periph_buses = PL08X_AHB2,
  351. },
  352. };
  353. static struct pl022_ssp_controller spear320_ssp_data[] = {
  354. {
  355. .bus_id = 1,
  356. .enable_dma = 1,
  357. .dma_filter = pl08x_filter_id,
  358. .dma_tx_param = "ssp1_tx",
  359. .dma_rx_param = "ssp1_rx",
  360. .num_chipselect = 2,
  361. }, {
  362. .bus_id = 2,
  363. .enable_dma = 1,
  364. .dma_filter = pl08x_filter_id,
  365. .dma_tx_param = "ssp2_tx",
  366. .dma_rx_param = "ssp2_rx",
  367. .num_chipselect = 2,
  368. }
  369. };
  370. static struct amba_pl011_data spear320_uart_data[] = {
  371. {
  372. .dma_filter = pl08x_filter_id,
  373. .dma_tx_param = "uart1_tx",
  374. .dma_rx_param = "uart1_rx",
  375. }, {
  376. .dma_filter = pl08x_filter_id,
  377. .dma_tx_param = "uart2_tx",
  378. .dma_rx_param = "uart2_rx",
  379. },
  380. };
  381. /* Add SPEAr310 auxdata to pass platform data */
  382. static struct of_dev_auxdata spear320_auxdata_lookup[] __initdata = {
  383. OF_DEV_AUXDATA("arm,pl022", SPEAR3XX_ICM1_SSP_BASE, NULL,
  384. &pl022_plat_data),
  385. OF_DEV_AUXDATA("arm,pl080", SPEAR3XX_ICM3_DMA_BASE, NULL,
  386. &pl080_plat_data),
  387. OF_DEV_AUXDATA("arm,pl022", SPEAR320_SSP0_BASE, NULL,
  388. &spear320_ssp_data[0]),
  389. OF_DEV_AUXDATA("arm,pl022", SPEAR320_SSP1_BASE, NULL,
  390. &spear320_ssp_data[1]),
  391. OF_DEV_AUXDATA("arm,pl011", SPEAR320_UART1_BASE, NULL,
  392. &spear320_uart_data[0]),
  393. OF_DEV_AUXDATA("arm,pl011", SPEAR320_UART2_BASE, NULL,
  394. &spear320_uart_data[1]),
  395. {}
  396. };
  397. static void __init spear320_dt_init(void)
  398. {
  399. void __iomem *base;
  400. int ret;
  401. pl080_plat_data.slave_channels = spear320_dma_info;
  402. pl080_plat_data.num_slave_channels = ARRAY_SIZE(spear320_dma_info);
  403. of_platform_populate(NULL, of_default_bus_match_table,
  404. spear320_auxdata_lookup, NULL);
  405. /* shared irq registration */
  406. base = ioremap(SPEAR320_SOC_CONFIG_BASE, SZ_4K);
  407. if (base) {
  408. /* shirq 1 */
  409. shirq_ras1.regs.base = base;
  410. ret = spear_shirq_register(&shirq_ras1);
  411. if (ret)
  412. pr_err("Error registering Shared IRQ 1\n");
  413. /* shirq 3 */
  414. shirq_ras3.regs.base = base;
  415. ret = spear_shirq_register(&shirq_ras3);
  416. if (ret)
  417. pr_err("Error registering Shared IRQ 3\n");
  418. /* shirq 4 */
  419. shirq_intrcomm_ras.regs.base = base;
  420. ret = spear_shirq_register(&shirq_intrcomm_ras);
  421. if (ret)
  422. pr_err("Error registering Shared IRQ 4\n");
  423. }
  424. }
  425. static const char * const spear320_dt_board_compat[] = {
  426. "st,spear320",
  427. "st,spear320-evb",
  428. NULL,
  429. };
  430. struct map_desc spear320_io_desc[] __initdata = {
  431. {
  432. .virtual = VA_SPEAR320_SOC_CONFIG_BASE,
  433. .pfn = __phys_to_pfn(SPEAR320_SOC_CONFIG_BASE),
  434. .length = SZ_16M,
  435. .type = MT_DEVICE
  436. },
  437. };
  438. static void __init spear320_map_io(void)
  439. {
  440. iotable_init(spear320_io_desc, ARRAY_SIZE(spear320_io_desc));
  441. spear3xx_map_io();
  442. }
  443. DT_MACHINE_START(SPEAR320_DT, "ST SPEAr320 SoC with Flattened Device Tree")
  444. .map_io = spear320_map_io,
  445. .init_irq = spear3xx_dt_init_irq,
  446. .handle_irq = vic_handle_irq,
  447. .timer = &spear3xx_timer,
  448. .init_machine = spear320_dt_init,
  449. .restart = spear_restart,
  450. .dt_compat = spear320_dt_board_compat,
  451. MACHINE_END