spear310.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465
  1. /*
  2. * arch/arm/mach-spear3xx/spear310.c
  3. *
  4. * SPEAr310 machine source file
  5. *
  6. * Copyright (C) 2009-2012 ST Microelectronics
  7. * Viresh Kumar <viresh.linux@gmail.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #define pr_fmt(fmt) "SPEAr310: " fmt
  14. #include <linux/amba/pl08x.h>
  15. #include <linux/amba/serial.h>
  16. #include <linux/of_platform.h>
  17. #include <asm/hardware/vic.h>
  18. #include <asm/mach/arch.h>
  19. #include <plat/shirq.h>
  20. #include <mach/generic.h>
  21. #include <mach/spear.h>
  22. #define SPEAR310_UART1_BASE UL(0xB2000000)
  23. #define SPEAR310_UART2_BASE UL(0xB2080000)
  24. #define SPEAR310_UART3_BASE UL(0xB2100000)
  25. #define SPEAR310_UART4_BASE UL(0xB2180000)
  26. #define SPEAR310_UART5_BASE UL(0xB2200000)
  27. #define SPEAR310_SOC_CONFIG_BASE UL(0xB4000000)
  28. /* Interrupt registers offsets and masks */
  29. #define SPEAR310_INT_STS_MASK_REG 0x04
  30. #define SPEAR310_SMII0_IRQ_MASK (1 << 0)
  31. #define SPEAR310_SMII1_IRQ_MASK (1 << 1)
  32. #define SPEAR310_SMII2_IRQ_MASK (1 << 2)
  33. #define SPEAR310_SMII3_IRQ_MASK (1 << 3)
  34. #define SPEAR310_WAKEUP_SMII0_IRQ_MASK (1 << 4)
  35. #define SPEAR310_WAKEUP_SMII1_IRQ_MASK (1 << 5)
  36. #define SPEAR310_WAKEUP_SMII2_IRQ_MASK (1 << 6)
  37. #define SPEAR310_WAKEUP_SMII3_IRQ_MASK (1 << 7)
  38. #define SPEAR310_UART1_IRQ_MASK (1 << 8)
  39. #define SPEAR310_UART2_IRQ_MASK (1 << 9)
  40. #define SPEAR310_UART3_IRQ_MASK (1 << 10)
  41. #define SPEAR310_UART4_IRQ_MASK (1 << 11)
  42. #define SPEAR310_UART5_IRQ_MASK (1 << 12)
  43. #define SPEAR310_EMI_IRQ_MASK (1 << 13)
  44. #define SPEAR310_TDM_HDLC_IRQ_MASK (1 << 14)
  45. #define SPEAR310_RS485_0_IRQ_MASK (1 << 15)
  46. #define SPEAR310_RS485_1_IRQ_MASK (1 << 16)
  47. #define SPEAR310_SHIRQ_RAS1_MASK 0x000FF
  48. #define SPEAR310_SHIRQ_RAS2_MASK 0x01F00
  49. #define SPEAR310_SHIRQ_RAS3_MASK 0x02000
  50. #define SPEAR310_SHIRQ_INTRCOMM_RAS_MASK 0x1C000
  51. /* SPEAr310 Virtual irq definitions */
  52. /* IRQs sharing IRQ_GEN_RAS_1 */
  53. #define SPEAR310_VIRQ_SMII0 (SPEAR3XX_VIRQ_START + 0)
  54. #define SPEAR310_VIRQ_SMII1 (SPEAR3XX_VIRQ_START + 1)
  55. #define SPEAR310_VIRQ_SMII2 (SPEAR3XX_VIRQ_START + 2)
  56. #define SPEAR310_VIRQ_SMII3 (SPEAR3XX_VIRQ_START + 3)
  57. #define SPEAR310_VIRQ_WAKEUP_SMII0 (SPEAR3XX_VIRQ_START + 4)
  58. #define SPEAR310_VIRQ_WAKEUP_SMII1 (SPEAR3XX_VIRQ_START + 5)
  59. #define SPEAR310_VIRQ_WAKEUP_SMII2 (SPEAR3XX_VIRQ_START + 6)
  60. #define SPEAR310_VIRQ_WAKEUP_SMII3 (SPEAR3XX_VIRQ_START + 7)
  61. /* IRQs sharing IRQ_GEN_RAS_2 */
  62. #define SPEAR310_VIRQ_UART1 (SPEAR3XX_VIRQ_START + 8)
  63. #define SPEAR310_VIRQ_UART2 (SPEAR3XX_VIRQ_START + 9)
  64. #define SPEAR310_VIRQ_UART3 (SPEAR3XX_VIRQ_START + 10)
  65. #define SPEAR310_VIRQ_UART4 (SPEAR3XX_VIRQ_START + 11)
  66. #define SPEAR310_VIRQ_UART5 (SPEAR3XX_VIRQ_START + 12)
  67. /* IRQs sharing IRQ_GEN_RAS_3 */
  68. #define SPEAR310_VIRQ_EMI (SPEAR3XX_VIRQ_START + 13)
  69. #define SPEAR310_VIRQ_PLGPIO (SPEAR3XX_VIRQ_START + 14)
  70. /* IRQs sharing IRQ_INTRCOMM_RAS_ARM */
  71. #define SPEAR310_VIRQ_TDM_HDLC (SPEAR3XX_VIRQ_START + 15)
  72. #define SPEAR310_VIRQ_RS485_0 (SPEAR3XX_VIRQ_START + 16)
  73. #define SPEAR310_VIRQ_RS485_1 (SPEAR3XX_VIRQ_START + 17)
  74. /* spear3xx shared irq */
  75. static struct shirq_dev_config shirq_ras1_config[] = {
  76. {
  77. .virq = SPEAR310_VIRQ_SMII0,
  78. .status_mask = SPEAR310_SMII0_IRQ_MASK,
  79. }, {
  80. .virq = SPEAR310_VIRQ_SMII1,
  81. .status_mask = SPEAR310_SMII1_IRQ_MASK,
  82. }, {
  83. .virq = SPEAR310_VIRQ_SMII2,
  84. .status_mask = SPEAR310_SMII2_IRQ_MASK,
  85. }, {
  86. .virq = SPEAR310_VIRQ_SMII3,
  87. .status_mask = SPEAR310_SMII3_IRQ_MASK,
  88. }, {
  89. .virq = SPEAR310_VIRQ_WAKEUP_SMII0,
  90. .status_mask = SPEAR310_WAKEUP_SMII0_IRQ_MASK,
  91. }, {
  92. .virq = SPEAR310_VIRQ_WAKEUP_SMII1,
  93. .status_mask = SPEAR310_WAKEUP_SMII1_IRQ_MASK,
  94. }, {
  95. .virq = SPEAR310_VIRQ_WAKEUP_SMII2,
  96. .status_mask = SPEAR310_WAKEUP_SMII2_IRQ_MASK,
  97. }, {
  98. .virq = SPEAR310_VIRQ_WAKEUP_SMII3,
  99. .status_mask = SPEAR310_WAKEUP_SMII3_IRQ_MASK,
  100. },
  101. };
  102. static struct spear_shirq shirq_ras1 = {
  103. .irq = SPEAR3XX_IRQ_GEN_RAS_1,
  104. .dev_config = shirq_ras1_config,
  105. .dev_count = ARRAY_SIZE(shirq_ras1_config),
  106. .regs = {
  107. .enb_reg = -1,
  108. .status_reg = SPEAR310_INT_STS_MASK_REG,
  109. .status_reg_mask = SPEAR310_SHIRQ_RAS1_MASK,
  110. .clear_reg = -1,
  111. },
  112. };
  113. static struct shirq_dev_config shirq_ras2_config[] = {
  114. {
  115. .virq = SPEAR310_VIRQ_UART1,
  116. .status_mask = SPEAR310_UART1_IRQ_MASK,
  117. }, {
  118. .virq = SPEAR310_VIRQ_UART2,
  119. .status_mask = SPEAR310_UART2_IRQ_MASK,
  120. }, {
  121. .virq = SPEAR310_VIRQ_UART3,
  122. .status_mask = SPEAR310_UART3_IRQ_MASK,
  123. }, {
  124. .virq = SPEAR310_VIRQ_UART4,
  125. .status_mask = SPEAR310_UART4_IRQ_MASK,
  126. }, {
  127. .virq = SPEAR310_VIRQ_UART5,
  128. .status_mask = SPEAR310_UART5_IRQ_MASK,
  129. },
  130. };
  131. static struct spear_shirq shirq_ras2 = {
  132. .irq = SPEAR3XX_IRQ_GEN_RAS_2,
  133. .dev_config = shirq_ras2_config,
  134. .dev_count = ARRAY_SIZE(shirq_ras2_config),
  135. .regs = {
  136. .enb_reg = -1,
  137. .status_reg = SPEAR310_INT_STS_MASK_REG,
  138. .status_reg_mask = SPEAR310_SHIRQ_RAS2_MASK,
  139. .clear_reg = -1,
  140. },
  141. };
  142. static struct shirq_dev_config shirq_ras3_config[] = {
  143. {
  144. .virq = SPEAR310_VIRQ_EMI,
  145. .status_mask = SPEAR310_EMI_IRQ_MASK,
  146. },
  147. };
  148. static struct spear_shirq shirq_ras3 = {
  149. .irq = SPEAR3XX_IRQ_GEN_RAS_3,
  150. .dev_config = shirq_ras3_config,
  151. .dev_count = ARRAY_SIZE(shirq_ras3_config),
  152. .regs = {
  153. .enb_reg = -1,
  154. .status_reg = SPEAR310_INT_STS_MASK_REG,
  155. .status_reg_mask = SPEAR310_SHIRQ_RAS3_MASK,
  156. .clear_reg = -1,
  157. },
  158. };
  159. static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
  160. {
  161. .virq = SPEAR310_VIRQ_TDM_HDLC,
  162. .status_mask = SPEAR310_TDM_HDLC_IRQ_MASK,
  163. }, {
  164. .virq = SPEAR310_VIRQ_RS485_0,
  165. .status_mask = SPEAR310_RS485_0_IRQ_MASK,
  166. }, {
  167. .virq = SPEAR310_VIRQ_RS485_1,
  168. .status_mask = SPEAR310_RS485_1_IRQ_MASK,
  169. },
  170. };
  171. static struct spear_shirq shirq_intrcomm_ras = {
  172. .irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
  173. .dev_config = shirq_intrcomm_ras_config,
  174. .dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
  175. .regs = {
  176. .enb_reg = -1,
  177. .status_reg = SPEAR310_INT_STS_MASK_REG,
  178. .status_reg_mask = SPEAR310_SHIRQ_INTRCOMM_RAS_MASK,
  179. .clear_reg = -1,
  180. },
  181. };
  182. /* DMAC platform data's slave info */
  183. struct pl08x_channel_data spear310_dma_info[] = {
  184. {
  185. .bus_id = "uart0_rx",
  186. .min_signal = 2,
  187. .max_signal = 2,
  188. .muxval = 0,
  189. .periph_buses = PL08X_AHB1,
  190. }, {
  191. .bus_id = "uart0_tx",
  192. .min_signal = 3,
  193. .max_signal = 3,
  194. .muxval = 0,
  195. .periph_buses = PL08X_AHB1,
  196. }, {
  197. .bus_id = "ssp0_rx",
  198. .min_signal = 8,
  199. .max_signal = 8,
  200. .muxval = 0,
  201. .periph_buses = PL08X_AHB1,
  202. }, {
  203. .bus_id = "ssp0_tx",
  204. .min_signal = 9,
  205. .max_signal = 9,
  206. .muxval = 0,
  207. .periph_buses = PL08X_AHB1,
  208. }, {
  209. .bus_id = "i2c_rx",
  210. .min_signal = 10,
  211. .max_signal = 10,
  212. .muxval = 0,
  213. .periph_buses = PL08X_AHB1,
  214. }, {
  215. .bus_id = "i2c_tx",
  216. .min_signal = 11,
  217. .max_signal = 11,
  218. .muxval = 0,
  219. .periph_buses = PL08X_AHB1,
  220. }, {
  221. .bus_id = "irda",
  222. .min_signal = 12,
  223. .max_signal = 12,
  224. .muxval = 0,
  225. .periph_buses = PL08X_AHB1,
  226. }, {
  227. .bus_id = "adc",
  228. .min_signal = 13,
  229. .max_signal = 13,
  230. .muxval = 0,
  231. .periph_buses = PL08X_AHB1,
  232. }, {
  233. .bus_id = "to_jpeg",
  234. .min_signal = 14,
  235. .max_signal = 14,
  236. .muxval = 0,
  237. .periph_buses = PL08X_AHB1,
  238. }, {
  239. .bus_id = "from_jpeg",
  240. .min_signal = 15,
  241. .max_signal = 15,
  242. .muxval = 0,
  243. .periph_buses = PL08X_AHB1,
  244. }, {
  245. .bus_id = "uart1_rx",
  246. .min_signal = 0,
  247. .max_signal = 0,
  248. .muxval = 1,
  249. .periph_buses = PL08X_AHB1,
  250. }, {
  251. .bus_id = "uart1_tx",
  252. .min_signal = 1,
  253. .max_signal = 1,
  254. .muxval = 1,
  255. .periph_buses = PL08X_AHB1,
  256. }, {
  257. .bus_id = "uart2_rx",
  258. .min_signal = 2,
  259. .max_signal = 2,
  260. .muxval = 1,
  261. .periph_buses = PL08X_AHB1,
  262. }, {
  263. .bus_id = "uart2_tx",
  264. .min_signal = 3,
  265. .max_signal = 3,
  266. .muxval = 1,
  267. .periph_buses = PL08X_AHB1,
  268. }, {
  269. .bus_id = "uart3_rx",
  270. .min_signal = 4,
  271. .max_signal = 4,
  272. .muxval = 1,
  273. .periph_buses = PL08X_AHB1,
  274. }, {
  275. .bus_id = "uart3_tx",
  276. .min_signal = 5,
  277. .max_signal = 5,
  278. .muxval = 1,
  279. .periph_buses = PL08X_AHB1,
  280. }, {
  281. .bus_id = "uart4_rx",
  282. .min_signal = 6,
  283. .max_signal = 6,
  284. .muxval = 1,
  285. .periph_buses = PL08X_AHB1,
  286. }, {
  287. .bus_id = "uart4_tx",
  288. .min_signal = 7,
  289. .max_signal = 7,
  290. .muxval = 1,
  291. .periph_buses = PL08X_AHB1,
  292. }, {
  293. .bus_id = "uart5_rx",
  294. .min_signal = 8,
  295. .max_signal = 8,
  296. .muxval = 1,
  297. .periph_buses = PL08X_AHB1,
  298. }, {
  299. .bus_id = "uart5_tx",
  300. .min_signal = 9,
  301. .max_signal = 9,
  302. .muxval = 1,
  303. .periph_buses = PL08X_AHB1,
  304. }, {
  305. .bus_id = "ras5_rx",
  306. .min_signal = 10,
  307. .max_signal = 10,
  308. .muxval = 1,
  309. .periph_buses = PL08X_AHB1,
  310. }, {
  311. .bus_id = "ras5_tx",
  312. .min_signal = 11,
  313. .max_signal = 11,
  314. .muxval = 1,
  315. .periph_buses = PL08X_AHB1,
  316. }, {
  317. .bus_id = "ras6_rx",
  318. .min_signal = 12,
  319. .max_signal = 12,
  320. .muxval = 1,
  321. .periph_buses = PL08X_AHB1,
  322. }, {
  323. .bus_id = "ras6_tx",
  324. .min_signal = 13,
  325. .max_signal = 13,
  326. .muxval = 1,
  327. .periph_buses = PL08X_AHB1,
  328. }, {
  329. .bus_id = "ras7_rx",
  330. .min_signal = 14,
  331. .max_signal = 14,
  332. .muxval = 1,
  333. .periph_buses = PL08X_AHB1,
  334. }, {
  335. .bus_id = "ras7_tx",
  336. .min_signal = 15,
  337. .max_signal = 15,
  338. .muxval = 1,
  339. .periph_buses = PL08X_AHB1,
  340. },
  341. };
  342. /* uart devices plat data */
  343. static struct amba_pl011_data spear310_uart_data[] = {
  344. {
  345. .dma_filter = pl08x_filter_id,
  346. .dma_tx_param = "uart1_tx",
  347. .dma_rx_param = "uart1_rx",
  348. }, {
  349. .dma_filter = pl08x_filter_id,
  350. .dma_tx_param = "uart2_tx",
  351. .dma_rx_param = "uart2_rx",
  352. }, {
  353. .dma_filter = pl08x_filter_id,
  354. .dma_tx_param = "uart3_tx",
  355. .dma_rx_param = "uart3_rx",
  356. }, {
  357. .dma_filter = pl08x_filter_id,
  358. .dma_tx_param = "uart4_tx",
  359. .dma_rx_param = "uart4_rx",
  360. }, {
  361. .dma_filter = pl08x_filter_id,
  362. .dma_tx_param = "uart5_tx",
  363. .dma_rx_param = "uart5_rx",
  364. },
  365. };
  366. /* Add SPEAr310 auxdata to pass platform data */
  367. static struct of_dev_auxdata spear310_auxdata_lookup[] __initdata = {
  368. OF_DEV_AUXDATA("arm,pl022", SPEAR3XX_ICM1_SSP_BASE, NULL,
  369. &pl022_plat_data),
  370. OF_DEV_AUXDATA("arm,pl080", SPEAR3XX_ICM3_DMA_BASE, NULL,
  371. &pl080_plat_data),
  372. OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART1_BASE, NULL,
  373. &spear310_uart_data[0]),
  374. OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART2_BASE, NULL,
  375. &spear310_uart_data[1]),
  376. OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART3_BASE, NULL,
  377. &spear310_uart_data[2]),
  378. OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART4_BASE, NULL,
  379. &spear310_uart_data[3]),
  380. OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART5_BASE, NULL,
  381. &spear310_uart_data[4]),
  382. {}
  383. };
  384. static void __init spear310_dt_init(void)
  385. {
  386. void __iomem *base;
  387. int ret;
  388. pl080_plat_data.slave_channels = spear310_dma_info;
  389. pl080_plat_data.num_slave_channels = ARRAY_SIZE(spear310_dma_info);
  390. of_platform_populate(NULL, of_default_bus_match_table,
  391. spear310_auxdata_lookup, NULL);
  392. /* shared irq registration */
  393. base = ioremap(SPEAR310_SOC_CONFIG_BASE, SZ_4K);
  394. if (base) {
  395. /* shirq 1 */
  396. shirq_ras1.regs.base = base;
  397. ret = spear_shirq_register(&shirq_ras1);
  398. if (ret)
  399. pr_err("Error registering Shared IRQ 1\n");
  400. /* shirq 2 */
  401. shirq_ras2.regs.base = base;
  402. ret = spear_shirq_register(&shirq_ras2);
  403. if (ret)
  404. pr_err("Error registering Shared IRQ 2\n");
  405. /* shirq 3 */
  406. shirq_ras3.regs.base = base;
  407. ret = spear_shirq_register(&shirq_ras3);
  408. if (ret)
  409. pr_err("Error registering Shared IRQ 3\n");
  410. /* shirq 4 */
  411. shirq_intrcomm_ras.regs.base = base;
  412. ret = spear_shirq_register(&shirq_intrcomm_ras);
  413. if (ret)
  414. pr_err("Error registering Shared IRQ 4\n");
  415. }
  416. }
  417. static const char * const spear310_dt_board_compat[] = {
  418. "st,spear310",
  419. "st,spear310-evb",
  420. NULL,
  421. };
  422. static void __init spear310_map_io(void)
  423. {
  424. spear3xx_map_io();
  425. }
  426. DT_MACHINE_START(SPEAR310_DT, "ST SPEAr310 SoC with Flattened Device Tree")
  427. .map_io = spear310_map_io,
  428. .init_irq = spear3xx_dt_init_irq,
  429. .handle_irq = vic_handle_irq,
  430. .timer = &spear3xx_timer,
  431. .init_machine = spear310_dt_init,
  432. .restart = spear_restart,
  433. .dt_compat = spear310_dt_board_compat,
  434. MACHINE_END