clock-exynos5.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528
  1. /*
  2. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Clock support for EXYNOS5 SoCs
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #ifdef CONFIG_PM_SLEEP
  27. static struct sleep_save exynos5_clock_save[] = {
  28. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_TOP),
  29. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_GSCL),
  30. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_DISP1_0),
  31. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_FSYS),
  32. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_MAUDIO),
  33. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC0),
  34. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC1),
  35. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GSCL),
  36. SAVE_ITEM(EXYNOS5_CLKGATE_IP_DISP1),
  37. SAVE_ITEM(EXYNOS5_CLKGATE_IP_MFC),
  38. SAVE_ITEM(EXYNOS5_CLKGATE_IP_G3D),
  39. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GEN),
  40. SAVE_ITEM(EXYNOS5_CLKGATE_IP_FSYS),
  41. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIC),
  42. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIS),
  43. SAVE_ITEM(EXYNOS5_CLKGATE_BLOCK),
  44. SAVE_ITEM(EXYNOS5_CLKDIV_TOP0),
  45. SAVE_ITEM(EXYNOS5_CLKDIV_TOP1),
  46. SAVE_ITEM(EXYNOS5_CLKDIV_GSCL),
  47. SAVE_ITEM(EXYNOS5_CLKDIV_DISP1_0),
  48. SAVE_ITEM(EXYNOS5_CLKDIV_GEN),
  49. SAVE_ITEM(EXYNOS5_CLKDIV_MAUDIO),
  50. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS0),
  51. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS1),
  52. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS2),
  53. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS3),
  54. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC0),
  55. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC1),
  56. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC2),
  57. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC3),
  58. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC4),
  59. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC5),
  60. SAVE_ITEM(EXYNOS5_SCLK_DIV_ISP),
  61. SAVE_ITEM(EXYNOS5_CLKSRC_TOP0),
  62. SAVE_ITEM(EXYNOS5_CLKSRC_TOP1),
  63. SAVE_ITEM(EXYNOS5_CLKSRC_TOP2),
  64. SAVE_ITEM(EXYNOS5_CLKSRC_TOP3),
  65. SAVE_ITEM(EXYNOS5_CLKSRC_GSCL),
  66. SAVE_ITEM(EXYNOS5_CLKSRC_DISP1_0),
  67. SAVE_ITEM(EXYNOS5_CLKSRC_MAUDIO),
  68. SAVE_ITEM(EXYNOS5_CLKSRC_FSYS),
  69. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC0),
  70. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC1),
  71. SAVE_ITEM(EXYNOS5_SCLK_SRC_ISP),
  72. SAVE_ITEM(EXYNOS5_EPLL_CON0),
  73. SAVE_ITEM(EXYNOS5_EPLL_CON1),
  74. SAVE_ITEM(EXYNOS5_EPLL_CON2),
  75. SAVE_ITEM(EXYNOS5_VPLL_CON0),
  76. SAVE_ITEM(EXYNOS5_VPLL_CON1),
  77. SAVE_ITEM(EXYNOS5_VPLL_CON2),
  78. };
  79. #endif
  80. static struct clk exynos5_clk_sclk_dptxphy = {
  81. .name = "sclk_dptx",
  82. };
  83. static struct clk exynos5_clk_sclk_hdmi24m = {
  84. .name = "sclk_hdmi24m",
  85. .rate = 24000000,
  86. };
  87. static struct clk exynos5_clk_sclk_hdmi27m = {
  88. .name = "sclk_hdmi27m",
  89. .rate = 27000000,
  90. };
  91. static struct clk exynos5_clk_sclk_hdmiphy = {
  92. .name = "sclk_hdmiphy",
  93. };
  94. static struct clk exynos5_clk_sclk_usbphy = {
  95. .name = "sclk_usbphy",
  96. .rate = 48000000,
  97. };
  98. static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  99. {
  100. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
  101. }
  102. static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
  103. {
  104. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
  105. }
  106. static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  107. {
  108. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
  109. }
  110. static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
  111. {
  112. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
  113. }
  114. static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
  115. {
  116. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
  117. }
  118. static int exynos5_clksrc_mask_peric1_ctrl(struct clk *clk, int enable)
  119. {
  120. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC1, clk, enable);
  121. }
  122. static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
  123. {
  124. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
  125. }
  126. static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
  127. {
  128. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
  129. }
  130. static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
  131. {
  132. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
  133. }
  134. static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  135. {
  136. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
  137. }
  138. static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
  141. }
  142. static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
  145. }
  146. static int exynos5_clk_ip_gps_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GPS, clk, enable);
  149. }
  150. static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
  153. }
  154. static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
  157. }
  158. static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
  161. }
  162. static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
  163. {
  164. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
  165. }
  166. static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
  167. {
  168. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
  169. }
  170. static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
  171. {
  172. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
  173. }
  174. /* Core list of CMU_CPU side */
  175. static struct clksrc_clk exynos5_clk_mout_apll = {
  176. .clk = {
  177. .name = "mout_apll",
  178. },
  179. .sources = &clk_src_apll,
  180. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
  181. };
  182. static struct clksrc_clk exynos5_clk_sclk_apll = {
  183. .clk = {
  184. .name = "sclk_apll",
  185. .parent = &exynos5_clk_mout_apll.clk,
  186. },
  187. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
  188. };
  189. static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
  190. .clk = {
  191. .name = "mout_bpll_fout",
  192. },
  193. .sources = &clk_src_bpll_fout,
  194. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
  195. };
  196. static struct clk *exynos5_clk_src_bpll_list[] = {
  197. [0] = &clk_fin_bpll,
  198. [1] = &exynos5_clk_mout_bpll_fout.clk,
  199. };
  200. static struct clksrc_sources exynos5_clk_src_bpll = {
  201. .sources = exynos5_clk_src_bpll_list,
  202. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
  203. };
  204. static struct clksrc_clk exynos5_clk_mout_bpll = {
  205. .clk = {
  206. .name = "mout_bpll",
  207. },
  208. .sources = &exynos5_clk_src_bpll,
  209. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
  210. };
  211. static struct clk *exynos5_clk_src_bpll_user_list[] = {
  212. [0] = &clk_fin_mpll,
  213. [1] = &exynos5_clk_mout_bpll.clk,
  214. };
  215. static struct clksrc_sources exynos5_clk_src_bpll_user = {
  216. .sources = exynos5_clk_src_bpll_user_list,
  217. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
  218. };
  219. static struct clksrc_clk exynos5_clk_mout_bpll_user = {
  220. .clk = {
  221. .name = "mout_bpll_user",
  222. },
  223. .sources = &exynos5_clk_src_bpll_user,
  224. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
  225. };
  226. static struct clksrc_clk exynos5_clk_mout_cpll = {
  227. .clk = {
  228. .name = "mout_cpll",
  229. },
  230. .sources = &clk_src_cpll,
  231. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
  232. };
  233. static struct clksrc_clk exynos5_clk_mout_epll = {
  234. .clk = {
  235. .name = "mout_epll",
  236. },
  237. .sources = &clk_src_epll,
  238. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
  239. };
  240. static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
  241. .clk = {
  242. .name = "mout_mpll_fout",
  243. },
  244. .sources = &clk_src_mpll_fout,
  245. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
  246. };
  247. static struct clk *exynos5_clk_src_mpll_list[] = {
  248. [0] = &clk_fin_mpll,
  249. [1] = &exynos5_clk_mout_mpll_fout.clk,
  250. };
  251. static struct clksrc_sources exynos5_clk_src_mpll = {
  252. .sources = exynos5_clk_src_mpll_list,
  253. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
  254. };
  255. struct clksrc_clk exynos5_clk_mout_mpll = {
  256. .clk = {
  257. .name = "mout_mpll",
  258. },
  259. .sources = &exynos5_clk_src_mpll,
  260. .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
  261. };
  262. static struct clk *exynos_clkset_vpllsrc_list[] = {
  263. [0] = &clk_fin_vpll,
  264. [1] = &exynos5_clk_sclk_hdmi27m,
  265. };
  266. static struct clksrc_sources exynos5_clkset_vpllsrc = {
  267. .sources = exynos_clkset_vpllsrc_list,
  268. .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
  269. };
  270. static struct clksrc_clk exynos5_clk_vpllsrc = {
  271. .clk = {
  272. .name = "vpll_src",
  273. .enable = exynos5_clksrc_mask_top_ctrl,
  274. .ctrlbit = (1 << 0),
  275. },
  276. .sources = &exynos5_clkset_vpllsrc,
  277. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
  278. };
  279. static struct clk *exynos5_clkset_sclk_vpll_list[] = {
  280. [0] = &exynos5_clk_vpllsrc.clk,
  281. [1] = &clk_fout_vpll,
  282. };
  283. static struct clksrc_sources exynos5_clkset_sclk_vpll = {
  284. .sources = exynos5_clkset_sclk_vpll_list,
  285. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
  286. };
  287. static struct clksrc_clk exynos5_clk_sclk_vpll = {
  288. .clk = {
  289. .name = "sclk_vpll",
  290. },
  291. .sources = &exynos5_clkset_sclk_vpll,
  292. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
  293. };
  294. static struct clksrc_clk exynos5_clk_sclk_pixel = {
  295. .clk = {
  296. .name = "sclk_pixel",
  297. .parent = &exynos5_clk_sclk_vpll.clk,
  298. },
  299. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
  300. };
  301. static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
  302. [0] = &exynos5_clk_sclk_pixel.clk,
  303. [1] = &exynos5_clk_sclk_hdmiphy,
  304. };
  305. static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
  306. .sources = exynos5_clkset_sclk_hdmi_list,
  307. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
  308. };
  309. static struct clksrc_clk exynos5_clk_sclk_hdmi = {
  310. .clk = {
  311. .name = "sclk_hdmi",
  312. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  313. .ctrlbit = (1 << 20),
  314. },
  315. .sources = &exynos5_clkset_sclk_hdmi,
  316. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
  317. };
  318. static struct clksrc_clk *exynos5_sclk_tv[] = {
  319. &exynos5_clk_sclk_pixel,
  320. &exynos5_clk_sclk_hdmi,
  321. };
  322. static struct clk *exynos5_clk_src_mpll_user_list[] = {
  323. [0] = &clk_fin_mpll,
  324. [1] = &exynos5_clk_mout_mpll.clk,
  325. };
  326. static struct clksrc_sources exynos5_clk_src_mpll_user = {
  327. .sources = exynos5_clk_src_mpll_user_list,
  328. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
  329. };
  330. static struct clksrc_clk exynos5_clk_mout_mpll_user = {
  331. .clk = {
  332. .name = "mout_mpll_user",
  333. },
  334. .sources = &exynos5_clk_src_mpll_user,
  335. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
  336. };
  337. static struct clk *exynos5_clkset_mout_cpu_list[] = {
  338. [0] = &exynos5_clk_mout_apll.clk,
  339. [1] = &exynos5_clk_mout_mpll.clk,
  340. };
  341. static struct clksrc_sources exynos5_clkset_mout_cpu = {
  342. .sources = exynos5_clkset_mout_cpu_list,
  343. .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
  344. };
  345. static struct clksrc_clk exynos5_clk_mout_cpu = {
  346. .clk = {
  347. .name = "mout_cpu",
  348. },
  349. .sources = &exynos5_clkset_mout_cpu,
  350. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
  351. };
  352. static struct clksrc_clk exynos5_clk_dout_armclk = {
  353. .clk = {
  354. .name = "dout_armclk",
  355. .parent = &exynos5_clk_mout_cpu.clk,
  356. },
  357. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
  358. };
  359. static struct clksrc_clk exynos5_clk_dout_arm2clk = {
  360. .clk = {
  361. .name = "dout_arm2clk",
  362. .parent = &exynos5_clk_dout_armclk.clk,
  363. },
  364. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
  365. };
  366. static struct clk exynos5_clk_armclk = {
  367. .name = "armclk",
  368. .parent = &exynos5_clk_dout_arm2clk.clk,
  369. };
  370. /* Core list of CMU_CDREX side */
  371. static struct clk *exynos5_clkset_cdrex_list[] = {
  372. [0] = &exynos5_clk_mout_mpll.clk,
  373. [1] = &exynos5_clk_mout_bpll.clk,
  374. };
  375. static struct clksrc_sources exynos5_clkset_cdrex = {
  376. .sources = exynos5_clkset_cdrex_list,
  377. .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
  378. };
  379. static struct clksrc_clk exynos5_clk_cdrex = {
  380. .clk = {
  381. .name = "clk_cdrex",
  382. },
  383. .sources = &exynos5_clkset_cdrex,
  384. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
  385. .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
  386. };
  387. static struct clksrc_clk exynos5_clk_aclk_acp = {
  388. .clk = {
  389. .name = "aclk_acp",
  390. .parent = &exynos5_clk_mout_mpll.clk,
  391. },
  392. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
  393. };
  394. static struct clksrc_clk exynos5_clk_pclk_acp = {
  395. .clk = {
  396. .name = "pclk_acp",
  397. .parent = &exynos5_clk_aclk_acp.clk,
  398. },
  399. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
  400. };
  401. /* Core list of CMU_TOP side */
  402. struct clk *exynos5_clkset_aclk_top_list[] = {
  403. [0] = &exynos5_clk_mout_mpll_user.clk,
  404. [1] = &exynos5_clk_mout_bpll_user.clk,
  405. };
  406. struct clksrc_sources exynos5_clkset_aclk = {
  407. .sources = exynos5_clkset_aclk_top_list,
  408. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
  409. };
  410. static struct clksrc_clk exynos5_clk_aclk_400 = {
  411. .clk = {
  412. .name = "aclk_400",
  413. },
  414. .sources = &exynos5_clkset_aclk,
  415. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  416. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  417. };
  418. struct clk *exynos5_clkset_aclk_333_166_list[] = {
  419. [0] = &exynos5_clk_mout_cpll.clk,
  420. [1] = &exynos5_clk_mout_mpll_user.clk,
  421. };
  422. struct clksrc_sources exynos5_clkset_aclk_333_166 = {
  423. .sources = exynos5_clkset_aclk_333_166_list,
  424. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
  425. };
  426. static struct clksrc_clk exynos5_clk_aclk_333 = {
  427. .clk = {
  428. .name = "aclk_333",
  429. },
  430. .sources = &exynos5_clkset_aclk_333_166,
  431. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
  432. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
  433. };
  434. static struct clksrc_clk exynos5_clk_aclk_166 = {
  435. .clk = {
  436. .name = "aclk_166",
  437. },
  438. .sources = &exynos5_clkset_aclk_333_166,
  439. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
  440. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
  441. };
  442. static struct clksrc_clk exynos5_clk_aclk_266 = {
  443. .clk = {
  444. .name = "aclk_266",
  445. .parent = &exynos5_clk_mout_mpll_user.clk,
  446. },
  447. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
  448. };
  449. static struct clksrc_clk exynos5_clk_aclk_200 = {
  450. .clk = {
  451. .name = "aclk_200",
  452. },
  453. .sources = &exynos5_clkset_aclk,
  454. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
  455. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
  456. };
  457. static struct clksrc_clk exynos5_clk_aclk_66_pre = {
  458. .clk = {
  459. .name = "aclk_66_pre",
  460. .parent = &exynos5_clk_mout_mpll_user.clk,
  461. },
  462. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
  463. };
  464. static struct clksrc_clk exynos5_clk_aclk_66 = {
  465. .clk = {
  466. .name = "aclk_66",
  467. .parent = &exynos5_clk_aclk_66_pre.clk,
  468. },
  469. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
  470. };
  471. static struct clk exynos5_init_clocks_off[] = {
  472. {
  473. .name = "timers",
  474. .parent = &exynos5_clk_aclk_66.clk,
  475. .enable = exynos5_clk_ip_peric_ctrl,
  476. .ctrlbit = (1 << 24),
  477. }, {
  478. .name = "rtc",
  479. .parent = &exynos5_clk_aclk_66.clk,
  480. .enable = exynos5_clk_ip_peris_ctrl,
  481. .ctrlbit = (1 << 20),
  482. }, {
  483. .name = "watchdog",
  484. .parent = &exynos5_clk_aclk_66.clk,
  485. .enable = exynos5_clk_ip_peris_ctrl,
  486. .ctrlbit = (1 << 19),
  487. }, {
  488. .name = "hsmmc",
  489. .devname = "exynos4-sdhci.0",
  490. .parent = &exynos5_clk_aclk_200.clk,
  491. .enable = exynos5_clk_ip_fsys_ctrl,
  492. .ctrlbit = (1 << 12),
  493. }, {
  494. .name = "hsmmc",
  495. .devname = "exynos4-sdhci.1",
  496. .parent = &exynos5_clk_aclk_200.clk,
  497. .enable = exynos5_clk_ip_fsys_ctrl,
  498. .ctrlbit = (1 << 13),
  499. }, {
  500. .name = "hsmmc",
  501. .devname = "exynos4-sdhci.2",
  502. .parent = &exynos5_clk_aclk_200.clk,
  503. .enable = exynos5_clk_ip_fsys_ctrl,
  504. .ctrlbit = (1 << 14),
  505. }, {
  506. .name = "hsmmc",
  507. .devname = "exynos4-sdhci.3",
  508. .parent = &exynos5_clk_aclk_200.clk,
  509. .enable = exynos5_clk_ip_fsys_ctrl,
  510. .ctrlbit = (1 << 15),
  511. }, {
  512. .name = "dwmci",
  513. .parent = &exynos5_clk_aclk_200.clk,
  514. .enable = exynos5_clk_ip_fsys_ctrl,
  515. .ctrlbit = (1 << 16),
  516. }, {
  517. .name = "sata",
  518. .devname = "ahci",
  519. .enable = exynos5_clk_ip_fsys_ctrl,
  520. .ctrlbit = (1 << 6),
  521. }, {
  522. .name = "sata_phy",
  523. .enable = exynos5_clk_ip_fsys_ctrl,
  524. .ctrlbit = (1 << 24),
  525. }, {
  526. .name = "sata_phy_i2c",
  527. .enable = exynos5_clk_ip_fsys_ctrl,
  528. .ctrlbit = (1 << 25),
  529. }, {
  530. .name = "mfc",
  531. .devname = "s5p-mfc",
  532. .enable = exynos5_clk_ip_mfc_ctrl,
  533. .ctrlbit = (1 << 0),
  534. }, {
  535. .name = "hdmi",
  536. .devname = "exynos4-hdmi",
  537. .enable = exynos5_clk_ip_disp1_ctrl,
  538. .ctrlbit = (1 << 6),
  539. }, {
  540. .name = "mixer",
  541. .devname = "s5p-mixer",
  542. .enable = exynos5_clk_ip_disp1_ctrl,
  543. .ctrlbit = (1 << 5),
  544. }, {
  545. .name = "jpeg",
  546. .enable = exynos5_clk_ip_gen_ctrl,
  547. .ctrlbit = (1 << 2),
  548. }, {
  549. .name = "dsim0",
  550. .enable = exynos5_clk_ip_disp1_ctrl,
  551. .ctrlbit = (1 << 3),
  552. }, {
  553. .name = "iis",
  554. .devname = "samsung-i2s.1",
  555. .enable = exynos5_clk_ip_peric_ctrl,
  556. .ctrlbit = (1 << 20),
  557. }, {
  558. .name = "iis",
  559. .devname = "samsung-i2s.2",
  560. .enable = exynos5_clk_ip_peric_ctrl,
  561. .ctrlbit = (1 << 21),
  562. }, {
  563. .name = "pcm",
  564. .devname = "samsung-pcm.1",
  565. .enable = exynos5_clk_ip_peric_ctrl,
  566. .ctrlbit = (1 << 22),
  567. }, {
  568. .name = "pcm",
  569. .devname = "samsung-pcm.2",
  570. .enable = exynos5_clk_ip_peric_ctrl,
  571. .ctrlbit = (1 << 23),
  572. }, {
  573. .name = "spdif",
  574. .devname = "samsung-spdif",
  575. .enable = exynos5_clk_ip_peric_ctrl,
  576. .ctrlbit = (1 << 26),
  577. }, {
  578. .name = "ac97",
  579. .devname = "samsung-ac97",
  580. .enable = exynos5_clk_ip_peric_ctrl,
  581. .ctrlbit = (1 << 27),
  582. }, {
  583. .name = "usbhost",
  584. .enable = exynos5_clk_ip_fsys_ctrl ,
  585. .ctrlbit = (1 << 18),
  586. }, {
  587. .name = "usbotg",
  588. .enable = exynos5_clk_ip_fsys_ctrl,
  589. .ctrlbit = (1 << 7),
  590. }, {
  591. .name = "gps",
  592. .enable = exynos5_clk_ip_gps_ctrl,
  593. .ctrlbit = ((1 << 3) | (1 << 2) | (1 << 0)),
  594. }, {
  595. .name = "nfcon",
  596. .enable = exynos5_clk_ip_fsys_ctrl,
  597. .ctrlbit = (1 << 22),
  598. }, {
  599. .name = "iop",
  600. .enable = exynos5_clk_ip_fsys_ctrl,
  601. .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
  602. }, {
  603. .name = "core_iop",
  604. .enable = exynos5_clk_ip_core_ctrl,
  605. .ctrlbit = ((1 << 21) | (1 << 3)),
  606. }, {
  607. .name = "mcu_iop",
  608. .enable = exynos5_clk_ip_fsys_ctrl,
  609. .ctrlbit = (1 << 0),
  610. }, {
  611. .name = "i2c",
  612. .devname = "s3c2440-i2c.0",
  613. .parent = &exynos5_clk_aclk_66.clk,
  614. .enable = exynos5_clk_ip_peric_ctrl,
  615. .ctrlbit = (1 << 6),
  616. }, {
  617. .name = "i2c",
  618. .devname = "s3c2440-i2c.1",
  619. .parent = &exynos5_clk_aclk_66.clk,
  620. .enable = exynos5_clk_ip_peric_ctrl,
  621. .ctrlbit = (1 << 7),
  622. }, {
  623. .name = "i2c",
  624. .devname = "s3c2440-i2c.2",
  625. .parent = &exynos5_clk_aclk_66.clk,
  626. .enable = exynos5_clk_ip_peric_ctrl,
  627. .ctrlbit = (1 << 8),
  628. }, {
  629. .name = "i2c",
  630. .devname = "s3c2440-i2c.3",
  631. .parent = &exynos5_clk_aclk_66.clk,
  632. .enable = exynos5_clk_ip_peric_ctrl,
  633. .ctrlbit = (1 << 9),
  634. }, {
  635. .name = "i2c",
  636. .devname = "s3c2440-i2c.4",
  637. .parent = &exynos5_clk_aclk_66.clk,
  638. .enable = exynos5_clk_ip_peric_ctrl,
  639. .ctrlbit = (1 << 10),
  640. }, {
  641. .name = "i2c",
  642. .devname = "s3c2440-i2c.5",
  643. .parent = &exynos5_clk_aclk_66.clk,
  644. .enable = exynos5_clk_ip_peric_ctrl,
  645. .ctrlbit = (1 << 11),
  646. }, {
  647. .name = "i2c",
  648. .devname = "s3c2440-i2c.6",
  649. .parent = &exynos5_clk_aclk_66.clk,
  650. .enable = exynos5_clk_ip_peric_ctrl,
  651. .ctrlbit = (1 << 12),
  652. }, {
  653. .name = "i2c",
  654. .devname = "s3c2440-i2c.7",
  655. .parent = &exynos5_clk_aclk_66.clk,
  656. .enable = exynos5_clk_ip_peric_ctrl,
  657. .ctrlbit = (1 << 13),
  658. }, {
  659. .name = "i2c",
  660. .devname = "s3c2440-hdmiphy-i2c",
  661. .parent = &exynos5_clk_aclk_66.clk,
  662. .enable = exynos5_clk_ip_peric_ctrl,
  663. .ctrlbit = (1 << 14),
  664. }, {
  665. .name = "spi",
  666. .devname = "exynos4210-spi.0",
  667. .parent = &exynos5_clk_aclk_66.clk,
  668. .enable = exynos5_clk_ip_peric_ctrl,
  669. .ctrlbit = (1 << 16),
  670. }, {
  671. .name = "spi",
  672. .devname = "exynos4210-spi.1",
  673. .parent = &exynos5_clk_aclk_66.clk,
  674. .enable = exynos5_clk_ip_peric_ctrl,
  675. .ctrlbit = (1 << 17),
  676. }, {
  677. .name = "spi",
  678. .devname = "exynos4210-spi.2",
  679. .parent = &exynos5_clk_aclk_66.clk,
  680. .enable = exynos5_clk_ip_peric_ctrl,
  681. .ctrlbit = (1 << 18),
  682. }, {
  683. .name = SYSMMU_CLOCK_NAME,
  684. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  685. .enable = &exynos5_clk_ip_mfc_ctrl,
  686. .ctrlbit = (1 << 1),
  687. }, {
  688. .name = SYSMMU_CLOCK_NAME,
  689. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  690. .enable = &exynos5_clk_ip_mfc_ctrl,
  691. .ctrlbit = (1 << 2),
  692. }, {
  693. .name = SYSMMU_CLOCK_NAME,
  694. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  695. .enable = &exynos5_clk_ip_disp1_ctrl,
  696. .ctrlbit = (1 << 9)
  697. }, {
  698. .name = SYSMMU_CLOCK_NAME,
  699. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  700. .enable = &exynos5_clk_ip_gen_ctrl,
  701. .ctrlbit = (1 << 7),
  702. }, {
  703. .name = SYSMMU_CLOCK_NAME,
  704. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  705. .enable = &exynos5_clk_ip_gen_ctrl,
  706. .ctrlbit = (1 << 6)
  707. }, {
  708. .name = SYSMMU_CLOCK_NAME,
  709. .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
  710. .enable = &exynos5_clk_ip_gscl_ctrl,
  711. .ctrlbit = (1 << 7),
  712. }, {
  713. .name = SYSMMU_CLOCK_NAME,
  714. .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
  715. .enable = &exynos5_clk_ip_gscl_ctrl,
  716. .ctrlbit = (1 << 8),
  717. }, {
  718. .name = SYSMMU_CLOCK_NAME,
  719. .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
  720. .enable = &exynos5_clk_ip_gscl_ctrl,
  721. .ctrlbit = (1 << 9),
  722. }, {
  723. .name = SYSMMU_CLOCK_NAME,
  724. .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
  725. .enable = &exynos5_clk_ip_gscl_ctrl,
  726. .ctrlbit = (1 << 10),
  727. }, {
  728. .name = SYSMMU_CLOCK_NAME,
  729. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  730. .enable = &exynos5_clk_ip_isp0_ctrl,
  731. .ctrlbit = (0x3F << 8),
  732. }, {
  733. .name = SYSMMU_CLOCK_NAME2,
  734. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  735. .enable = &exynos5_clk_ip_isp1_ctrl,
  736. .ctrlbit = (0xF << 4),
  737. }, {
  738. .name = SYSMMU_CLOCK_NAME,
  739. .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
  740. .enable = &exynos5_clk_ip_gscl_ctrl,
  741. .ctrlbit = (1 << 11),
  742. }, {
  743. .name = SYSMMU_CLOCK_NAME,
  744. .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
  745. .enable = &exynos5_clk_ip_gscl_ctrl,
  746. .ctrlbit = (1 << 12),
  747. }, {
  748. .name = SYSMMU_CLOCK_NAME,
  749. .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
  750. .enable = &exynos5_clk_ip_acp_ctrl,
  751. .ctrlbit = (1 << 7)
  752. }
  753. };
  754. static struct clk exynos5_init_clocks_on[] = {
  755. {
  756. .name = "uart",
  757. .devname = "s5pv210-uart.0",
  758. .enable = exynos5_clk_ip_peric_ctrl,
  759. .ctrlbit = (1 << 0),
  760. }, {
  761. .name = "uart",
  762. .devname = "s5pv210-uart.1",
  763. .enable = exynos5_clk_ip_peric_ctrl,
  764. .ctrlbit = (1 << 1),
  765. }, {
  766. .name = "uart",
  767. .devname = "s5pv210-uart.2",
  768. .enable = exynos5_clk_ip_peric_ctrl,
  769. .ctrlbit = (1 << 2),
  770. }, {
  771. .name = "uart",
  772. .devname = "s5pv210-uart.3",
  773. .enable = exynos5_clk_ip_peric_ctrl,
  774. .ctrlbit = (1 << 3),
  775. }, {
  776. .name = "uart",
  777. .devname = "s5pv210-uart.4",
  778. .enable = exynos5_clk_ip_peric_ctrl,
  779. .ctrlbit = (1 << 4),
  780. }, {
  781. .name = "uart",
  782. .devname = "s5pv210-uart.5",
  783. .enable = exynos5_clk_ip_peric_ctrl,
  784. .ctrlbit = (1 << 5),
  785. }
  786. };
  787. static struct clk exynos5_clk_pdma0 = {
  788. .name = "dma",
  789. .devname = "dma-pl330.0",
  790. .enable = exynos5_clk_ip_fsys_ctrl,
  791. .ctrlbit = (1 << 1),
  792. };
  793. static struct clk exynos5_clk_pdma1 = {
  794. .name = "dma",
  795. .devname = "dma-pl330.1",
  796. .enable = exynos5_clk_ip_fsys_ctrl,
  797. .ctrlbit = (1 << 2),
  798. };
  799. static struct clk exynos5_clk_mdma1 = {
  800. .name = "dma",
  801. .devname = "dma-pl330.2",
  802. .enable = exynos5_clk_ip_gen_ctrl,
  803. .ctrlbit = (1 << 4),
  804. };
  805. struct clk *exynos5_clkset_group_list[] = {
  806. [0] = &clk_ext_xtal_mux,
  807. [1] = NULL,
  808. [2] = &exynos5_clk_sclk_hdmi24m,
  809. [3] = &exynos5_clk_sclk_dptxphy,
  810. [4] = &exynos5_clk_sclk_usbphy,
  811. [5] = &exynos5_clk_sclk_hdmiphy,
  812. [6] = &exynos5_clk_mout_mpll_user.clk,
  813. [7] = &exynos5_clk_mout_epll.clk,
  814. [8] = &exynos5_clk_sclk_vpll.clk,
  815. [9] = &exynos5_clk_mout_cpll.clk,
  816. };
  817. struct clksrc_sources exynos5_clkset_group = {
  818. .sources = exynos5_clkset_group_list,
  819. .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
  820. };
  821. /* Possible clock sources for aclk_266_gscl_sub Mux */
  822. static struct clk *clk_src_gscl_266_list[] = {
  823. [0] = &clk_ext_xtal_mux,
  824. [1] = &exynos5_clk_aclk_266.clk,
  825. };
  826. static struct clksrc_sources clk_src_gscl_266 = {
  827. .sources = clk_src_gscl_266_list,
  828. .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
  829. };
  830. static struct clksrc_clk exynos5_clk_dout_mmc0 = {
  831. .clk = {
  832. .name = "dout_mmc0",
  833. },
  834. .sources = &exynos5_clkset_group,
  835. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
  836. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  837. };
  838. static struct clksrc_clk exynos5_clk_dout_mmc1 = {
  839. .clk = {
  840. .name = "dout_mmc1",
  841. },
  842. .sources = &exynos5_clkset_group,
  843. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
  844. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  845. };
  846. static struct clksrc_clk exynos5_clk_dout_mmc2 = {
  847. .clk = {
  848. .name = "dout_mmc2",
  849. },
  850. .sources = &exynos5_clkset_group,
  851. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
  852. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  853. };
  854. static struct clksrc_clk exynos5_clk_dout_mmc3 = {
  855. .clk = {
  856. .name = "dout_mmc3",
  857. },
  858. .sources = &exynos5_clkset_group,
  859. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
  860. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  861. };
  862. static struct clksrc_clk exynos5_clk_dout_mmc4 = {
  863. .clk = {
  864. .name = "dout_mmc4",
  865. },
  866. .sources = &exynos5_clkset_group,
  867. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
  868. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  869. };
  870. static struct clksrc_clk exynos5_clk_sclk_uart0 = {
  871. .clk = {
  872. .name = "uclk1",
  873. .devname = "exynos4210-uart.0",
  874. .enable = exynos5_clksrc_mask_peric0_ctrl,
  875. .ctrlbit = (1 << 0),
  876. },
  877. .sources = &exynos5_clkset_group,
  878. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
  879. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
  880. };
  881. static struct clksrc_clk exynos5_clk_sclk_uart1 = {
  882. .clk = {
  883. .name = "uclk1",
  884. .devname = "exynos4210-uart.1",
  885. .enable = exynos5_clksrc_mask_peric0_ctrl,
  886. .ctrlbit = (1 << 4),
  887. },
  888. .sources = &exynos5_clkset_group,
  889. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
  890. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
  891. };
  892. static struct clksrc_clk exynos5_clk_sclk_uart2 = {
  893. .clk = {
  894. .name = "uclk1",
  895. .devname = "exynos4210-uart.2",
  896. .enable = exynos5_clksrc_mask_peric0_ctrl,
  897. .ctrlbit = (1 << 8),
  898. },
  899. .sources = &exynos5_clkset_group,
  900. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
  901. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
  902. };
  903. static struct clksrc_clk exynos5_clk_sclk_uart3 = {
  904. .clk = {
  905. .name = "uclk1",
  906. .devname = "exynos4210-uart.3",
  907. .enable = exynos5_clksrc_mask_peric0_ctrl,
  908. .ctrlbit = (1 << 12),
  909. },
  910. .sources = &exynos5_clkset_group,
  911. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
  912. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
  913. };
  914. static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
  915. .clk = {
  916. .name = "sclk_mmc",
  917. .devname = "exynos4-sdhci.0",
  918. .parent = &exynos5_clk_dout_mmc0.clk,
  919. .enable = exynos5_clksrc_mask_fsys_ctrl,
  920. .ctrlbit = (1 << 0),
  921. },
  922. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  923. };
  924. static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
  925. .clk = {
  926. .name = "sclk_mmc",
  927. .devname = "exynos4-sdhci.1",
  928. .parent = &exynos5_clk_dout_mmc1.clk,
  929. .enable = exynos5_clksrc_mask_fsys_ctrl,
  930. .ctrlbit = (1 << 4),
  931. },
  932. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  933. };
  934. static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
  935. .clk = {
  936. .name = "sclk_mmc",
  937. .devname = "exynos4-sdhci.2",
  938. .parent = &exynos5_clk_dout_mmc2.clk,
  939. .enable = exynos5_clksrc_mask_fsys_ctrl,
  940. .ctrlbit = (1 << 8),
  941. },
  942. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  943. };
  944. static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
  945. .clk = {
  946. .name = "sclk_mmc",
  947. .devname = "exynos4-sdhci.3",
  948. .parent = &exynos5_clk_dout_mmc3.clk,
  949. .enable = exynos5_clksrc_mask_fsys_ctrl,
  950. .ctrlbit = (1 << 12),
  951. },
  952. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  953. };
  954. static struct clksrc_clk exynos5_clk_mdout_spi0 = {
  955. .clk = {
  956. .name = "mdout_spi",
  957. .devname = "exynos4210-spi.0",
  958. },
  959. .sources = &exynos5_clkset_group,
  960. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 16, .size = 4 },
  961. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 0, .size = 4 },
  962. };
  963. static struct clksrc_clk exynos5_clk_mdout_spi1 = {
  964. .clk = {
  965. .name = "mdout_spi",
  966. .devname = "exynos4210-spi.1",
  967. },
  968. .sources = &exynos5_clkset_group,
  969. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 20, .size = 4 },
  970. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 16, .size = 4 },
  971. };
  972. static struct clksrc_clk exynos5_clk_mdout_spi2 = {
  973. .clk = {
  974. .name = "mdout_spi",
  975. .devname = "exynos4210-spi.2",
  976. },
  977. .sources = &exynos5_clkset_group,
  978. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 24, .size = 4 },
  979. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 0, .size = 4 },
  980. };
  981. static struct clksrc_clk exynos5_clk_sclk_spi0 = {
  982. .clk = {
  983. .name = "sclk_spi",
  984. .devname = "exynos4210-spi.0",
  985. .parent = &exynos5_clk_mdout_spi0.clk,
  986. .enable = exynos5_clksrc_mask_peric1_ctrl,
  987. .ctrlbit = (1 << 16),
  988. },
  989. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 8, .size = 8 },
  990. };
  991. static struct clksrc_clk exynos5_clk_sclk_spi1 = {
  992. .clk = {
  993. .name = "sclk_spi",
  994. .devname = "exynos4210-spi.1",
  995. .parent = &exynos5_clk_mdout_spi1.clk,
  996. .enable = exynos5_clksrc_mask_peric1_ctrl,
  997. .ctrlbit = (1 << 20),
  998. },
  999. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 24, .size = 8 },
  1000. };
  1001. static struct clksrc_clk exynos5_clk_sclk_spi2 = {
  1002. .clk = {
  1003. .name = "sclk_spi",
  1004. .devname = "exynos4210-spi.2",
  1005. .parent = &exynos5_clk_mdout_spi2.clk,
  1006. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1007. .ctrlbit = (1 << 24),
  1008. },
  1009. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 8, .size = 8 },
  1010. };
  1011. static struct clksrc_clk exynos5_clksrcs[] = {
  1012. {
  1013. .clk = {
  1014. .name = "sclk_dwmci",
  1015. .parent = &exynos5_clk_dout_mmc4.clk,
  1016. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1017. .ctrlbit = (1 << 16),
  1018. },
  1019. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  1020. }, {
  1021. .clk = {
  1022. .name = "sclk_fimd",
  1023. .devname = "s3cfb.1",
  1024. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  1025. .ctrlbit = (1 << 0),
  1026. },
  1027. .sources = &exynos5_clkset_group,
  1028. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
  1029. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
  1030. }, {
  1031. .clk = {
  1032. .name = "aclk_266_gscl",
  1033. },
  1034. .sources = &clk_src_gscl_266,
  1035. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
  1036. }, {
  1037. .clk = {
  1038. .name = "sclk_g3d",
  1039. .devname = "mali-t604.0",
  1040. .enable = exynos5_clk_block_ctrl,
  1041. .ctrlbit = (1 << 1),
  1042. },
  1043. .sources = &exynos5_clkset_aclk,
  1044. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  1045. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  1046. }, {
  1047. .clk = {
  1048. .name = "sclk_gscl_wrap",
  1049. .devname = "s5p-mipi-csis.0",
  1050. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1051. .ctrlbit = (1 << 24),
  1052. },
  1053. .sources = &exynos5_clkset_group,
  1054. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
  1055. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
  1056. }, {
  1057. .clk = {
  1058. .name = "sclk_gscl_wrap",
  1059. .devname = "s5p-mipi-csis.1",
  1060. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1061. .ctrlbit = (1 << 28),
  1062. },
  1063. .sources = &exynos5_clkset_group,
  1064. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
  1065. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
  1066. }, {
  1067. .clk = {
  1068. .name = "sclk_cam0",
  1069. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1070. .ctrlbit = (1 << 16),
  1071. },
  1072. .sources = &exynos5_clkset_group,
  1073. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
  1074. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
  1075. }, {
  1076. .clk = {
  1077. .name = "sclk_cam1",
  1078. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1079. .ctrlbit = (1 << 20),
  1080. },
  1081. .sources = &exynos5_clkset_group,
  1082. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
  1083. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
  1084. }, {
  1085. .clk = {
  1086. .name = "sclk_jpeg",
  1087. .parent = &exynos5_clk_mout_cpll.clk,
  1088. },
  1089. .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
  1090. },
  1091. };
  1092. /* Clock initialization code */
  1093. static struct clksrc_clk *exynos5_sysclks[] = {
  1094. &exynos5_clk_mout_apll,
  1095. &exynos5_clk_sclk_apll,
  1096. &exynos5_clk_mout_bpll,
  1097. &exynos5_clk_mout_bpll_fout,
  1098. &exynos5_clk_mout_bpll_user,
  1099. &exynos5_clk_mout_cpll,
  1100. &exynos5_clk_mout_epll,
  1101. &exynos5_clk_mout_mpll,
  1102. &exynos5_clk_mout_mpll_fout,
  1103. &exynos5_clk_mout_mpll_user,
  1104. &exynos5_clk_vpllsrc,
  1105. &exynos5_clk_sclk_vpll,
  1106. &exynos5_clk_mout_cpu,
  1107. &exynos5_clk_dout_armclk,
  1108. &exynos5_clk_dout_arm2clk,
  1109. &exynos5_clk_cdrex,
  1110. &exynos5_clk_aclk_400,
  1111. &exynos5_clk_aclk_333,
  1112. &exynos5_clk_aclk_266,
  1113. &exynos5_clk_aclk_200,
  1114. &exynos5_clk_aclk_166,
  1115. &exynos5_clk_aclk_66_pre,
  1116. &exynos5_clk_aclk_66,
  1117. &exynos5_clk_dout_mmc0,
  1118. &exynos5_clk_dout_mmc1,
  1119. &exynos5_clk_dout_mmc2,
  1120. &exynos5_clk_dout_mmc3,
  1121. &exynos5_clk_dout_mmc4,
  1122. &exynos5_clk_aclk_acp,
  1123. &exynos5_clk_pclk_acp,
  1124. &exynos5_clk_sclk_spi0,
  1125. &exynos5_clk_sclk_spi1,
  1126. &exynos5_clk_sclk_spi2,
  1127. &exynos5_clk_mdout_spi0,
  1128. &exynos5_clk_mdout_spi1,
  1129. &exynos5_clk_mdout_spi2,
  1130. };
  1131. static struct clk *exynos5_clk_cdev[] = {
  1132. &exynos5_clk_pdma0,
  1133. &exynos5_clk_pdma1,
  1134. &exynos5_clk_mdma1,
  1135. };
  1136. static struct clksrc_clk *exynos5_clksrc_cdev[] = {
  1137. &exynos5_clk_sclk_uart0,
  1138. &exynos5_clk_sclk_uart1,
  1139. &exynos5_clk_sclk_uart2,
  1140. &exynos5_clk_sclk_uart3,
  1141. &exynos5_clk_sclk_mmc0,
  1142. &exynos5_clk_sclk_mmc1,
  1143. &exynos5_clk_sclk_mmc2,
  1144. &exynos5_clk_sclk_mmc3,
  1145. };
  1146. static struct clk_lookup exynos5_clk_lookup[] = {
  1147. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
  1148. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
  1149. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
  1150. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
  1151. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
  1152. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
  1153. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
  1154. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
  1155. CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos5_clk_sclk_spi0.clk),
  1156. CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos5_clk_sclk_spi1.clk),
  1157. CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos5_clk_sclk_spi2.clk),
  1158. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
  1159. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
  1160. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
  1161. };
  1162. static unsigned long exynos5_epll_get_rate(struct clk *clk)
  1163. {
  1164. return clk->rate;
  1165. }
  1166. static struct clk *exynos5_clks[] __initdata = {
  1167. &exynos5_clk_sclk_hdmi27m,
  1168. &exynos5_clk_sclk_hdmiphy,
  1169. &clk_fout_bpll,
  1170. &clk_fout_bpll_div2,
  1171. &clk_fout_cpll,
  1172. &clk_fout_mpll_div2,
  1173. &exynos5_clk_armclk,
  1174. };
  1175. static u32 epll_div[][6] = {
  1176. { 192000000, 0, 48, 3, 1, 0 },
  1177. { 180000000, 0, 45, 3, 1, 0 },
  1178. { 73728000, 1, 73, 3, 3, 47710 },
  1179. { 67737600, 1, 90, 4, 3, 20762 },
  1180. { 49152000, 0, 49, 3, 3, 9961 },
  1181. { 45158400, 0, 45, 3, 3, 10381 },
  1182. { 180633600, 0, 45, 3, 1, 10381 },
  1183. };
  1184. static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
  1185. {
  1186. unsigned int epll_con, epll_con_k;
  1187. unsigned int i;
  1188. unsigned int tmp;
  1189. unsigned int epll_rate;
  1190. unsigned int locktime;
  1191. unsigned int lockcnt;
  1192. /* Return if nothing changed */
  1193. if (clk->rate == rate)
  1194. return 0;
  1195. if (clk->parent)
  1196. epll_rate = clk_get_rate(clk->parent);
  1197. else
  1198. epll_rate = clk_ext_xtal_mux.rate;
  1199. if (epll_rate != 24000000) {
  1200. pr_err("Invalid Clock : recommended clock is 24MHz.\n");
  1201. return -EINVAL;
  1202. }
  1203. epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
  1204. epll_con &= ~(0x1 << 27 | \
  1205. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1206. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1207. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1208. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1209. if (epll_div[i][0] == rate) {
  1210. epll_con_k = epll_div[i][5] << 0;
  1211. epll_con |= epll_div[i][1] << 27;
  1212. epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1213. epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
  1214. epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
  1215. break;
  1216. }
  1217. }
  1218. if (i == ARRAY_SIZE(epll_div)) {
  1219. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1220. __func__);
  1221. return -EINVAL;
  1222. }
  1223. epll_rate /= 1000000;
  1224. /* 3000 max_cycls : specification data */
  1225. locktime = 3000 / epll_rate * epll_div[i][3];
  1226. lockcnt = locktime * 10000 / (10000 / epll_rate);
  1227. __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
  1228. __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
  1229. __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
  1230. do {
  1231. tmp = __raw_readl(EXYNOS5_EPLL_CON0);
  1232. } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
  1233. clk->rate = rate;
  1234. return 0;
  1235. }
  1236. static struct clk_ops exynos5_epll_ops = {
  1237. .get_rate = exynos5_epll_get_rate,
  1238. .set_rate = exynos5_epll_set_rate,
  1239. };
  1240. static int xtal_rate;
  1241. static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
  1242. {
  1243. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
  1244. }
  1245. static struct clk_ops exynos5_fout_apll_ops = {
  1246. .get_rate = exynos5_fout_apll_get_rate,
  1247. };
  1248. #ifdef CONFIG_PM
  1249. static int exynos5_clock_suspend(void)
  1250. {
  1251. s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1252. return 0;
  1253. }
  1254. static void exynos5_clock_resume(void)
  1255. {
  1256. s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1257. }
  1258. #else
  1259. #define exynos5_clock_suspend NULL
  1260. #define exynos5_clock_resume NULL
  1261. #endif
  1262. struct syscore_ops exynos5_clock_syscore_ops = {
  1263. .suspend = exynos5_clock_suspend,
  1264. .resume = exynos5_clock_resume,
  1265. };
  1266. void __init_or_cpufreq exynos5_setup_clocks(void)
  1267. {
  1268. struct clk *xtal_clk;
  1269. unsigned long apll;
  1270. unsigned long bpll;
  1271. unsigned long cpll;
  1272. unsigned long mpll;
  1273. unsigned long epll;
  1274. unsigned long vpll;
  1275. unsigned long vpllsrc;
  1276. unsigned long xtal;
  1277. unsigned long armclk;
  1278. unsigned long mout_cdrex;
  1279. unsigned long aclk_400;
  1280. unsigned long aclk_333;
  1281. unsigned long aclk_266;
  1282. unsigned long aclk_200;
  1283. unsigned long aclk_166;
  1284. unsigned long aclk_66;
  1285. unsigned int ptr;
  1286. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1287. xtal_clk = clk_get(NULL, "xtal");
  1288. BUG_ON(IS_ERR(xtal_clk));
  1289. xtal = clk_get_rate(xtal_clk);
  1290. xtal_rate = xtal;
  1291. clk_put(xtal_clk);
  1292. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1293. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
  1294. bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
  1295. cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
  1296. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
  1297. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
  1298. __raw_readl(EXYNOS5_EPLL_CON1));
  1299. vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
  1300. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
  1301. __raw_readl(EXYNOS5_VPLL_CON1));
  1302. clk_fout_apll.ops = &exynos5_fout_apll_ops;
  1303. clk_fout_bpll.rate = bpll;
  1304. clk_fout_bpll_div2.rate = bpll >> 1;
  1305. clk_fout_cpll.rate = cpll;
  1306. clk_fout_mpll.rate = mpll;
  1307. clk_fout_mpll_div2.rate = mpll >> 1;
  1308. clk_fout_epll.rate = epll;
  1309. clk_fout_vpll.rate = vpll;
  1310. printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
  1311. "M=%ld, E=%ld V=%ld",
  1312. apll, bpll, cpll, mpll, epll, vpll);
  1313. armclk = clk_get_rate(&exynos5_clk_armclk);
  1314. mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
  1315. aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
  1316. aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
  1317. aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
  1318. aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
  1319. aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
  1320. aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
  1321. printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
  1322. "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
  1323. "ACLK166=%ld, ACLK66=%ld\n",
  1324. armclk, mout_cdrex, aclk_400,
  1325. aclk_333, aclk_266, aclk_200,
  1326. aclk_166, aclk_66);
  1327. clk_fout_epll.ops = &exynos5_epll_ops;
  1328. if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
  1329. printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
  1330. clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
  1331. clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
  1332. clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
  1333. clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
  1334. clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
  1335. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
  1336. s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
  1337. }
  1338. void __init exynos5_register_clocks(void)
  1339. {
  1340. int ptr;
  1341. s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
  1342. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
  1343. s3c_register_clksrc(exynos5_sysclks[ptr], 1);
  1344. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
  1345. s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
  1346. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
  1347. s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
  1348. s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
  1349. s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
  1350. s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
  1351. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
  1352. s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
  1353. s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1354. s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1355. clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
  1356. register_syscore_ops(&exynos5_clock_syscore_ops);
  1357. s3c_pwmclk_init();
  1358. }