exynos5250.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. /*
  2. * SAMSUNG EXYNOS5250 SoC device tree source
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
  8. * EXYNOS5250 based board files can include this file and provide
  9. * values for board specfic bindings.
  10. *
  11. * Note: This file does not include device nodes for all the controllers in
  12. * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
  13. * additional nodes can be added to this file.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. /include/ "skeleton.dtsi"
  20. /include/ "exynos5250-pinctrl.dtsi"
  21. / {
  22. compatible = "samsung,exynos5250";
  23. interrupt-parent = <&gic>;
  24. aliases {
  25. spi0 = &spi_0;
  26. spi1 = &spi_1;
  27. spi2 = &spi_2;
  28. gsc0 = &gsc_0;
  29. gsc1 = &gsc_1;
  30. gsc2 = &gsc_2;
  31. gsc3 = &gsc_3;
  32. mshc0 = &dwmmc_0;
  33. mshc1 = &dwmmc_1;
  34. mshc2 = &dwmmc_2;
  35. mshc3 = &dwmmc_3;
  36. i2c0 = &i2c_0;
  37. i2c1 = &i2c_1;
  38. i2c2 = &i2c_2;
  39. i2c3 = &i2c_3;
  40. i2c4 = &i2c_4;
  41. i2c5 = &i2c_5;
  42. i2c6 = &i2c_6;
  43. i2c7 = &i2c_7;
  44. i2c8 = &i2c_8;
  45. pinctrl0 = &pinctrl_0;
  46. pinctrl1 = &pinctrl_1;
  47. pinctrl2 = &pinctrl_2;
  48. pinctrl3 = &pinctrl_3;
  49. };
  50. pd_gsc: gsc-power-domain@0x10044000 {
  51. compatible = "samsung,exynos4210-pd";
  52. reg = <0x10044000 0x20>;
  53. };
  54. pd_mfc: mfc-power-domain@0x10044040 {
  55. compatible = "samsung,exynos4210-pd";
  56. reg = <0x10044040 0x20>;
  57. };
  58. clock: clock-controller@0x10010000 {
  59. compatible = "samsung,exynos5250-clock";
  60. reg = <0x10010000 0x30000>;
  61. #clock-cells = <1>;
  62. };
  63. gic:interrupt-controller@10481000 {
  64. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  65. #interrupt-cells = <3>;
  66. interrupt-controller;
  67. reg = <0x10481000 0x1000>,
  68. <0x10482000 0x1000>,
  69. <0x10484000 0x2000>,
  70. <0x10486000 0x2000>;
  71. interrupts = <1 9 0xf04>;
  72. };
  73. timer {
  74. compatible = "arm,armv7-timer";
  75. interrupts = <1 13 0xf08>,
  76. <1 14 0xf08>,
  77. <1 11 0xf08>,
  78. <1 10 0xf08>;
  79. };
  80. combiner:interrupt-controller@10440000 {
  81. compatible = "samsung,exynos4210-combiner";
  82. #interrupt-cells = <2>;
  83. interrupt-controller;
  84. samsung,combiner-nr = <32>;
  85. reg = <0x10440000 0x1000>;
  86. interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
  87. <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
  88. <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
  89. <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>,
  90. <0 16 0>, <0 17 0>, <0 18 0>, <0 19 0>,
  91. <0 20 0>, <0 21 0>, <0 22 0>, <0 23 0>,
  92. <0 24 0>, <0 25 0>, <0 26 0>, <0 27 0>,
  93. <0 28 0>, <0 29 0>, <0 30 0>, <0 31 0>;
  94. };
  95. mct@101C0000 {
  96. compatible = "samsung,exynos4210-mct";
  97. reg = <0x101C0000 0x800>;
  98. interrupt-controller;
  99. #interrups-cells = <2>;
  100. interrupt-parent = <&mct_map>;
  101. interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
  102. <4 0>, <5 0>;
  103. clocks = <&clock 1>, <&clock 335>;
  104. clock-names = "fin_pll", "mct";
  105. mct_map: mct-map {
  106. #interrupt-cells = <2>;
  107. #address-cells = <0>;
  108. #size-cells = <0>;
  109. interrupt-map = <0x0 0 &combiner 23 3>,
  110. <0x1 0 &combiner 23 4>,
  111. <0x2 0 &combiner 25 2>,
  112. <0x3 0 &combiner 25 3>,
  113. <0x4 0 &gic 0 120 0>,
  114. <0x5 0 &gic 0 121 0>;
  115. };
  116. };
  117. pinctrl_0: pinctrl@11400000 {
  118. compatible = "samsung,exynos5250-pinctrl";
  119. reg = <0x11400000 0x1000>;
  120. interrupts = <0 46 0>;
  121. wakup_eint: wakeup-interrupt-controller {
  122. compatible = "samsung,exynos4210-wakeup-eint";
  123. interrupt-parent = <&gic>;
  124. interrupts = <0 32 0>;
  125. };
  126. };
  127. pinctrl_1: pinctrl@13400000 {
  128. compatible = "samsung,exynos5250-pinctrl";
  129. reg = <0x13400000 0x1000>;
  130. interrupts = <0 45 0>;
  131. };
  132. pinctrl_2: pinctrl@10d10000 {
  133. compatible = "samsung,exynos5250-pinctrl";
  134. reg = <0x10d10000 0x1000>;
  135. interrupts = <0 50 0>;
  136. };
  137. pinctrl_3: pinctrl@03680000 {
  138. compatible = "samsung,exynos5250-pinctrl";
  139. reg = <0x0368000 0x1000>;
  140. interrupts = <0 47 0>;
  141. };
  142. watchdog {
  143. compatible = "samsung,s3c2410-wdt";
  144. reg = <0x101D0000 0x100>;
  145. interrupts = <0 42 0>;
  146. clocks = <&clock 336>;
  147. clock-names = "watchdog";
  148. };
  149. codec@11000000 {
  150. compatible = "samsung,mfc-v6";
  151. reg = <0x11000000 0x10000>;
  152. interrupts = <0 96 0>;
  153. samsung,power-domain = <&pd_mfc>;
  154. };
  155. rtc {
  156. compatible = "samsung,s3c6410-rtc";
  157. reg = <0x101E0000 0x100>;
  158. interrupts = <0 43 0>, <0 44 0>;
  159. clocks = <&clock 337>;
  160. clock-names = "rtc";
  161. };
  162. tmu@10060000 {
  163. compatible = "samsung,exynos5250-tmu";
  164. reg = <0x10060000 0x100>;
  165. interrupts = <0 65 0>;
  166. clocks = <&clock 338>;
  167. clock-names = "tmu_apbif";
  168. };
  169. serial@12C00000 {
  170. compatible = "samsung,exynos4210-uart";
  171. reg = <0x12C00000 0x100>;
  172. interrupts = <0 51 0>;
  173. clocks = <&clock 289>, <&clock 146>;
  174. clock-names = "uart", "clk_uart_baud0";
  175. };
  176. serial@12C10000 {
  177. compatible = "samsung,exynos4210-uart";
  178. reg = <0x12C10000 0x100>;
  179. interrupts = <0 52 0>;
  180. clocks = <&clock 290>, <&clock 147>;
  181. clock-names = "uart", "clk_uart_baud0";
  182. };
  183. serial@12C20000 {
  184. compatible = "samsung,exynos4210-uart";
  185. reg = <0x12C20000 0x100>;
  186. interrupts = <0 53 0>;
  187. clocks = <&clock 291>, <&clock 148>;
  188. clock-names = "uart", "clk_uart_baud0";
  189. };
  190. serial@12C30000 {
  191. compatible = "samsung,exynos4210-uart";
  192. reg = <0x12C30000 0x100>;
  193. interrupts = <0 54 0>;
  194. clocks = <&clock 292>, <&clock 149>;
  195. clock-names = "uart", "clk_uart_baud0";
  196. };
  197. sata@122F0000 {
  198. compatible = "samsung,exynos5-sata-ahci";
  199. reg = <0x122F0000 0x1ff>;
  200. interrupts = <0 115 0>;
  201. clocks = <&clock 277>, <&clock 143>;
  202. clock-names = "sata", "sclk_sata";
  203. };
  204. sata-phy@12170000 {
  205. compatible = "samsung,exynos5-sata-phy";
  206. reg = <0x12170000 0x1ff>;
  207. };
  208. i2c_0: i2c@12C60000 {
  209. compatible = "samsung,s3c2440-i2c";
  210. reg = <0x12C60000 0x100>;
  211. interrupts = <0 56 0>;
  212. #address-cells = <1>;
  213. #size-cells = <0>;
  214. clocks = <&clock 294>;
  215. clock-names = "i2c";
  216. pinctrl-names = "default";
  217. pinctrl-0 = <&i2c0_bus>;
  218. };
  219. i2c_1: i2c@12C70000 {
  220. compatible = "samsung,s3c2440-i2c";
  221. reg = <0x12C70000 0x100>;
  222. interrupts = <0 57 0>;
  223. #address-cells = <1>;
  224. #size-cells = <0>;
  225. clocks = <&clock 295>;
  226. clock-names = "i2c";
  227. pinctrl-names = "default";
  228. pinctrl-0 = <&i2c1_bus>;
  229. };
  230. i2c_2: i2c@12C80000 {
  231. compatible = "samsung,s3c2440-i2c";
  232. reg = <0x12C80000 0x100>;
  233. interrupts = <0 58 0>;
  234. #address-cells = <1>;
  235. #size-cells = <0>;
  236. clocks = <&clock 296>;
  237. clock-names = "i2c";
  238. pinctrl-names = "default";
  239. pinctrl-0 = <&i2c2_bus>;
  240. };
  241. i2c_3: i2c@12C90000 {
  242. compatible = "samsung,s3c2440-i2c";
  243. reg = <0x12C90000 0x100>;
  244. interrupts = <0 59 0>;
  245. #address-cells = <1>;
  246. #size-cells = <0>;
  247. clocks = <&clock 297>;
  248. clock-names = "i2c";
  249. pinctrl-names = "default";
  250. pinctrl-0 = <&i2c3_bus>;
  251. };
  252. i2c_4: i2c@12CA0000 {
  253. compatible = "samsung,s3c2440-i2c";
  254. reg = <0x12CA0000 0x100>;
  255. interrupts = <0 60 0>;
  256. #address-cells = <1>;
  257. #size-cells = <0>;
  258. clocks = <&clock 298>;
  259. clock-names = "i2c";
  260. pinctrl-names = "default";
  261. pinctrl-0 = <&i2c4_bus>;
  262. };
  263. i2c_5: i2c@12CB0000 {
  264. compatible = "samsung,s3c2440-i2c";
  265. reg = <0x12CB0000 0x100>;
  266. interrupts = <0 61 0>;
  267. #address-cells = <1>;
  268. #size-cells = <0>;
  269. clocks = <&clock 299>;
  270. clock-names = "i2c";
  271. pinctrl-names = "default";
  272. pinctrl-0 = <&i2c5_bus>;
  273. };
  274. i2c_6: i2c@12CC0000 {
  275. compatible = "samsung,s3c2440-i2c";
  276. reg = <0x12CC0000 0x100>;
  277. interrupts = <0 62 0>;
  278. #address-cells = <1>;
  279. #size-cells = <0>;
  280. clocks = <&clock 300>;
  281. clock-names = "i2c";
  282. pinctrl-names = "default";
  283. pinctrl-0 = <&i2c6_bus>;
  284. };
  285. i2c_7: i2c@12CD0000 {
  286. compatible = "samsung,s3c2440-i2c";
  287. reg = <0x12CD0000 0x100>;
  288. interrupts = <0 63 0>;
  289. #address-cells = <1>;
  290. #size-cells = <0>;
  291. clocks = <&clock 301>;
  292. clock-names = "i2c";
  293. pinctrl-names = "default";
  294. pinctrl-0 = <&i2c7_bus>;
  295. };
  296. i2c_8: i2c@12CE0000 {
  297. compatible = "samsung,s3c2440-hdmiphy-i2c";
  298. reg = <0x12CE0000 0x1000>;
  299. interrupts = <0 64 0>;
  300. #address-cells = <1>;
  301. #size-cells = <0>;
  302. clocks = <&clock 302>;
  303. clock-names = "i2c";
  304. };
  305. i2c@121D0000 {
  306. compatible = "samsung,exynos5-sata-phy-i2c";
  307. reg = <0x121D0000 0x100>;
  308. #address-cells = <1>;
  309. #size-cells = <0>;
  310. clocks = <&clock 288>;
  311. clock-names = "i2c";
  312. };
  313. spi_0: spi@12d20000 {
  314. compatible = "samsung,exynos4210-spi";
  315. reg = <0x12d20000 0x100>;
  316. interrupts = <0 66 0>;
  317. dmas = <&pdma0 5
  318. &pdma0 4>;
  319. dma-names = "tx", "rx";
  320. #address-cells = <1>;
  321. #size-cells = <0>;
  322. clocks = <&clock 304>, <&clock 154>;
  323. clock-names = "spi", "spi_busclk0";
  324. pinctrl-names = "default";
  325. pinctrl-0 = <&spi0_bus>;
  326. };
  327. spi_1: spi@12d30000 {
  328. compatible = "samsung,exynos4210-spi";
  329. reg = <0x12d30000 0x100>;
  330. interrupts = <0 67 0>;
  331. dmas = <&pdma1 5
  332. &pdma1 4>;
  333. dma-names = "tx", "rx";
  334. #address-cells = <1>;
  335. #size-cells = <0>;
  336. clocks = <&clock 305>, <&clock 155>;
  337. clock-names = "spi", "spi_busclk0";
  338. pinctrl-names = "default";
  339. pinctrl-0 = <&spi1_bus>;
  340. };
  341. spi_2: spi@12d40000 {
  342. compatible = "samsung,exynos4210-spi";
  343. reg = <0x12d40000 0x100>;
  344. interrupts = <0 68 0>;
  345. dmas = <&pdma0 7
  346. &pdma0 6>;
  347. dma-names = "tx", "rx";
  348. #address-cells = <1>;
  349. #size-cells = <0>;
  350. clocks = <&clock 306>, <&clock 156>;
  351. clock-names = "spi", "spi_busclk0";
  352. pinctrl-names = "default";
  353. pinctrl-0 = <&spi2_bus>;
  354. };
  355. dwmmc_0: dwmmc0@12200000 {
  356. compatible = "samsung,exynos5250-dw-mshc";
  357. reg = <0x12200000 0x1000>;
  358. interrupts = <0 75 0>;
  359. #address-cells = <1>;
  360. #size-cells = <0>;
  361. clocks = <&clock 280>, <&clock 139>;
  362. clock-names = "biu", "ciu";
  363. };
  364. dwmmc_1: dwmmc1@12210000 {
  365. compatible = "samsung,exynos5250-dw-mshc";
  366. reg = <0x12210000 0x1000>;
  367. interrupts = <0 76 0>;
  368. #address-cells = <1>;
  369. #size-cells = <0>;
  370. clocks = <&clock 281>, <&clock 140>;
  371. clock-names = "biu", "ciu";
  372. };
  373. dwmmc_2: dwmmc2@12220000 {
  374. compatible = "samsung,exynos5250-dw-mshc";
  375. reg = <0x12220000 0x1000>;
  376. interrupts = <0 77 0>;
  377. #address-cells = <1>;
  378. #size-cells = <0>;
  379. clocks = <&clock 282>, <&clock 141>;
  380. clock-names = "biu", "ciu";
  381. };
  382. dwmmc_3: dwmmc3@12230000 {
  383. compatible = "samsung,exynos5250-dw-mshc";
  384. reg = <0x12230000 0x1000>;
  385. interrupts = <0 78 0>;
  386. #address-cells = <1>;
  387. #size-cells = <0>;
  388. clocks = <&clock 283>, <&clock 142>;
  389. clock-names = "biu", "ciu";
  390. };
  391. i2s0: i2s@03830000 {
  392. compatible = "samsung,i2s-v5";
  393. reg = <0x03830000 0x100>;
  394. dmas = <&pdma0 10
  395. &pdma0 9
  396. &pdma0 8>;
  397. dma-names = "tx", "rx", "tx-sec";
  398. samsung,supports-6ch;
  399. samsung,supports-rstclr;
  400. samsung,supports-secdai;
  401. samsung,idma-addr = <0x03000000>;
  402. pinctrl-names = "default";
  403. pinctrl-0 = <&i2s0_bus>;
  404. };
  405. i2s1: i2s@12D60000 {
  406. compatible = "samsung,i2s-v5";
  407. reg = <0x12D60000 0x100>;
  408. dmas = <&pdma1 12
  409. &pdma1 11>;
  410. dma-names = "tx", "rx";
  411. pinctrl-names = "default";
  412. pinctrl-0 = <&i2s1_bus>;
  413. };
  414. i2s2: i2s@12D70000 {
  415. compatible = "samsung,i2s-v5";
  416. reg = <0x12D70000 0x100>;
  417. dmas = <&pdma0 12
  418. &pdma0 11>;
  419. dma-names = "tx", "rx";
  420. pinctrl-names = "default";
  421. pinctrl-0 = <&i2s2_bus>;
  422. };
  423. usb@12110000 {
  424. compatible = "samsung,exynos4210-ehci";
  425. reg = <0x12110000 0x100>;
  426. interrupts = <0 71 0>;
  427. clocks = <&clock 285>;
  428. clock-names = "usbhost";
  429. };
  430. usb@12120000 {
  431. compatible = "samsung,exynos4210-ohci";
  432. reg = <0x12120000 0x100>;
  433. interrupts = <0 71 0>;
  434. clocks = <&clock 285>;
  435. clock-names = "usbhost";
  436. };
  437. amba {
  438. #address-cells = <1>;
  439. #size-cells = <1>;
  440. compatible = "arm,amba-bus";
  441. interrupt-parent = <&gic>;
  442. ranges;
  443. pdma0: pdma@121A0000 {
  444. compatible = "arm,pl330", "arm,primecell";
  445. reg = <0x121A0000 0x1000>;
  446. interrupts = <0 34 0>;
  447. clocks = <&clock 275>;
  448. clock-names = "apb_pclk";
  449. #dma-cells = <1>;
  450. #dma-channels = <8>;
  451. #dma-requests = <32>;
  452. };
  453. pdma1: pdma@121B0000 {
  454. compatible = "arm,pl330", "arm,primecell";
  455. reg = <0x121B0000 0x1000>;
  456. interrupts = <0 35 0>;
  457. clocks = <&clock 276>;
  458. clock-names = "apb_pclk";
  459. #dma-cells = <1>;
  460. #dma-channels = <8>;
  461. #dma-requests = <32>;
  462. };
  463. mdma0: mdma@10800000 {
  464. compatible = "arm,pl330", "arm,primecell";
  465. reg = <0x10800000 0x1000>;
  466. interrupts = <0 33 0>;
  467. clocks = <&clock 271>;
  468. clock-names = "apb_pclk";
  469. #dma-cells = <1>;
  470. #dma-channels = <8>;
  471. #dma-requests = <1>;
  472. };
  473. mdma1: mdma@11C10000 {
  474. compatible = "arm,pl330", "arm,primecell";
  475. reg = <0x11C10000 0x1000>;
  476. interrupts = <0 124 0>;
  477. clocks = <&clock 271>;
  478. clock-names = "apb_pclk";
  479. #dma-cells = <1>;
  480. #dma-channels = <8>;
  481. #dma-requests = <1>;
  482. };
  483. };
  484. gsc_0: gsc@0x13e00000 {
  485. compatible = "samsung,exynos5-gsc";
  486. reg = <0x13e00000 0x1000>;
  487. interrupts = <0 85 0>;
  488. samsung,power-domain = <&pd_gsc>;
  489. clocks = <&clock 256>;
  490. clock-names = "gscl";
  491. };
  492. gsc_1: gsc@0x13e10000 {
  493. compatible = "samsung,exynos5-gsc";
  494. reg = <0x13e10000 0x1000>;
  495. interrupts = <0 86 0>;
  496. samsung,power-domain = <&pd_gsc>;
  497. clocks = <&clock 257>;
  498. clock-names = "gscl";
  499. };
  500. gsc_2: gsc@0x13e20000 {
  501. compatible = "samsung,exynos5-gsc";
  502. reg = <0x13e20000 0x1000>;
  503. interrupts = <0 87 0>;
  504. samsung,power-domain = <&pd_gsc>;
  505. clocks = <&clock 258>;
  506. clock-names = "gscl";
  507. };
  508. gsc_3: gsc@0x13e30000 {
  509. compatible = "samsung,exynos5-gsc";
  510. reg = <0x13e30000 0x1000>;
  511. interrupts = <0 88 0>;
  512. samsung,power-domain = <&pd_gsc>;
  513. clocks = <&clock 259>;
  514. clock-names = "gscl";
  515. };
  516. hdmi {
  517. compatible = "samsung,exynos5-hdmi";
  518. reg = <0x14530000 0x70000>;
  519. interrupts = <0 95 0>;
  520. clocks = <&clock 333>, <&clock 136>, <&clock 137>,
  521. <&clock 333>, <&clock 333>;
  522. clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
  523. "sclk_hdmiphy", "hdmiphy";
  524. };
  525. mixer {
  526. compatible = "samsung,exynos5-mixer";
  527. reg = <0x14450000 0x10000>;
  528. interrupts = <0 94 0>;
  529. };
  530. dp-controller {
  531. compatible = "samsung,exynos5-dp";
  532. reg = <0x145b0000 0x1000>;
  533. interrupts = <10 3>;
  534. interrupt-parent = <&combiner>;
  535. #address-cells = <1>;
  536. #size-cells = <0>;
  537. dptx-phy {
  538. reg = <0x10040720>;
  539. samsung,enable-mask = <1>;
  540. };
  541. };
  542. fimd {
  543. compatible = "samsung,exynos5250-fimd";
  544. interrupt-parent = <&combiner>;
  545. reg = <0x14400000 0x40000>;
  546. interrupt-names = "fifo", "vsync", "lcd_sys";
  547. interrupts = <18 4>, <18 5>, <18 6>;
  548. clocks = <&clock 133>, <&clock 339>;
  549. clock-names = "sclk_fimd", "fimd";
  550. };
  551. };