omapdss.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625
  1. /*
  2. * Copyright (C) 2008 Nokia Corporation
  3. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __OMAP_OMAPDSS_H
  18. #define __OMAP_OMAPDSS_H
  19. #include <linux/list.h>
  20. #include <linux/kobject.h>
  21. #include <linux/device.h>
  22. #include <linux/platform_device.h>
  23. #include <asm/atomic.h>
  24. #define DISPC_IRQ_FRAMEDONE (1 << 0)
  25. #define DISPC_IRQ_VSYNC (1 << 1)
  26. #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
  27. #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
  28. #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
  29. #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
  30. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
  31. #define DISPC_IRQ_GFX_END_WIN (1 << 7)
  32. #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
  33. #define DISPC_IRQ_OCP_ERR (1 << 9)
  34. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
  35. #define DISPC_IRQ_VID1_END_WIN (1 << 11)
  36. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
  37. #define DISPC_IRQ_VID2_END_WIN (1 << 13)
  38. #define DISPC_IRQ_SYNC_LOST (1 << 14)
  39. #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
  40. #define DISPC_IRQ_WAKEUP (1 << 16)
  41. #define DISPC_IRQ_SYNC_LOST2 (1 << 17)
  42. #define DISPC_IRQ_VSYNC2 (1 << 18)
  43. #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
  44. #define DISPC_IRQ_FRAMEDONE2 (1 << 22)
  45. struct omap_dss_device;
  46. struct omap_overlay_manager;
  47. enum omap_display_type {
  48. OMAP_DISPLAY_TYPE_NONE = 0,
  49. OMAP_DISPLAY_TYPE_DPI = 1 << 0,
  50. OMAP_DISPLAY_TYPE_DBI = 1 << 1,
  51. OMAP_DISPLAY_TYPE_SDI = 1 << 2,
  52. OMAP_DISPLAY_TYPE_DSI = 1 << 3,
  53. OMAP_DISPLAY_TYPE_VENC = 1 << 4,
  54. OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
  55. };
  56. enum omap_plane {
  57. OMAP_DSS_GFX = 0,
  58. OMAP_DSS_VIDEO1 = 1,
  59. OMAP_DSS_VIDEO2 = 2
  60. };
  61. enum omap_channel {
  62. OMAP_DSS_CHANNEL_LCD = 0,
  63. OMAP_DSS_CHANNEL_DIGIT = 1,
  64. OMAP_DSS_CHANNEL_LCD2 = 2,
  65. };
  66. enum omap_color_mode {
  67. OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
  68. OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
  69. OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
  70. OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
  71. OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
  72. OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
  73. OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
  74. OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
  75. OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
  76. OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
  77. OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
  78. OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
  79. OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
  80. OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
  81. };
  82. enum omap_lcd_display_type {
  83. OMAP_DSS_LCD_DISPLAY_STN,
  84. OMAP_DSS_LCD_DISPLAY_TFT,
  85. };
  86. enum omap_dss_load_mode {
  87. OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
  88. OMAP_DSS_LOAD_CLUT_ONLY = 1,
  89. OMAP_DSS_LOAD_FRAME_ONLY = 2,
  90. OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
  91. };
  92. enum omap_dss_trans_key_type {
  93. OMAP_DSS_COLOR_KEY_GFX_DST = 0,
  94. OMAP_DSS_COLOR_KEY_VID_SRC = 1,
  95. };
  96. enum omap_rfbi_te_mode {
  97. OMAP_DSS_RFBI_TE_MODE_1 = 1,
  98. OMAP_DSS_RFBI_TE_MODE_2 = 2,
  99. };
  100. enum omap_panel_config {
  101. OMAP_DSS_LCD_IVS = 1<<0,
  102. OMAP_DSS_LCD_IHS = 1<<1,
  103. OMAP_DSS_LCD_IPC = 1<<2,
  104. OMAP_DSS_LCD_IEO = 1<<3,
  105. OMAP_DSS_LCD_RF = 1<<4,
  106. OMAP_DSS_LCD_ONOFF = 1<<5,
  107. OMAP_DSS_LCD_TFT = 1<<20,
  108. };
  109. enum omap_dss_venc_type {
  110. OMAP_DSS_VENC_TYPE_COMPOSITE,
  111. OMAP_DSS_VENC_TYPE_SVIDEO,
  112. };
  113. enum omap_display_caps {
  114. OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
  115. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
  116. };
  117. enum omap_dss_update_mode {
  118. OMAP_DSS_UPDATE_DISABLED = 0,
  119. OMAP_DSS_UPDATE_AUTO,
  120. OMAP_DSS_UPDATE_MANUAL,
  121. };
  122. enum omap_dss_display_state {
  123. OMAP_DSS_DISPLAY_DISABLED = 0,
  124. OMAP_DSS_DISPLAY_ACTIVE,
  125. OMAP_DSS_DISPLAY_SUSPENDED,
  126. };
  127. /* XXX perhaps this should be removed */
  128. enum omap_dss_overlay_managers {
  129. OMAP_DSS_OVL_MGR_LCD,
  130. OMAP_DSS_OVL_MGR_TV,
  131. OMAP_DSS_OVL_MGR_LCD2,
  132. };
  133. enum omap_dss_rotation_type {
  134. OMAP_DSS_ROT_DMA = 0,
  135. OMAP_DSS_ROT_VRFB = 1,
  136. };
  137. /* clockwise rotation angle */
  138. enum omap_dss_rotation_angle {
  139. OMAP_DSS_ROT_0 = 0,
  140. OMAP_DSS_ROT_90 = 1,
  141. OMAP_DSS_ROT_180 = 2,
  142. OMAP_DSS_ROT_270 = 3,
  143. };
  144. enum omap_overlay_caps {
  145. OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
  146. OMAP_DSS_OVL_CAP_DISPC = 1 << 1,
  147. };
  148. enum omap_overlay_manager_caps {
  149. OMAP_DSS_OVL_MGR_CAP_DISPC = 1 << 0,
  150. };
  151. enum omap_dss_clk_source {
  152. OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
  153. * OMAP4: DSS_FCLK */
  154. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
  155. * OMAP4: PLL1_CLK1 */
  156. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
  157. * OMAP4: PLL1_CLK2 */
  158. };
  159. /* RFBI */
  160. struct rfbi_timings {
  161. int cs_on_time;
  162. int cs_off_time;
  163. int we_on_time;
  164. int we_off_time;
  165. int re_on_time;
  166. int re_off_time;
  167. int we_cycle_time;
  168. int re_cycle_time;
  169. int cs_pulse_width;
  170. int access_time;
  171. int clk_div;
  172. u32 tim[5]; /* set by rfbi_convert_timings() */
  173. int converted;
  174. };
  175. void omap_rfbi_write_command(const void *buf, u32 len);
  176. void omap_rfbi_read_data(void *buf, u32 len);
  177. void omap_rfbi_write_data(const void *buf, u32 len);
  178. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  179. u16 x, u16 y,
  180. u16 w, u16 h);
  181. int omap_rfbi_enable_te(bool enable, unsigned line);
  182. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  183. unsigned hs_pulse_time, unsigned vs_pulse_time,
  184. int hs_pol_inv, int vs_pol_inv, int extif_div);
  185. /* DSI */
  186. void dsi_bus_lock(struct omap_dss_device *dssdev);
  187. void dsi_bus_unlock(struct omap_dss_device *dssdev);
  188. int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  189. int len);
  190. int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel,
  191. u8 dcs_cmd);
  192. int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  193. u8 param);
  194. int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
  195. u8 *data, int len);
  196. int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  197. u8 *buf, int buflen);
  198. int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  199. u8 *data);
  200. int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  201. u8 *data1, u8 *data2);
  202. int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
  203. u16 len);
  204. int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
  205. int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
  206. /* Board specific data */
  207. struct omap_dss_board_info {
  208. int (*get_last_off_on_transaction_id)(struct device *dev);
  209. int num_devices;
  210. struct omap_dss_device **devices;
  211. struct omap_dss_device *default_device;
  212. void (*dsi_mux_pads)(bool enable);
  213. };
  214. #if defined(CONFIG_OMAP2_DSS_MODULE) || defined(CONFIG_OMAP2_DSS)
  215. /* Init with the board info */
  216. extern int omap_display_init(struct omap_dss_board_info *board_data);
  217. #else
  218. static inline int omap_display_init(struct omap_dss_board_info *board_data)
  219. {
  220. return 0;
  221. }
  222. #endif
  223. struct omap_display_platform_data {
  224. struct omap_dss_board_info *board_data;
  225. /* TODO: Additional members to be added when PM is considered */
  226. bool (*opt_clock_available)(const char *clk_role);
  227. };
  228. struct omap_video_timings {
  229. /* Unit: pixels */
  230. u16 x_res;
  231. /* Unit: pixels */
  232. u16 y_res;
  233. /* Unit: KHz */
  234. u32 pixel_clock;
  235. /* Unit: pixel clocks */
  236. u16 hsw; /* Horizontal synchronization pulse width */
  237. /* Unit: pixel clocks */
  238. u16 hfp; /* Horizontal front porch */
  239. /* Unit: pixel clocks */
  240. u16 hbp; /* Horizontal back porch */
  241. /* Unit: line clocks */
  242. u16 vsw; /* Vertical synchronization pulse width */
  243. /* Unit: line clocks */
  244. u16 vfp; /* Vertical front porch */
  245. /* Unit: line clocks */
  246. u16 vbp; /* Vertical back porch */
  247. };
  248. #ifdef CONFIG_OMAP2_DSS_VENC
  249. /* Hardcoded timings for tv modes. Venc only uses these to
  250. * identify the mode, and does not actually use the configs
  251. * itself. However, the configs should be something that
  252. * a normal monitor can also show */
  253. extern const struct omap_video_timings omap_dss_pal_timings;
  254. extern const struct omap_video_timings omap_dss_ntsc_timings;
  255. #endif
  256. struct omap_overlay_info {
  257. bool enabled;
  258. u32 paddr;
  259. void __iomem *vaddr;
  260. u16 screen_width;
  261. u16 width;
  262. u16 height;
  263. enum omap_color_mode color_mode;
  264. u8 rotation;
  265. enum omap_dss_rotation_type rotation_type;
  266. bool mirror;
  267. u16 pos_x;
  268. u16 pos_y;
  269. u16 out_width; /* if 0, out_width == width */
  270. u16 out_height; /* if 0, out_height == height */
  271. u8 global_alpha;
  272. u8 pre_mult_alpha;
  273. };
  274. struct omap_overlay {
  275. struct kobject kobj;
  276. struct list_head list;
  277. /* static fields */
  278. const char *name;
  279. int id;
  280. enum omap_color_mode supported_modes;
  281. enum omap_overlay_caps caps;
  282. /* dynamic fields */
  283. struct omap_overlay_manager *manager;
  284. struct omap_overlay_info info;
  285. /* if true, info has been changed, but not applied() yet */
  286. bool info_dirty;
  287. int (*set_manager)(struct omap_overlay *ovl,
  288. struct omap_overlay_manager *mgr);
  289. int (*unset_manager)(struct omap_overlay *ovl);
  290. int (*set_overlay_info)(struct omap_overlay *ovl,
  291. struct omap_overlay_info *info);
  292. void (*get_overlay_info)(struct omap_overlay *ovl,
  293. struct omap_overlay_info *info);
  294. int (*wait_for_go)(struct omap_overlay *ovl);
  295. };
  296. struct omap_overlay_manager_info {
  297. u32 default_color;
  298. enum omap_dss_trans_key_type trans_key_type;
  299. u32 trans_key;
  300. bool trans_enabled;
  301. bool alpha_enabled;
  302. };
  303. struct omap_overlay_manager {
  304. struct kobject kobj;
  305. struct list_head list;
  306. /* static fields */
  307. const char *name;
  308. int id;
  309. enum omap_overlay_manager_caps caps;
  310. int num_overlays;
  311. struct omap_overlay **overlays;
  312. enum omap_display_type supported_displays;
  313. /* dynamic fields */
  314. struct omap_dss_device *device;
  315. struct omap_overlay_manager_info info;
  316. bool device_changed;
  317. /* if true, info has been changed but not applied() yet */
  318. bool info_dirty;
  319. int (*set_device)(struct omap_overlay_manager *mgr,
  320. struct omap_dss_device *dssdev);
  321. int (*unset_device)(struct omap_overlay_manager *mgr);
  322. int (*set_manager_info)(struct omap_overlay_manager *mgr,
  323. struct omap_overlay_manager_info *info);
  324. void (*get_manager_info)(struct omap_overlay_manager *mgr,
  325. struct omap_overlay_manager_info *info);
  326. int (*apply)(struct omap_overlay_manager *mgr);
  327. int (*wait_for_go)(struct omap_overlay_manager *mgr);
  328. int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
  329. int (*enable)(struct omap_overlay_manager *mgr);
  330. int (*disable)(struct omap_overlay_manager *mgr);
  331. };
  332. struct omap_dss_device {
  333. struct device dev;
  334. enum omap_display_type type;
  335. enum omap_channel channel;
  336. union {
  337. struct {
  338. u8 data_lines;
  339. } dpi;
  340. struct {
  341. u8 channel;
  342. u8 data_lines;
  343. } rfbi;
  344. struct {
  345. u8 datapairs;
  346. } sdi;
  347. struct {
  348. u8 clk_lane;
  349. u8 clk_pol;
  350. u8 data1_lane;
  351. u8 data1_pol;
  352. u8 data2_lane;
  353. u8 data2_pol;
  354. int module;
  355. bool ext_te;
  356. u8 ext_te_gpio;
  357. } dsi;
  358. struct {
  359. enum omap_dss_venc_type type;
  360. bool invert_polarity;
  361. } venc;
  362. } phy;
  363. struct {
  364. struct {
  365. struct {
  366. u16 lck_div;
  367. u16 pck_div;
  368. enum omap_dss_clk_source lcd_clk_src;
  369. } channel;
  370. enum omap_dss_clk_source dispc_fclk_src;
  371. } dispc;
  372. struct {
  373. u16 regn;
  374. u16 regm;
  375. u16 regm_dispc;
  376. u16 regm_dsi;
  377. u16 lp_clk_div;
  378. enum omap_dss_clk_source dsi_fclk_src;
  379. } dsi;
  380. struct {
  381. u16 regn;
  382. u16 regm2;
  383. } hdmi;
  384. } clocks;
  385. struct {
  386. struct omap_video_timings timings;
  387. int acbi; /* ac-bias pin transitions per interrupt */
  388. /* Unit: line clocks */
  389. int acb; /* ac-bias pin frequency */
  390. enum omap_panel_config config;
  391. } panel;
  392. struct {
  393. u8 pixel_size;
  394. struct rfbi_timings rfbi_timings;
  395. } ctrl;
  396. int reset_gpio;
  397. int max_backlight_level;
  398. const char *name;
  399. /* used to match device to driver */
  400. const char *driver_name;
  401. void *data;
  402. struct omap_dss_driver *driver;
  403. /* helper variable for driver suspend/resume */
  404. bool activate_after_resume;
  405. enum omap_display_caps caps;
  406. struct omap_overlay_manager *manager;
  407. enum omap_dss_display_state state;
  408. /* platform specific */
  409. int (*platform_enable)(struct omap_dss_device *dssdev);
  410. void (*platform_disable)(struct omap_dss_device *dssdev);
  411. int (*set_backlight)(struct omap_dss_device *dssdev, int level);
  412. int (*get_backlight)(struct omap_dss_device *dssdev);
  413. };
  414. struct omap_dss_driver {
  415. struct device_driver driver;
  416. int (*probe)(struct omap_dss_device *);
  417. void (*remove)(struct omap_dss_device *);
  418. int (*enable)(struct omap_dss_device *display);
  419. void (*disable)(struct omap_dss_device *display);
  420. int (*suspend)(struct omap_dss_device *display);
  421. int (*resume)(struct omap_dss_device *display);
  422. int (*run_test)(struct omap_dss_device *display, int test);
  423. int (*set_update_mode)(struct omap_dss_device *dssdev,
  424. enum omap_dss_update_mode);
  425. enum omap_dss_update_mode (*get_update_mode)(
  426. struct omap_dss_device *dssdev);
  427. int (*update)(struct omap_dss_device *dssdev,
  428. u16 x, u16 y, u16 w, u16 h);
  429. int (*sync)(struct omap_dss_device *dssdev);
  430. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  431. int (*get_te)(struct omap_dss_device *dssdev);
  432. u8 (*get_rotate)(struct omap_dss_device *dssdev);
  433. int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
  434. bool (*get_mirror)(struct omap_dss_device *dssdev);
  435. int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
  436. int (*memory_read)(struct omap_dss_device *dssdev,
  437. void *buf, size_t size,
  438. u16 x, u16 y, u16 w, u16 h);
  439. void (*get_resolution)(struct omap_dss_device *dssdev,
  440. u16 *xres, u16 *yres);
  441. void (*get_dimensions)(struct omap_dss_device *dssdev,
  442. u32 *width, u32 *height);
  443. int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
  444. int (*check_timings)(struct omap_dss_device *dssdev,
  445. struct omap_video_timings *timings);
  446. void (*set_timings)(struct omap_dss_device *dssdev,
  447. struct omap_video_timings *timings);
  448. void (*get_timings)(struct omap_dss_device *dssdev,
  449. struct omap_video_timings *timings);
  450. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  451. u32 (*get_wss)(struct omap_dss_device *dssdev);
  452. };
  453. int omap_dss_register_driver(struct omap_dss_driver *);
  454. void omap_dss_unregister_driver(struct omap_dss_driver *);
  455. void omap_dss_get_device(struct omap_dss_device *dssdev);
  456. void omap_dss_put_device(struct omap_dss_device *dssdev);
  457. #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
  458. struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
  459. struct omap_dss_device *omap_dss_find_device(void *data,
  460. int (*match)(struct omap_dss_device *dssdev, void *data));
  461. int omap_dss_start_device(struct omap_dss_device *dssdev);
  462. void omap_dss_stop_device(struct omap_dss_device *dssdev);
  463. int omap_dss_get_num_overlay_managers(void);
  464. struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
  465. int omap_dss_get_num_overlays(void);
  466. struct omap_overlay *omap_dss_get_overlay(int num);
  467. void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
  468. u16 *xres, u16 *yres);
  469. int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
  470. typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
  471. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  472. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  473. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
  474. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  475. unsigned long timeout);
  476. #define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
  477. #define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
  478. void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
  479. bool enable);
  480. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
  481. int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
  482. u16 *x, u16 *y, u16 *w, u16 *h,
  483. bool enlarge_update_area);
  484. int omap_dsi_update(struct omap_dss_device *dssdev,
  485. int channel,
  486. u16 x, u16 y, u16 w, u16 h,
  487. void (*callback)(int, void *), void *data);
  488. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
  489. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
  490. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
  491. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
  492. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
  493. bool disconnect_lanes, bool enter_ulps);
  494. int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
  495. void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
  496. void dpi_set_timings(struct omap_dss_device *dssdev,
  497. struct omap_video_timings *timings);
  498. int dpi_check_timings(struct omap_dss_device *dssdev,
  499. struct omap_video_timings *timings);
  500. int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
  501. void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
  502. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
  503. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
  504. int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
  505. u16 *x, u16 *y, u16 *w, u16 *h);
  506. int omap_rfbi_update(struct omap_dss_device *dssdev,
  507. u16 x, u16 y, u16 w, u16 h,
  508. void (*callback)(void *), void *data);
  509. #endif