qla_nx.c 114 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <linux/ratelimit.h>
  11. #include <linux/vmalloc.h>
  12. #include <scsi/scsi_tcq.h>
  13. #define MASK(n) ((1ULL<<(n))-1)
  14. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  17. ((addr >> 25) & 0x3ff))
  18. #define MS_WIN(addr) (addr & 0x0ffc0000)
  19. #define QLA82XX_PCI_MN_2M (0)
  20. #define QLA82XX_PCI_MS_2M (0x80000)
  21. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  22. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  23. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  24. #define BLOCK_PROTECT_BITS 0x0F
  25. /* CRB window related */
  26. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  27. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  28. #define CRB_WINDOW_2M (0x130060)
  29. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  30. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  31. ((off) & 0xf0000))
  32. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  33. #define CRB_INDIRECT_2M (0x1e0000UL)
  34. #define MAX_CRB_XFORM 60
  35. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  36. static int qla82xx_crb_table_initialized;
  37. #define qla82xx_crb_addr_transform(name) \
  38. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  39. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  40. static void qla82xx_crb_addr_transform_setup(void)
  41. {
  42. qla82xx_crb_addr_transform(XDMA);
  43. qla82xx_crb_addr_transform(TIMR);
  44. qla82xx_crb_addr_transform(SRE);
  45. qla82xx_crb_addr_transform(SQN3);
  46. qla82xx_crb_addr_transform(SQN2);
  47. qla82xx_crb_addr_transform(SQN1);
  48. qla82xx_crb_addr_transform(SQN0);
  49. qla82xx_crb_addr_transform(SQS3);
  50. qla82xx_crb_addr_transform(SQS2);
  51. qla82xx_crb_addr_transform(SQS1);
  52. qla82xx_crb_addr_transform(SQS0);
  53. qla82xx_crb_addr_transform(RPMX7);
  54. qla82xx_crb_addr_transform(RPMX6);
  55. qla82xx_crb_addr_transform(RPMX5);
  56. qla82xx_crb_addr_transform(RPMX4);
  57. qla82xx_crb_addr_transform(RPMX3);
  58. qla82xx_crb_addr_transform(RPMX2);
  59. qla82xx_crb_addr_transform(RPMX1);
  60. qla82xx_crb_addr_transform(RPMX0);
  61. qla82xx_crb_addr_transform(ROMUSB);
  62. qla82xx_crb_addr_transform(SN);
  63. qla82xx_crb_addr_transform(QMN);
  64. qla82xx_crb_addr_transform(QMS);
  65. qla82xx_crb_addr_transform(PGNI);
  66. qla82xx_crb_addr_transform(PGND);
  67. qla82xx_crb_addr_transform(PGN3);
  68. qla82xx_crb_addr_transform(PGN2);
  69. qla82xx_crb_addr_transform(PGN1);
  70. qla82xx_crb_addr_transform(PGN0);
  71. qla82xx_crb_addr_transform(PGSI);
  72. qla82xx_crb_addr_transform(PGSD);
  73. qla82xx_crb_addr_transform(PGS3);
  74. qla82xx_crb_addr_transform(PGS2);
  75. qla82xx_crb_addr_transform(PGS1);
  76. qla82xx_crb_addr_transform(PGS0);
  77. qla82xx_crb_addr_transform(PS);
  78. qla82xx_crb_addr_transform(PH);
  79. qla82xx_crb_addr_transform(NIU);
  80. qla82xx_crb_addr_transform(I2Q);
  81. qla82xx_crb_addr_transform(EG);
  82. qla82xx_crb_addr_transform(MN);
  83. qla82xx_crb_addr_transform(MS);
  84. qla82xx_crb_addr_transform(CAS2);
  85. qla82xx_crb_addr_transform(CAS1);
  86. qla82xx_crb_addr_transform(CAS0);
  87. qla82xx_crb_addr_transform(CAM);
  88. qla82xx_crb_addr_transform(C2C1);
  89. qla82xx_crb_addr_transform(C2C0);
  90. qla82xx_crb_addr_transform(SMB);
  91. qla82xx_crb_addr_transform(OCM0);
  92. /*
  93. * Used only in P3 just define it for P2 also.
  94. */
  95. qla82xx_crb_addr_transform(I2C0);
  96. qla82xx_crb_table_initialized = 1;
  97. }
  98. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  99. {{{0, 0, 0, 0} } },
  100. {{{1, 0x0100000, 0x0102000, 0x120000},
  101. {1, 0x0110000, 0x0120000, 0x130000},
  102. {1, 0x0120000, 0x0122000, 0x124000},
  103. {1, 0x0130000, 0x0132000, 0x126000},
  104. {1, 0x0140000, 0x0142000, 0x128000},
  105. {1, 0x0150000, 0x0152000, 0x12a000},
  106. {1, 0x0160000, 0x0170000, 0x110000},
  107. {1, 0x0170000, 0x0172000, 0x12e000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x01e0000, 0x01e0800, 0x122000},
  115. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  116. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  117. {{{0, 0, 0, 0} } },
  118. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  119. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  120. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  121. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  122. {{{1, 0x0800000, 0x0802000, 0x170000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  138. {{{1, 0x0900000, 0x0902000, 0x174000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  154. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  170. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  186. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  187. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  188. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  189. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  190. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  191. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  192. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  193. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  194. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  195. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  196. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{0, 0, 0, 0} } },
  201. {{{0, 0, 0, 0} } },
  202. {{{0, 0, 0, 0} } },
  203. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  204. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  205. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  206. {{{0} } },
  207. {{{1, 0x2100000, 0x2102000, 0x120000},
  208. {1, 0x2110000, 0x2120000, 0x130000},
  209. {1, 0x2120000, 0x2122000, 0x124000},
  210. {1, 0x2130000, 0x2132000, 0x126000},
  211. {1, 0x2140000, 0x2142000, 0x128000},
  212. {1, 0x2150000, 0x2152000, 0x12a000},
  213. {1, 0x2160000, 0x2170000, 0x110000},
  214. {1, 0x2170000, 0x2172000, 0x12e000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000} } },
  223. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{0} } },
  227. {{{0} } },
  228. {{{0} } },
  229. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  230. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  231. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  232. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  233. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  234. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  235. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  236. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  237. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  238. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  239. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  240. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  241. {{{0} } },
  242. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  243. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  244. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  245. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  246. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  247. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  248. {{{0} } },
  249. {{{0} } },
  250. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  251. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  252. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  253. };
  254. /*
  255. * top 12 bits of crb internal address (hub, agent)
  256. */
  257. static unsigned qla82xx_crb_hub_agt[64] = {
  258. 0,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  262. 0,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  285. 0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  290. 0,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  292. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  293. 0,
  294. 0,
  295. 0,
  296. 0,
  297. 0,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  299. 0,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  310. 0,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  315. 0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  319. 0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  321. 0,
  322. };
  323. /* Device states */
  324. static char *q_dev_state[] = {
  325. "Unknown",
  326. "Cold",
  327. "Initializing",
  328. "Ready",
  329. "Need Reset",
  330. "Need Quiescent",
  331. "Failed",
  332. "Quiescent",
  333. };
  334. char *qdev_state(uint32_t dev_state)
  335. {
  336. return q_dev_state[dev_state];
  337. }
  338. /*
  339. * In: 'off' is offset from CRB space in 128M pci map
  340. * Out: 'off' is 2M pci map addr
  341. * side effect: lock crb window
  342. */
  343. static void
  344. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  345. {
  346. u32 win_read;
  347. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  348. ha->crb_win = CRB_HI(*off);
  349. writel(ha->crb_win,
  350. (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  351. /* Read back value to make sure write has gone through before trying
  352. * to use it.
  353. */
  354. win_read = RD_REG_DWORD((void __iomem *)
  355. (CRB_WINDOW_2M + ha->nx_pcibase));
  356. if (win_read != ha->crb_win) {
  357. ql_dbg(ql_dbg_p3p, vha, 0xb000,
  358. "%s: Written crbwin (0x%x) "
  359. "!= Read crbwin (0x%x), off=0x%lx.\n",
  360. __func__, ha->crb_win, win_read, *off);
  361. }
  362. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  363. }
  364. static inline unsigned long
  365. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  366. {
  367. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  368. /* See if we are currently pointing to the region we want to use next */
  369. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  370. /* No need to change window. PCIX and PCIEregs are in both
  371. * regs are in both windows.
  372. */
  373. return off;
  374. }
  375. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  376. /* We are in first CRB window */
  377. if (ha->curr_window != 0)
  378. WARN_ON(1);
  379. return off;
  380. }
  381. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  382. /* We are in second CRB window */
  383. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  384. if (ha->curr_window != 1)
  385. return off;
  386. /* We are in the QM or direct access
  387. * register region - do nothing
  388. */
  389. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  390. (off < QLA82XX_PCI_CAMQM_MAX))
  391. return off;
  392. }
  393. /* strange address given */
  394. ql_dbg(ql_dbg_p3p, vha, 0xb001,
  395. "%s: Warning: unm_nic_pci_set_crbwindow "
  396. "called with an unknown address(%llx).\n",
  397. QLA2XXX_DRIVER_NAME, off);
  398. return off;
  399. }
  400. static int
  401. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  402. {
  403. struct crb_128M_2M_sub_block_map *m;
  404. if (*off >= QLA82XX_CRB_MAX)
  405. return -1;
  406. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  407. *off = (*off - QLA82XX_PCI_CAMQM) +
  408. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  409. return 0;
  410. }
  411. if (*off < QLA82XX_PCI_CRBSPACE)
  412. return -1;
  413. *off -= QLA82XX_PCI_CRBSPACE;
  414. /* Try direct map */
  415. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  416. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  417. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  418. return 0;
  419. }
  420. /* Not in direct map, use crb window */
  421. return 1;
  422. }
  423. #define CRB_WIN_LOCK_TIMEOUT 100000000
  424. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  425. {
  426. int done = 0, timeout = 0;
  427. while (!done) {
  428. /* acquire semaphore3 from PCI HW block */
  429. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  430. if (done == 1)
  431. break;
  432. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  433. return -1;
  434. timeout++;
  435. }
  436. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  437. return 0;
  438. }
  439. int
  440. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  441. {
  442. unsigned long flags = 0;
  443. int rv;
  444. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  445. BUG_ON(rv == -1);
  446. if (rv == 1) {
  447. write_lock_irqsave(&ha->hw_lock, flags);
  448. qla82xx_crb_win_lock(ha);
  449. qla82xx_pci_set_crbwindow_2M(ha, &off);
  450. }
  451. writel(data, (void __iomem *)off);
  452. if (rv == 1) {
  453. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  454. write_unlock_irqrestore(&ha->hw_lock, flags);
  455. }
  456. return 0;
  457. }
  458. int
  459. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  460. {
  461. unsigned long flags = 0;
  462. int rv;
  463. u32 data;
  464. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  465. BUG_ON(rv == -1);
  466. if (rv == 1) {
  467. write_lock_irqsave(&ha->hw_lock, flags);
  468. qla82xx_crb_win_lock(ha);
  469. qla82xx_pci_set_crbwindow_2M(ha, &off);
  470. }
  471. data = RD_REG_DWORD((void __iomem *)off);
  472. if (rv == 1) {
  473. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  474. write_unlock_irqrestore(&ha->hw_lock, flags);
  475. }
  476. return data;
  477. }
  478. #define IDC_LOCK_TIMEOUT 100000000
  479. int qla82xx_idc_lock(struct qla_hw_data *ha)
  480. {
  481. int i;
  482. int done = 0, timeout = 0;
  483. while (!done) {
  484. /* acquire semaphore5 from PCI HW block */
  485. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  486. if (done == 1)
  487. break;
  488. if (timeout >= IDC_LOCK_TIMEOUT)
  489. return -1;
  490. timeout++;
  491. /* Yield CPU */
  492. if (!in_interrupt())
  493. schedule();
  494. else {
  495. for (i = 0; i < 20; i++)
  496. cpu_relax();
  497. }
  498. }
  499. return 0;
  500. }
  501. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  502. {
  503. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  504. }
  505. /* PCI Windowing for DDR regions. */
  506. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  507. (((addr) <= (high)) && ((addr) >= (low)))
  508. /*
  509. * check memory access boundary.
  510. * used by test agent. support ddr access only for now
  511. */
  512. static unsigned long
  513. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  514. unsigned long long addr, int size)
  515. {
  516. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  517. QLA82XX_ADDR_DDR_NET_MAX) ||
  518. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  519. QLA82XX_ADDR_DDR_NET_MAX) ||
  520. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  521. return 0;
  522. else
  523. return 1;
  524. }
  525. static int qla82xx_pci_set_window_warning_count;
  526. static unsigned long
  527. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  528. {
  529. int window;
  530. u32 win_read;
  531. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  532. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  533. QLA82XX_ADDR_DDR_NET_MAX)) {
  534. /* DDR network side */
  535. window = MN_WIN(addr);
  536. ha->ddr_mn_window = window;
  537. qla82xx_wr_32(ha,
  538. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  539. win_read = qla82xx_rd_32(ha,
  540. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  541. if ((win_read << 17) != window) {
  542. ql_dbg(ql_dbg_p3p, vha, 0xb003,
  543. "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
  544. __func__, window, win_read);
  545. }
  546. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  547. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  548. QLA82XX_ADDR_OCM0_MAX)) {
  549. unsigned int temp1;
  550. if ((addr & 0x00ff800) == 0xff800) {
  551. ql_log(ql_log_warn, vha, 0xb004,
  552. "%s: QM access not handled.\n", __func__);
  553. addr = -1UL;
  554. }
  555. window = OCM_WIN(addr);
  556. ha->ddr_mn_window = window;
  557. qla82xx_wr_32(ha,
  558. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  559. win_read = qla82xx_rd_32(ha,
  560. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  561. temp1 = ((window & 0x1FF) << 7) |
  562. ((window & 0x0FFFE0000) >> 17);
  563. if (win_read != temp1) {
  564. ql_log(ql_log_warn, vha, 0xb005,
  565. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
  566. __func__, temp1, win_read);
  567. }
  568. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  569. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  570. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  571. /* QDR network side */
  572. window = MS_WIN(addr);
  573. ha->qdr_sn_window = window;
  574. qla82xx_wr_32(ha,
  575. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  576. win_read = qla82xx_rd_32(ha,
  577. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  578. if (win_read != window) {
  579. ql_log(ql_log_warn, vha, 0xb006,
  580. "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
  581. __func__, window, win_read);
  582. }
  583. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  584. } else {
  585. /*
  586. * peg gdb frequently accesses memory that doesn't exist,
  587. * this limits the chit chat so debugging isn't slowed down.
  588. */
  589. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  590. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  591. ql_log(ql_log_warn, vha, 0xb007,
  592. "%s: Warning:%s Unknown address range!.\n",
  593. __func__, QLA2XXX_DRIVER_NAME);
  594. }
  595. addr = -1UL;
  596. }
  597. return addr;
  598. }
  599. /* check if address is in the same windows as the previous access */
  600. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  601. unsigned long long addr)
  602. {
  603. int window;
  604. unsigned long long qdr_max;
  605. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  606. /* DDR network side */
  607. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  608. QLA82XX_ADDR_DDR_NET_MAX))
  609. BUG();
  610. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  611. QLA82XX_ADDR_OCM0_MAX))
  612. return 1;
  613. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  614. QLA82XX_ADDR_OCM1_MAX))
  615. return 1;
  616. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  617. /* QDR network side */
  618. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  619. if (ha->qdr_sn_window == window)
  620. return 1;
  621. }
  622. return 0;
  623. }
  624. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  625. u64 off, void *data, int size)
  626. {
  627. unsigned long flags;
  628. void __iomem *addr = NULL;
  629. int ret = 0;
  630. u64 start;
  631. uint8_t __iomem *mem_ptr = NULL;
  632. unsigned long mem_base;
  633. unsigned long mem_page;
  634. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  635. write_lock_irqsave(&ha->hw_lock, flags);
  636. /*
  637. * If attempting to access unknown address or straddle hw windows,
  638. * do not access.
  639. */
  640. start = qla82xx_pci_set_window(ha, off);
  641. if ((start == -1UL) ||
  642. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  643. write_unlock_irqrestore(&ha->hw_lock, flags);
  644. ql_log(ql_log_fatal, vha, 0xb008,
  645. "%s out of bound pci memory "
  646. "access, offset is 0x%llx.\n",
  647. QLA2XXX_DRIVER_NAME, off);
  648. return -1;
  649. }
  650. write_unlock_irqrestore(&ha->hw_lock, flags);
  651. mem_base = pci_resource_start(ha->pdev, 0);
  652. mem_page = start & PAGE_MASK;
  653. /* Map two pages whenever user tries to access addresses in two
  654. * consecutive pages.
  655. */
  656. if (mem_page != ((start + size - 1) & PAGE_MASK))
  657. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  658. else
  659. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  660. if (mem_ptr == NULL) {
  661. *(u8 *)data = 0;
  662. return -1;
  663. }
  664. addr = mem_ptr;
  665. addr += start & (PAGE_SIZE - 1);
  666. write_lock_irqsave(&ha->hw_lock, flags);
  667. switch (size) {
  668. case 1:
  669. *(u8 *)data = readb(addr);
  670. break;
  671. case 2:
  672. *(u16 *)data = readw(addr);
  673. break;
  674. case 4:
  675. *(u32 *)data = readl(addr);
  676. break;
  677. case 8:
  678. *(u64 *)data = readq(addr);
  679. break;
  680. default:
  681. ret = -1;
  682. break;
  683. }
  684. write_unlock_irqrestore(&ha->hw_lock, flags);
  685. if (mem_ptr)
  686. iounmap(mem_ptr);
  687. return ret;
  688. }
  689. static int
  690. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  691. u64 off, void *data, int size)
  692. {
  693. unsigned long flags;
  694. void __iomem *addr = NULL;
  695. int ret = 0;
  696. u64 start;
  697. uint8_t __iomem *mem_ptr = NULL;
  698. unsigned long mem_base;
  699. unsigned long mem_page;
  700. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  701. write_lock_irqsave(&ha->hw_lock, flags);
  702. /*
  703. * If attempting to access unknown address or straddle hw windows,
  704. * do not access.
  705. */
  706. start = qla82xx_pci_set_window(ha, off);
  707. if ((start == -1UL) ||
  708. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  709. write_unlock_irqrestore(&ha->hw_lock, flags);
  710. ql_log(ql_log_fatal, vha, 0xb009,
  711. "%s out of bount memory "
  712. "access, offset is 0x%llx.\n",
  713. QLA2XXX_DRIVER_NAME, off);
  714. return -1;
  715. }
  716. write_unlock_irqrestore(&ha->hw_lock, flags);
  717. mem_base = pci_resource_start(ha->pdev, 0);
  718. mem_page = start & PAGE_MASK;
  719. /* Map two pages whenever user tries to access addresses in two
  720. * consecutive pages.
  721. */
  722. if (mem_page != ((start + size - 1) & PAGE_MASK))
  723. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  724. else
  725. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  726. if (mem_ptr == NULL)
  727. return -1;
  728. addr = mem_ptr;
  729. addr += start & (PAGE_SIZE - 1);
  730. write_lock_irqsave(&ha->hw_lock, flags);
  731. switch (size) {
  732. case 1:
  733. writeb(*(u8 *)data, addr);
  734. break;
  735. case 2:
  736. writew(*(u16 *)data, addr);
  737. break;
  738. case 4:
  739. writel(*(u32 *)data, addr);
  740. break;
  741. case 8:
  742. writeq(*(u64 *)data, addr);
  743. break;
  744. default:
  745. ret = -1;
  746. break;
  747. }
  748. write_unlock_irqrestore(&ha->hw_lock, flags);
  749. if (mem_ptr)
  750. iounmap(mem_ptr);
  751. return ret;
  752. }
  753. #define MTU_FUDGE_FACTOR 100
  754. static unsigned long
  755. qla82xx_decode_crb_addr(unsigned long addr)
  756. {
  757. int i;
  758. unsigned long base_addr, offset, pci_base;
  759. if (!qla82xx_crb_table_initialized)
  760. qla82xx_crb_addr_transform_setup();
  761. pci_base = ADDR_ERROR;
  762. base_addr = addr & 0xfff00000;
  763. offset = addr & 0x000fffff;
  764. for (i = 0; i < MAX_CRB_XFORM; i++) {
  765. if (crb_addr_xform[i] == base_addr) {
  766. pci_base = i << 20;
  767. break;
  768. }
  769. }
  770. if (pci_base == ADDR_ERROR)
  771. return pci_base;
  772. return pci_base + offset;
  773. }
  774. static long rom_max_timeout = 100;
  775. static long qla82xx_rom_lock_timeout = 100;
  776. static int
  777. qla82xx_rom_lock(struct qla_hw_data *ha)
  778. {
  779. int done = 0, timeout = 0;
  780. while (!done) {
  781. /* acquire semaphore2 from PCI HW block */
  782. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  783. if (done == 1)
  784. break;
  785. if (timeout >= qla82xx_rom_lock_timeout)
  786. return -1;
  787. timeout++;
  788. }
  789. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  790. return 0;
  791. }
  792. static void
  793. qla82xx_rom_unlock(struct qla_hw_data *ha)
  794. {
  795. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  796. }
  797. static int
  798. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  799. {
  800. long timeout = 0;
  801. long done = 0 ;
  802. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  803. while (done == 0) {
  804. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  805. done &= 4;
  806. timeout++;
  807. if (timeout >= rom_max_timeout) {
  808. ql_dbg(ql_dbg_p3p, vha, 0xb00a,
  809. "%s: Timeout reached waiting for rom busy.\n",
  810. QLA2XXX_DRIVER_NAME);
  811. return -1;
  812. }
  813. }
  814. return 0;
  815. }
  816. static int
  817. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  818. {
  819. long timeout = 0;
  820. long done = 0 ;
  821. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  822. while (done == 0) {
  823. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  824. done &= 2;
  825. timeout++;
  826. if (timeout >= rom_max_timeout) {
  827. ql_dbg(ql_dbg_p3p, vha, 0xb00b,
  828. "%s: Timeout reached waiting for rom done.\n",
  829. QLA2XXX_DRIVER_NAME);
  830. return -1;
  831. }
  832. }
  833. return 0;
  834. }
  835. static int
  836. qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag)
  837. {
  838. uint32_t off_value, rval = 0;
  839. WRT_REG_DWORD((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase),
  840. (off & 0xFFFF0000));
  841. /* Read back value to make sure write has gone through */
  842. RD_REG_DWORD((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  843. off_value = (off & 0x0000FFFF);
  844. if (flag)
  845. WRT_REG_DWORD((void __iomem *)
  846. (off_value + CRB_INDIRECT_2M + ha->nx_pcibase),
  847. data);
  848. else
  849. rval = RD_REG_DWORD((void __iomem *)
  850. (off_value + CRB_INDIRECT_2M + ha->nx_pcibase));
  851. return rval;
  852. }
  853. static int
  854. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  855. {
  856. /* Dword reads to flash. */
  857. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1);
  858. *valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE +
  859. (addr & 0x0000FFFF), 0, 0);
  860. return 0;
  861. }
  862. static int
  863. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  864. {
  865. int ret, loops = 0;
  866. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  867. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  868. udelay(100);
  869. schedule();
  870. loops++;
  871. }
  872. if (loops >= 50000) {
  873. ql_log(ql_log_fatal, vha, 0x00b9,
  874. "Failed to acquire SEM2 lock.\n");
  875. return -1;
  876. }
  877. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  878. qla82xx_rom_unlock(ha);
  879. return ret;
  880. }
  881. static int
  882. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  883. {
  884. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  885. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  886. qla82xx_wait_rom_busy(ha);
  887. if (qla82xx_wait_rom_done(ha)) {
  888. ql_log(ql_log_warn, vha, 0xb00c,
  889. "Error waiting for rom done.\n");
  890. return -1;
  891. }
  892. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  893. return 0;
  894. }
  895. static int
  896. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  897. {
  898. long timeout = 0;
  899. uint32_t done = 1 ;
  900. uint32_t val;
  901. int ret = 0;
  902. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  903. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  904. while ((done != 0) && (ret == 0)) {
  905. ret = qla82xx_read_status_reg(ha, &val);
  906. done = val & 1;
  907. timeout++;
  908. udelay(10);
  909. cond_resched();
  910. if (timeout >= 50000) {
  911. ql_log(ql_log_warn, vha, 0xb00d,
  912. "Timeout reached waiting for write finish.\n");
  913. return -1;
  914. }
  915. }
  916. return ret;
  917. }
  918. static int
  919. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  920. {
  921. uint32_t val;
  922. qla82xx_wait_rom_busy(ha);
  923. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  924. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  925. qla82xx_wait_rom_busy(ha);
  926. if (qla82xx_wait_rom_done(ha))
  927. return -1;
  928. if (qla82xx_read_status_reg(ha, &val) != 0)
  929. return -1;
  930. if ((val & 2) != 2)
  931. return -1;
  932. return 0;
  933. }
  934. static int
  935. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  936. {
  937. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  938. if (qla82xx_flash_set_write_enable(ha))
  939. return -1;
  940. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  941. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  942. if (qla82xx_wait_rom_done(ha)) {
  943. ql_log(ql_log_warn, vha, 0xb00e,
  944. "Error waiting for rom done.\n");
  945. return -1;
  946. }
  947. return qla82xx_flash_wait_write_finish(ha);
  948. }
  949. static int
  950. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  951. {
  952. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  953. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  954. if (qla82xx_wait_rom_done(ha)) {
  955. ql_log(ql_log_warn, vha, 0xb00f,
  956. "Error waiting for rom done.\n");
  957. return -1;
  958. }
  959. return 0;
  960. }
  961. static int
  962. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  963. {
  964. int loops = 0;
  965. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  966. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  967. udelay(100);
  968. cond_resched();
  969. loops++;
  970. }
  971. if (loops >= 50000) {
  972. ql_log(ql_log_warn, vha, 0xb010,
  973. "ROM lock failed.\n");
  974. return -1;
  975. }
  976. return 0;
  977. }
  978. static int
  979. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  980. uint32_t data)
  981. {
  982. int ret = 0;
  983. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  984. ret = ql82xx_rom_lock_d(ha);
  985. if (ret < 0) {
  986. ql_log(ql_log_warn, vha, 0xb011,
  987. "ROM lock failed.\n");
  988. return ret;
  989. }
  990. if (qla82xx_flash_set_write_enable(ha))
  991. goto done_write;
  992. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  993. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  994. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  995. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  996. qla82xx_wait_rom_busy(ha);
  997. if (qla82xx_wait_rom_done(ha)) {
  998. ql_log(ql_log_warn, vha, 0xb012,
  999. "Error waiting for rom done.\n");
  1000. ret = -1;
  1001. goto done_write;
  1002. }
  1003. ret = qla82xx_flash_wait_write_finish(ha);
  1004. done_write:
  1005. qla82xx_rom_unlock(ha);
  1006. return ret;
  1007. }
  1008. /* This routine does CRB initialize sequence
  1009. * to put the ISP into operational state
  1010. */
  1011. static int
  1012. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1013. {
  1014. int addr, val;
  1015. int i ;
  1016. struct crb_addr_pair *buf;
  1017. unsigned long off;
  1018. unsigned offset, n;
  1019. struct qla_hw_data *ha = vha->hw;
  1020. struct crb_addr_pair {
  1021. long addr;
  1022. long data;
  1023. };
  1024. /* Halt all the individual PEGs and other blocks of the ISP */
  1025. qla82xx_rom_lock(ha);
  1026. /* disable all I2Q */
  1027. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  1028. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  1029. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  1030. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  1031. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  1032. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  1033. /* disable all niu interrupts */
  1034. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  1035. /* disable xge rx/tx */
  1036. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1037. /* disable xg1 rx/tx */
  1038. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1039. /* disable sideband mac */
  1040. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1041. /* disable ap0 mac */
  1042. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1043. /* disable ap1 mac */
  1044. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1045. /* halt sre */
  1046. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1047. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1048. /* halt epg */
  1049. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1050. /* halt timers */
  1051. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1052. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1053. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1054. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1055. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1056. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1057. /* halt pegs */
  1058. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1059. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1060. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1061. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1062. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1063. msleep(20);
  1064. /* big hammer */
  1065. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1066. /* don't reset CAM block on reset */
  1067. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1068. else
  1069. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1070. qla82xx_rom_unlock(ha);
  1071. /* Read the signature value from the flash.
  1072. * Offset 0: Contain signature (0xcafecafe)
  1073. * Offset 4: Offset and number of addr/value pairs
  1074. * that present in CRB initialize sequence
  1075. */
  1076. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1077. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1078. ql_log(ql_log_fatal, vha, 0x006e,
  1079. "Error Reading crb_init area: n: %08x.\n", n);
  1080. return -1;
  1081. }
  1082. /* Offset in flash = lower 16 bits
  1083. * Number of entries = upper 16 bits
  1084. */
  1085. offset = n & 0xffffU;
  1086. n = (n >> 16) & 0xffffU;
  1087. /* number of addr/value pair should not exceed 1024 entries */
  1088. if (n >= 1024) {
  1089. ql_log(ql_log_fatal, vha, 0x0071,
  1090. "Card flash not initialized:n=0x%x.\n", n);
  1091. return -1;
  1092. }
  1093. ql_log(ql_log_info, vha, 0x0072,
  1094. "%d CRB init values found in ROM.\n", n);
  1095. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1096. if (buf == NULL) {
  1097. ql_log(ql_log_fatal, vha, 0x010c,
  1098. "Unable to allocate memory.\n");
  1099. return -1;
  1100. }
  1101. for (i = 0; i < n; i++) {
  1102. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1103. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1104. kfree(buf);
  1105. return -1;
  1106. }
  1107. buf[i].addr = addr;
  1108. buf[i].data = val;
  1109. }
  1110. for (i = 0; i < n; i++) {
  1111. /* Translate internal CRB initialization
  1112. * address to PCI bus address
  1113. */
  1114. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1115. QLA82XX_PCI_CRBSPACE;
  1116. /* Not all CRB addr/value pair to be written,
  1117. * some of them are skipped
  1118. */
  1119. /* skipping cold reboot MAGIC */
  1120. if (off == QLA82XX_CAM_RAM(0x1fc))
  1121. continue;
  1122. /* do not reset PCI */
  1123. if (off == (ROMUSB_GLB + 0xbc))
  1124. continue;
  1125. /* skip core clock, so that firmware can increase the clock */
  1126. if (off == (ROMUSB_GLB + 0xc8))
  1127. continue;
  1128. /* skip the function enable register */
  1129. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1130. continue;
  1131. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1132. continue;
  1133. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1134. continue;
  1135. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1136. continue;
  1137. if (off == ADDR_ERROR) {
  1138. ql_log(ql_log_fatal, vha, 0x0116,
  1139. "Unknow addr: 0x%08lx.\n", buf[i].addr);
  1140. continue;
  1141. }
  1142. qla82xx_wr_32(ha, off, buf[i].data);
  1143. /* ISP requires much bigger delay to settle down,
  1144. * else crb_window returns 0xffffffff
  1145. */
  1146. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1147. msleep(1000);
  1148. /* ISP requires millisec delay between
  1149. * successive CRB register updation
  1150. */
  1151. msleep(1);
  1152. }
  1153. kfree(buf);
  1154. /* Resetting the data and instruction cache */
  1155. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1156. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1157. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1158. /* Clear all protocol processing engines */
  1159. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1160. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1161. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1162. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1163. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1164. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1165. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1166. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1167. return 0;
  1168. }
  1169. static int
  1170. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1171. u64 off, void *data, int size)
  1172. {
  1173. int i, j, ret = 0, loop, sz[2], off0;
  1174. int scale, shift_amount, startword;
  1175. uint32_t temp;
  1176. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1177. /*
  1178. * If not MN, go check for MS or invalid.
  1179. */
  1180. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1181. mem_crb = QLA82XX_CRB_QDR_NET;
  1182. else {
  1183. mem_crb = QLA82XX_CRB_DDR_NET;
  1184. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1185. return qla82xx_pci_mem_write_direct(ha,
  1186. off, data, size);
  1187. }
  1188. off0 = off & 0x7;
  1189. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1190. sz[1] = size - sz[0];
  1191. off8 = off & 0xfffffff0;
  1192. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1193. shift_amount = 4;
  1194. scale = 2;
  1195. startword = (off & 0xf)/8;
  1196. for (i = 0; i < loop; i++) {
  1197. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1198. (i << shift_amount), &word[i * scale], 8))
  1199. return -1;
  1200. }
  1201. switch (size) {
  1202. case 1:
  1203. tmpw = *((uint8_t *)data);
  1204. break;
  1205. case 2:
  1206. tmpw = *((uint16_t *)data);
  1207. break;
  1208. case 4:
  1209. tmpw = *((uint32_t *)data);
  1210. break;
  1211. case 8:
  1212. default:
  1213. tmpw = *((uint64_t *)data);
  1214. break;
  1215. }
  1216. if (sz[0] == 8) {
  1217. word[startword] = tmpw;
  1218. } else {
  1219. word[startword] &=
  1220. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1221. word[startword] |= tmpw << (off0 * 8);
  1222. }
  1223. if (sz[1] != 0) {
  1224. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1225. word[startword+1] |= tmpw >> (sz[0] * 8);
  1226. }
  1227. for (i = 0; i < loop; i++) {
  1228. temp = off8 + (i << shift_amount);
  1229. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1230. temp = 0;
  1231. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1232. temp = word[i * scale] & 0xffffffff;
  1233. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1234. temp = (word[i * scale] >> 32) & 0xffffffff;
  1235. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1236. temp = word[i*scale + 1] & 0xffffffff;
  1237. qla82xx_wr_32(ha, mem_crb +
  1238. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1239. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1240. qla82xx_wr_32(ha, mem_crb +
  1241. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1242. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1243. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1244. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1245. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1246. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1247. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1248. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1249. break;
  1250. }
  1251. if (j >= MAX_CTL_CHECK) {
  1252. if (printk_ratelimit())
  1253. dev_err(&ha->pdev->dev,
  1254. "failed to write through agent.\n");
  1255. ret = -1;
  1256. break;
  1257. }
  1258. }
  1259. return ret;
  1260. }
  1261. static int
  1262. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1263. {
  1264. int i;
  1265. long size = 0;
  1266. long flashaddr = ha->flt_region_bootload << 2;
  1267. long memaddr = BOOTLD_START;
  1268. u64 data;
  1269. u32 high, low;
  1270. size = (IMAGE_START - BOOTLD_START) / 8;
  1271. for (i = 0; i < size; i++) {
  1272. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1273. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1274. return -1;
  1275. }
  1276. data = ((u64)high << 32) | low ;
  1277. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1278. flashaddr += 8;
  1279. memaddr += 8;
  1280. if (i % 0x1000 == 0)
  1281. msleep(1);
  1282. }
  1283. udelay(100);
  1284. read_lock(&ha->hw_lock);
  1285. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1286. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1287. read_unlock(&ha->hw_lock);
  1288. return 0;
  1289. }
  1290. int
  1291. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1292. u64 off, void *data, int size)
  1293. {
  1294. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1295. int shift_amount;
  1296. uint32_t temp;
  1297. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1298. /*
  1299. * If not MN, go check for MS or invalid.
  1300. */
  1301. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1302. mem_crb = QLA82XX_CRB_QDR_NET;
  1303. else {
  1304. mem_crb = QLA82XX_CRB_DDR_NET;
  1305. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1306. return qla82xx_pci_mem_read_direct(ha,
  1307. off, data, size);
  1308. }
  1309. off8 = off & 0xfffffff0;
  1310. off0[0] = off & 0xf;
  1311. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1312. shift_amount = 4;
  1313. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1314. off0[1] = 0;
  1315. sz[1] = size - sz[0];
  1316. for (i = 0; i < loop; i++) {
  1317. temp = off8 + (i << shift_amount);
  1318. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1319. temp = 0;
  1320. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1321. temp = MIU_TA_CTL_ENABLE;
  1322. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1323. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1324. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1325. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1326. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1327. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1328. break;
  1329. }
  1330. if (j >= MAX_CTL_CHECK) {
  1331. if (printk_ratelimit())
  1332. dev_err(&ha->pdev->dev,
  1333. "failed to read through agent.\n");
  1334. break;
  1335. }
  1336. start = off0[i] >> 2;
  1337. end = (off0[i] + sz[i] - 1) >> 2;
  1338. for (k = start; k <= end; k++) {
  1339. temp = qla82xx_rd_32(ha,
  1340. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1341. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1342. }
  1343. }
  1344. if (j >= MAX_CTL_CHECK)
  1345. return -1;
  1346. if ((off0[0] & 7) == 0) {
  1347. val = word[0];
  1348. } else {
  1349. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1350. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1351. }
  1352. switch (size) {
  1353. case 1:
  1354. *(uint8_t *)data = val;
  1355. break;
  1356. case 2:
  1357. *(uint16_t *)data = val;
  1358. break;
  1359. case 4:
  1360. *(uint32_t *)data = val;
  1361. break;
  1362. case 8:
  1363. *(uint64_t *)data = val;
  1364. break;
  1365. }
  1366. return 0;
  1367. }
  1368. static struct qla82xx_uri_table_desc *
  1369. qla82xx_get_table_desc(const u8 *unirom, int section)
  1370. {
  1371. uint32_t i;
  1372. struct qla82xx_uri_table_desc *directory =
  1373. (struct qla82xx_uri_table_desc *)&unirom[0];
  1374. __le32 offset;
  1375. __le32 tab_type;
  1376. __le32 entries = cpu_to_le32(directory->num_entries);
  1377. for (i = 0; i < entries; i++) {
  1378. offset = cpu_to_le32(directory->findex) +
  1379. (i * cpu_to_le32(directory->entry_size));
  1380. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1381. if (tab_type == section)
  1382. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1383. }
  1384. return NULL;
  1385. }
  1386. static struct qla82xx_uri_data_desc *
  1387. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1388. u32 section, u32 idx_offset)
  1389. {
  1390. const u8 *unirom = ha->hablob->fw->data;
  1391. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1392. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1393. __le32 offset;
  1394. tab_desc = qla82xx_get_table_desc(unirom, section);
  1395. if (!tab_desc)
  1396. return NULL;
  1397. offset = cpu_to_le32(tab_desc->findex) +
  1398. (cpu_to_le32(tab_desc->entry_size) * idx);
  1399. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1400. }
  1401. static u8 *
  1402. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1403. {
  1404. u32 offset = BOOTLD_START;
  1405. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1406. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1407. uri_desc = qla82xx_get_data_desc(ha,
  1408. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1409. if (uri_desc)
  1410. offset = cpu_to_le32(uri_desc->findex);
  1411. }
  1412. return (u8 *)&ha->hablob->fw->data[offset];
  1413. }
  1414. static __le32
  1415. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1416. {
  1417. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1418. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1419. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1420. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1421. if (uri_desc)
  1422. return cpu_to_le32(uri_desc->size);
  1423. }
  1424. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1425. }
  1426. static u8 *
  1427. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1428. {
  1429. u32 offset = IMAGE_START;
  1430. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1431. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1432. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1433. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1434. if (uri_desc)
  1435. offset = cpu_to_le32(uri_desc->findex);
  1436. }
  1437. return (u8 *)&ha->hablob->fw->data[offset];
  1438. }
  1439. /* PCI related functions */
  1440. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1441. {
  1442. unsigned long val = 0;
  1443. u32 control;
  1444. switch (region) {
  1445. case 0:
  1446. val = 0;
  1447. break;
  1448. case 1:
  1449. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1450. val = control + QLA82XX_MSIX_TBL_SPACE;
  1451. break;
  1452. }
  1453. return val;
  1454. }
  1455. int
  1456. qla82xx_iospace_config(struct qla_hw_data *ha)
  1457. {
  1458. uint32_t len = 0;
  1459. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1460. ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
  1461. "Failed to reserver selected regions.\n");
  1462. goto iospace_error_exit;
  1463. }
  1464. /* Use MMIO operations for all accesses. */
  1465. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1466. ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
  1467. "Region #0 not an MMIO resource, aborting.\n");
  1468. goto iospace_error_exit;
  1469. }
  1470. len = pci_resource_len(ha->pdev, 0);
  1471. ha->nx_pcibase =
  1472. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1473. if (!ha->nx_pcibase) {
  1474. ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
  1475. "Cannot remap pcibase MMIO, aborting.\n");
  1476. pci_release_regions(ha->pdev);
  1477. goto iospace_error_exit;
  1478. }
  1479. /* Mapping of IO base pointer */
  1480. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1481. 0xbc000 + (ha->pdev->devfn << 11));
  1482. if (!ql2xdbwr) {
  1483. ha->nxdb_wr_ptr =
  1484. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1485. (ha->pdev->devfn << 12)), 4);
  1486. if (!ha->nxdb_wr_ptr) {
  1487. ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
  1488. "Cannot remap MMIO, aborting.\n");
  1489. pci_release_regions(ha->pdev);
  1490. goto iospace_error_exit;
  1491. }
  1492. /* Mapping of IO base pointer,
  1493. * door bell read and write pointer
  1494. */
  1495. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1496. (ha->pdev->devfn * 8);
  1497. } else {
  1498. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1499. QLA82XX_CAMRAM_DB1 :
  1500. QLA82XX_CAMRAM_DB2);
  1501. }
  1502. ha->max_req_queues = ha->max_rsp_queues = 1;
  1503. ha->msix_count = ha->max_rsp_queues + 1;
  1504. ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
  1505. "nx_pci_base=%p iobase=%p "
  1506. "max_req_queues=%d msix_count=%d.\n",
  1507. (void *)ha->nx_pcibase, ha->iobase,
  1508. ha->max_req_queues, ha->msix_count);
  1509. ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
  1510. "nx_pci_base=%p iobase=%p "
  1511. "max_req_queues=%d msix_count=%d.\n",
  1512. (void *)ha->nx_pcibase, ha->iobase,
  1513. ha->max_req_queues, ha->msix_count);
  1514. return 0;
  1515. iospace_error_exit:
  1516. return -ENOMEM;
  1517. }
  1518. /* GS related functions */
  1519. /* Initialization related functions */
  1520. /**
  1521. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1522. * @ha: HA context
  1523. *
  1524. * Returns 0 on success.
  1525. */
  1526. int
  1527. qla82xx_pci_config(scsi_qla_host_t *vha)
  1528. {
  1529. struct qla_hw_data *ha = vha->hw;
  1530. int ret;
  1531. pci_set_master(ha->pdev);
  1532. ret = pci_set_mwi(ha->pdev);
  1533. ha->chip_revision = ha->pdev->revision;
  1534. ql_dbg(ql_dbg_init, vha, 0x0043,
  1535. "Chip revision:%d.\n",
  1536. ha->chip_revision);
  1537. return 0;
  1538. }
  1539. /**
  1540. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1541. * @ha: HA context
  1542. *
  1543. * Returns 0 on success.
  1544. */
  1545. void
  1546. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1547. {
  1548. struct qla_hw_data *ha = vha->hw;
  1549. ha->isp_ops->disable_intrs(ha);
  1550. }
  1551. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1552. {
  1553. struct qla_hw_data *ha = vha->hw;
  1554. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1555. struct init_cb_81xx *icb;
  1556. struct req_que *req = ha->req_q_map[0];
  1557. struct rsp_que *rsp = ha->rsp_q_map[0];
  1558. /* Setup ring parameters in initialization control block. */
  1559. icb = (struct init_cb_81xx *)ha->init_cb;
  1560. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1561. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1562. icb->request_q_length = cpu_to_le16(req->length);
  1563. icb->response_q_length = cpu_to_le16(rsp->length);
  1564. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1565. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1566. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1567. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1568. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1569. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1570. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1571. }
  1572. static int
  1573. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1574. {
  1575. u64 *ptr64;
  1576. u32 i, flashaddr, size;
  1577. __le64 data;
  1578. size = (IMAGE_START - BOOTLD_START) / 8;
  1579. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1580. flashaddr = BOOTLD_START;
  1581. for (i = 0; i < size; i++) {
  1582. data = cpu_to_le64(ptr64[i]);
  1583. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1584. return -EIO;
  1585. flashaddr += 8;
  1586. }
  1587. flashaddr = FLASH_ADDR_START;
  1588. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1589. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1590. for (i = 0; i < size; i++) {
  1591. data = cpu_to_le64(ptr64[i]);
  1592. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1593. return -EIO;
  1594. flashaddr += 8;
  1595. }
  1596. udelay(100);
  1597. /* Write a magic value to CAMRAM register
  1598. * at a specified offset to indicate
  1599. * that all data is written and
  1600. * ready for firmware to initialize.
  1601. */
  1602. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1603. read_lock(&ha->hw_lock);
  1604. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1605. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1606. read_unlock(&ha->hw_lock);
  1607. return 0;
  1608. }
  1609. static int
  1610. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1611. {
  1612. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1613. const uint8_t *unirom = ha->hablob->fw->data;
  1614. uint32_t i;
  1615. __le32 entries;
  1616. __le32 flags, file_chiprev, offset;
  1617. uint8_t chiprev = ha->chip_revision;
  1618. /* Hardcoding mn_present flag for P3P */
  1619. int mn_present = 0;
  1620. uint32_t flagbit;
  1621. ptab_desc = qla82xx_get_table_desc(unirom,
  1622. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1623. if (!ptab_desc)
  1624. return -1;
  1625. entries = cpu_to_le32(ptab_desc->num_entries);
  1626. for (i = 0; i < entries; i++) {
  1627. offset = cpu_to_le32(ptab_desc->findex) +
  1628. (i * cpu_to_le32(ptab_desc->entry_size));
  1629. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1630. QLA82XX_URI_FLAGS_OFF));
  1631. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1632. QLA82XX_URI_CHIP_REV_OFF));
  1633. flagbit = mn_present ? 1 : 2;
  1634. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1635. ha->file_prd_off = offset;
  1636. return 0;
  1637. }
  1638. }
  1639. return -1;
  1640. }
  1641. static int
  1642. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1643. {
  1644. __le32 val;
  1645. uint32_t min_size;
  1646. struct qla_hw_data *ha = vha->hw;
  1647. const struct firmware *fw = ha->hablob->fw;
  1648. ha->fw_type = fw_type;
  1649. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1650. if (qla82xx_set_product_offset(ha))
  1651. return -EINVAL;
  1652. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1653. } else {
  1654. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1655. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1656. return -EINVAL;
  1657. min_size = QLA82XX_FW_MIN_SIZE;
  1658. }
  1659. if (fw->size < min_size)
  1660. return -EINVAL;
  1661. return 0;
  1662. }
  1663. static int
  1664. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1665. {
  1666. u32 val = 0;
  1667. int retries = 60;
  1668. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1669. do {
  1670. read_lock(&ha->hw_lock);
  1671. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1672. read_unlock(&ha->hw_lock);
  1673. switch (val) {
  1674. case PHAN_INITIALIZE_COMPLETE:
  1675. case PHAN_INITIALIZE_ACK:
  1676. return QLA_SUCCESS;
  1677. case PHAN_INITIALIZE_FAILED:
  1678. break;
  1679. default:
  1680. break;
  1681. }
  1682. ql_log(ql_log_info, vha, 0x00a8,
  1683. "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
  1684. val, retries);
  1685. msleep(500);
  1686. } while (--retries);
  1687. ql_log(ql_log_fatal, vha, 0x00a9,
  1688. "Cmd Peg initialization failed: 0x%x.\n", val);
  1689. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1690. read_lock(&ha->hw_lock);
  1691. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1692. read_unlock(&ha->hw_lock);
  1693. return QLA_FUNCTION_FAILED;
  1694. }
  1695. static int
  1696. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1697. {
  1698. u32 val = 0;
  1699. int retries = 60;
  1700. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1701. do {
  1702. read_lock(&ha->hw_lock);
  1703. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1704. read_unlock(&ha->hw_lock);
  1705. switch (val) {
  1706. case PHAN_INITIALIZE_COMPLETE:
  1707. case PHAN_INITIALIZE_ACK:
  1708. return QLA_SUCCESS;
  1709. case PHAN_INITIALIZE_FAILED:
  1710. break;
  1711. default:
  1712. break;
  1713. }
  1714. ql_log(ql_log_info, vha, 0x00ab,
  1715. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
  1716. val, retries);
  1717. msleep(500);
  1718. } while (--retries);
  1719. ql_log(ql_log_fatal, vha, 0x00ac,
  1720. "Rcv Peg initializatin failed: 0x%x.\n", val);
  1721. read_lock(&ha->hw_lock);
  1722. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1723. read_unlock(&ha->hw_lock);
  1724. return QLA_FUNCTION_FAILED;
  1725. }
  1726. /* ISR related functions */
  1727. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1728. QLA82XX_LEGACY_INTR_CONFIG;
  1729. /*
  1730. * qla82xx_mbx_completion() - Process mailbox command completions.
  1731. * @ha: SCSI driver HA context
  1732. * @mb0: Mailbox0 register
  1733. */
  1734. static void
  1735. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1736. {
  1737. uint16_t cnt;
  1738. uint16_t __iomem *wptr;
  1739. struct qla_hw_data *ha = vha->hw;
  1740. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1741. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1742. /* Load return mailbox registers. */
  1743. ha->flags.mbox_int = 1;
  1744. ha->mailbox_out[0] = mb0;
  1745. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1746. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1747. wptr++;
  1748. }
  1749. if (!ha->mcp)
  1750. ql_dbg(ql_dbg_async, vha, 0x5053,
  1751. "MBX pointer ERROR.\n");
  1752. }
  1753. /*
  1754. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1755. * @irq:
  1756. * @dev_id: SCSI driver HA context
  1757. * @regs:
  1758. *
  1759. * Called by system whenever the host adapter generates an interrupt.
  1760. *
  1761. * Returns handled flag.
  1762. */
  1763. irqreturn_t
  1764. qla82xx_intr_handler(int irq, void *dev_id)
  1765. {
  1766. scsi_qla_host_t *vha;
  1767. struct qla_hw_data *ha;
  1768. struct rsp_que *rsp;
  1769. struct device_reg_82xx __iomem *reg;
  1770. int status = 0, status1 = 0;
  1771. unsigned long flags;
  1772. unsigned long iter;
  1773. uint32_t stat = 0;
  1774. uint16_t mb[4];
  1775. rsp = (struct rsp_que *) dev_id;
  1776. if (!rsp) {
  1777. ql_log(ql_log_info, NULL, 0xb053,
  1778. "%s: NULL response queue pointer.\n", __func__);
  1779. return IRQ_NONE;
  1780. }
  1781. ha = rsp->hw;
  1782. if (!ha->flags.msi_enabled) {
  1783. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1784. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1785. return IRQ_NONE;
  1786. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1787. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1788. return IRQ_NONE;
  1789. }
  1790. /* clear the interrupt */
  1791. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1792. /* read twice to ensure write is flushed */
  1793. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1794. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1795. reg = &ha->iobase->isp82;
  1796. spin_lock_irqsave(&ha->hardware_lock, flags);
  1797. vha = pci_get_drvdata(ha->pdev);
  1798. for (iter = 1; iter--; ) {
  1799. if (RD_REG_DWORD(&reg->host_int)) {
  1800. stat = RD_REG_DWORD(&reg->host_status);
  1801. switch (stat & 0xff) {
  1802. case 0x1:
  1803. case 0x2:
  1804. case 0x10:
  1805. case 0x11:
  1806. qla82xx_mbx_completion(vha, MSW(stat));
  1807. status |= MBX_INTERRUPT;
  1808. break;
  1809. case 0x12:
  1810. mb[0] = MSW(stat);
  1811. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1812. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1813. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1814. qla2x00_async_event(vha, rsp, mb);
  1815. break;
  1816. case 0x13:
  1817. qla24xx_process_response_queue(vha, rsp);
  1818. break;
  1819. default:
  1820. ql_dbg(ql_dbg_async, vha, 0x5054,
  1821. "Unrecognized interrupt type (%d).\n",
  1822. stat & 0xff);
  1823. break;
  1824. }
  1825. }
  1826. WRT_REG_DWORD(&reg->host_int, 0);
  1827. }
  1828. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1829. if (!ha->flags.msi_enabled)
  1830. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1831. #ifdef QL_DEBUG_LEVEL_17
  1832. if (!irq && ha->flags.eeh_busy)
  1833. ql_log(ql_log_warn, vha, 0x503d,
  1834. "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
  1835. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1836. #endif
  1837. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1838. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1839. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1840. complete(&ha->mbx_intr_comp);
  1841. }
  1842. return IRQ_HANDLED;
  1843. }
  1844. irqreturn_t
  1845. qla82xx_msix_default(int irq, void *dev_id)
  1846. {
  1847. scsi_qla_host_t *vha;
  1848. struct qla_hw_data *ha;
  1849. struct rsp_que *rsp;
  1850. struct device_reg_82xx __iomem *reg;
  1851. int status = 0;
  1852. unsigned long flags;
  1853. uint32_t stat = 0;
  1854. uint16_t mb[4];
  1855. rsp = (struct rsp_que *) dev_id;
  1856. if (!rsp) {
  1857. printk(KERN_INFO
  1858. "%s(): NULL response queue pointer.\n", __func__);
  1859. return IRQ_NONE;
  1860. }
  1861. ha = rsp->hw;
  1862. reg = &ha->iobase->isp82;
  1863. spin_lock_irqsave(&ha->hardware_lock, flags);
  1864. vha = pci_get_drvdata(ha->pdev);
  1865. do {
  1866. if (RD_REG_DWORD(&reg->host_int)) {
  1867. stat = RD_REG_DWORD(&reg->host_status);
  1868. switch (stat & 0xff) {
  1869. case 0x1:
  1870. case 0x2:
  1871. case 0x10:
  1872. case 0x11:
  1873. qla82xx_mbx_completion(vha, MSW(stat));
  1874. status |= MBX_INTERRUPT;
  1875. break;
  1876. case 0x12:
  1877. mb[0] = MSW(stat);
  1878. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1879. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1880. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1881. qla2x00_async_event(vha, rsp, mb);
  1882. break;
  1883. case 0x13:
  1884. qla24xx_process_response_queue(vha, rsp);
  1885. break;
  1886. default:
  1887. ql_dbg(ql_dbg_async, vha, 0x5041,
  1888. "Unrecognized interrupt type (%d).\n",
  1889. stat & 0xff);
  1890. break;
  1891. }
  1892. }
  1893. WRT_REG_DWORD(&reg->host_int, 0);
  1894. } while (0);
  1895. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1896. #ifdef QL_DEBUG_LEVEL_17
  1897. if (!irq && ha->flags.eeh_busy)
  1898. ql_log(ql_log_warn, vha, 0x5044,
  1899. "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
  1900. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1901. #endif
  1902. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1903. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1904. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1905. complete(&ha->mbx_intr_comp);
  1906. }
  1907. return IRQ_HANDLED;
  1908. }
  1909. irqreturn_t
  1910. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1911. {
  1912. scsi_qla_host_t *vha;
  1913. struct qla_hw_data *ha;
  1914. struct rsp_que *rsp;
  1915. struct device_reg_82xx __iomem *reg;
  1916. unsigned long flags;
  1917. rsp = (struct rsp_que *) dev_id;
  1918. if (!rsp) {
  1919. printk(KERN_INFO
  1920. "%s(): NULL response queue pointer.\n", __func__);
  1921. return IRQ_NONE;
  1922. }
  1923. ha = rsp->hw;
  1924. reg = &ha->iobase->isp82;
  1925. spin_lock_irqsave(&ha->hardware_lock, flags);
  1926. vha = pci_get_drvdata(ha->pdev);
  1927. qla24xx_process_response_queue(vha, rsp);
  1928. WRT_REG_DWORD(&reg->host_int, 0);
  1929. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1930. return IRQ_HANDLED;
  1931. }
  1932. void
  1933. qla82xx_poll(int irq, void *dev_id)
  1934. {
  1935. scsi_qla_host_t *vha;
  1936. struct qla_hw_data *ha;
  1937. struct rsp_que *rsp;
  1938. struct device_reg_82xx __iomem *reg;
  1939. int status = 0;
  1940. uint32_t stat;
  1941. uint16_t mb[4];
  1942. unsigned long flags;
  1943. rsp = (struct rsp_que *) dev_id;
  1944. if (!rsp) {
  1945. printk(KERN_INFO
  1946. "%s(): NULL response queue pointer.\n", __func__);
  1947. return;
  1948. }
  1949. ha = rsp->hw;
  1950. reg = &ha->iobase->isp82;
  1951. spin_lock_irqsave(&ha->hardware_lock, flags);
  1952. vha = pci_get_drvdata(ha->pdev);
  1953. if (RD_REG_DWORD(&reg->host_int)) {
  1954. stat = RD_REG_DWORD(&reg->host_status);
  1955. switch (stat & 0xff) {
  1956. case 0x1:
  1957. case 0x2:
  1958. case 0x10:
  1959. case 0x11:
  1960. qla82xx_mbx_completion(vha, MSW(stat));
  1961. status |= MBX_INTERRUPT;
  1962. break;
  1963. case 0x12:
  1964. mb[0] = MSW(stat);
  1965. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1966. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1967. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1968. qla2x00_async_event(vha, rsp, mb);
  1969. break;
  1970. case 0x13:
  1971. qla24xx_process_response_queue(vha, rsp);
  1972. break;
  1973. default:
  1974. ql_dbg(ql_dbg_p3p, vha, 0xb013,
  1975. "Unrecognized interrupt type (%d).\n",
  1976. stat * 0xff);
  1977. break;
  1978. }
  1979. }
  1980. WRT_REG_DWORD(&reg->host_int, 0);
  1981. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1982. }
  1983. void
  1984. qla82xx_enable_intrs(struct qla_hw_data *ha)
  1985. {
  1986. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1987. qla82xx_mbx_intr_enable(vha);
  1988. spin_lock_irq(&ha->hardware_lock);
  1989. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1990. spin_unlock_irq(&ha->hardware_lock);
  1991. ha->interrupts_on = 1;
  1992. }
  1993. void
  1994. qla82xx_disable_intrs(struct qla_hw_data *ha)
  1995. {
  1996. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1997. qla82xx_mbx_intr_disable(vha);
  1998. spin_lock_irq(&ha->hardware_lock);
  1999. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2000. spin_unlock_irq(&ha->hardware_lock);
  2001. ha->interrupts_on = 0;
  2002. }
  2003. void qla82xx_init_flags(struct qla_hw_data *ha)
  2004. {
  2005. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2006. /* ISP 8021 initializations */
  2007. rwlock_init(&ha->hw_lock);
  2008. ha->qdr_sn_window = -1;
  2009. ha->ddr_mn_window = -1;
  2010. ha->curr_window = 255;
  2011. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2012. nx_legacy_intr = &legacy_intr[ha->portnum];
  2013. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2014. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2015. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2016. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2017. }
  2018. inline void
  2019. qla82xx_set_idc_version(scsi_qla_host_t *vha)
  2020. {
  2021. int idc_ver;
  2022. uint32_t drv_active;
  2023. struct qla_hw_data *ha = vha->hw;
  2024. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2025. if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) {
  2026. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION,
  2027. QLA82XX_IDC_VERSION);
  2028. ql_log(ql_log_info, vha, 0xb082,
  2029. "IDC version updated to %d\n", QLA82XX_IDC_VERSION);
  2030. } else {
  2031. idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION);
  2032. if (idc_ver != QLA82XX_IDC_VERSION)
  2033. ql_log(ql_log_info, vha, 0xb083,
  2034. "qla2xxx driver IDC version %d is not compatible "
  2035. "with IDC version %d of the other drivers\n",
  2036. QLA82XX_IDC_VERSION, idc_ver);
  2037. }
  2038. }
  2039. inline void
  2040. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2041. {
  2042. uint32_t drv_active;
  2043. struct qla_hw_data *ha = vha->hw;
  2044. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2045. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2046. if (drv_active == 0xffffffff) {
  2047. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2048. QLA82XX_DRV_NOT_ACTIVE);
  2049. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2050. }
  2051. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2052. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2053. }
  2054. inline void
  2055. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2056. {
  2057. uint32_t drv_active;
  2058. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2059. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2060. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2061. }
  2062. static inline int
  2063. qla82xx_need_reset(struct qla_hw_data *ha)
  2064. {
  2065. uint32_t drv_state;
  2066. int rval;
  2067. if (ha->flags.nic_core_reset_owner)
  2068. return 1;
  2069. else {
  2070. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2071. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2072. return rval;
  2073. }
  2074. }
  2075. static inline void
  2076. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2077. {
  2078. uint32_t drv_state;
  2079. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2080. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2081. /* If reset value is all FF's, initialize DRV_STATE */
  2082. if (drv_state == 0xffffffff) {
  2083. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2084. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2085. }
  2086. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2087. ql_dbg(ql_dbg_init, vha, 0x00bb,
  2088. "drv_state = 0x%08x.\n", drv_state);
  2089. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2090. }
  2091. static inline void
  2092. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2093. {
  2094. uint32_t drv_state;
  2095. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2096. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2097. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2098. }
  2099. static inline void
  2100. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2101. {
  2102. uint32_t qsnt_state;
  2103. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2104. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2105. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2106. }
  2107. void
  2108. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2109. {
  2110. struct qla_hw_data *ha = vha->hw;
  2111. uint32_t qsnt_state;
  2112. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2113. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2114. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2115. }
  2116. static int
  2117. qla82xx_load_fw(scsi_qla_host_t *vha)
  2118. {
  2119. int rst;
  2120. struct fw_blob *blob;
  2121. struct qla_hw_data *ha = vha->hw;
  2122. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2123. ql_log(ql_log_fatal, vha, 0x009f,
  2124. "Error during CRB initialization.\n");
  2125. return QLA_FUNCTION_FAILED;
  2126. }
  2127. udelay(500);
  2128. /* Bring QM and CAMRAM out of reset */
  2129. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2130. rst &= ~((1 << 28) | (1 << 24));
  2131. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2132. /*
  2133. * FW Load priority:
  2134. * 1) Operational firmware residing in flash.
  2135. * 2) Firmware via request-firmware interface (.bin file).
  2136. */
  2137. if (ql2xfwloadbin == 2)
  2138. goto try_blob_fw;
  2139. ql_log(ql_log_info, vha, 0x00a0,
  2140. "Attempting to load firmware from flash.\n");
  2141. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2142. ql_log(ql_log_info, vha, 0x00a1,
  2143. "Firmware loaded successfully from flash.\n");
  2144. return QLA_SUCCESS;
  2145. } else {
  2146. ql_log(ql_log_warn, vha, 0x0108,
  2147. "Firmware load from flash failed.\n");
  2148. }
  2149. try_blob_fw:
  2150. ql_log(ql_log_info, vha, 0x00a2,
  2151. "Attempting to load firmware from blob.\n");
  2152. /* Load firmware blob. */
  2153. blob = ha->hablob = qla2x00_request_firmware(vha);
  2154. if (!blob) {
  2155. ql_log(ql_log_fatal, vha, 0x00a3,
  2156. "Firmware image not present.\n");
  2157. goto fw_load_failed;
  2158. }
  2159. /* Validating firmware blob */
  2160. if (qla82xx_validate_firmware_blob(vha,
  2161. QLA82XX_FLASH_ROMIMAGE)) {
  2162. /* Fallback to URI format */
  2163. if (qla82xx_validate_firmware_blob(vha,
  2164. QLA82XX_UNIFIED_ROMIMAGE)) {
  2165. ql_log(ql_log_fatal, vha, 0x00a4,
  2166. "No valid firmware image found.\n");
  2167. return QLA_FUNCTION_FAILED;
  2168. }
  2169. }
  2170. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2171. ql_log(ql_log_info, vha, 0x00a5,
  2172. "Firmware loaded successfully from binary blob.\n");
  2173. return QLA_SUCCESS;
  2174. } else {
  2175. ql_log(ql_log_fatal, vha, 0x00a6,
  2176. "Firmware load failed for binary blob.\n");
  2177. blob->fw = NULL;
  2178. blob = NULL;
  2179. goto fw_load_failed;
  2180. }
  2181. return QLA_SUCCESS;
  2182. fw_load_failed:
  2183. return QLA_FUNCTION_FAILED;
  2184. }
  2185. int
  2186. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2187. {
  2188. uint16_t lnk;
  2189. struct qla_hw_data *ha = vha->hw;
  2190. /* scrub dma mask expansion register */
  2191. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2192. /* Put both the PEG CMD and RCV PEG to default state
  2193. * of 0 before resetting the hardware
  2194. */
  2195. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2196. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2197. /* Overwrite stale initialization register values */
  2198. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2199. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2200. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2201. ql_log(ql_log_fatal, vha, 0x00a7,
  2202. "Error trying to start fw.\n");
  2203. return QLA_FUNCTION_FAILED;
  2204. }
  2205. /* Handshake with the card before we register the devices. */
  2206. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2207. ql_log(ql_log_fatal, vha, 0x00aa,
  2208. "Error during card handshake.\n");
  2209. return QLA_FUNCTION_FAILED;
  2210. }
  2211. /* Negotiated Link width */
  2212. pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
  2213. ha->link_width = (lnk >> 4) & 0x3f;
  2214. /* Synchronize with Receive peg */
  2215. return qla82xx_check_rcvpeg_state(ha);
  2216. }
  2217. static uint32_t *
  2218. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2219. uint32_t length)
  2220. {
  2221. uint32_t i;
  2222. uint32_t val;
  2223. struct qla_hw_data *ha = vha->hw;
  2224. /* Dword reads to flash. */
  2225. for (i = 0; i < length/4; i++, faddr += 4) {
  2226. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2227. ql_log(ql_log_warn, vha, 0x0106,
  2228. "Do ROM fast read failed.\n");
  2229. goto done_read;
  2230. }
  2231. dwptr[i] = __constant_cpu_to_le32(val);
  2232. }
  2233. done_read:
  2234. return dwptr;
  2235. }
  2236. static int
  2237. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2238. {
  2239. int ret;
  2240. uint32_t val;
  2241. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2242. ret = ql82xx_rom_lock_d(ha);
  2243. if (ret < 0) {
  2244. ql_log(ql_log_warn, vha, 0xb014,
  2245. "ROM Lock failed.\n");
  2246. return ret;
  2247. }
  2248. ret = qla82xx_read_status_reg(ha, &val);
  2249. if (ret < 0)
  2250. goto done_unprotect;
  2251. val &= ~(BLOCK_PROTECT_BITS << 2);
  2252. ret = qla82xx_write_status_reg(ha, val);
  2253. if (ret < 0) {
  2254. val |= (BLOCK_PROTECT_BITS << 2);
  2255. qla82xx_write_status_reg(ha, val);
  2256. }
  2257. if (qla82xx_write_disable_flash(ha) != 0)
  2258. ql_log(ql_log_warn, vha, 0xb015,
  2259. "Write disable failed.\n");
  2260. done_unprotect:
  2261. qla82xx_rom_unlock(ha);
  2262. return ret;
  2263. }
  2264. static int
  2265. qla82xx_protect_flash(struct qla_hw_data *ha)
  2266. {
  2267. int ret;
  2268. uint32_t val;
  2269. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2270. ret = ql82xx_rom_lock_d(ha);
  2271. if (ret < 0) {
  2272. ql_log(ql_log_warn, vha, 0xb016,
  2273. "ROM Lock failed.\n");
  2274. return ret;
  2275. }
  2276. ret = qla82xx_read_status_reg(ha, &val);
  2277. if (ret < 0)
  2278. goto done_protect;
  2279. val |= (BLOCK_PROTECT_BITS << 2);
  2280. /* LOCK all sectors */
  2281. ret = qla82xx_write_status_reg(ha, val);
  2282. if (ret < 0)
  2283. ql_log(ql_log_warn, vha, 0xb017,
  2284. "Write status register failed.\n");
  2285. if (qla82xx_write_disable_flash(ha) != 0)
  2286. ql_log(ql_log_warn, vha, 0xb018,
  2287. "Write disable failed.\n");
  2288. done_protect:
  2289. qla82xx_rom_unlock(ha);
  2290. return ret;
  2291. }
  2292. static int
  2293. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2294. {
  2295. int ret = 0;
  2296. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2297. ret = ql82xx_rom_lock_d(ha);
  2298. if (ret < 0) {
  2299. ql_log(ql_log_warn, vha, 0xb019,
  2300. "ROM Lock failed.\n");
  2301. return ret;
  2302. }
  2303. qla82xx_flash_set_write_enable(ha);
  2304. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2305. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2306. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2307. if (qla82xx_wait_rom_done(ha)) {
  2308. ql_log(ql_log_warn, vha, 0xb01a,
  2309. "Error waiting for rom done.\n");
  2310. ret = -1;
  2311. goto done;
  2312. }
  2313. ret = qla82xx_flash_wait_write_finish(ha);
  2314. done:
  2315. qla82xx_rom_unlock(ha);
  2316. return ret;
  2317. }
  2318. /*
  2319. * Address and length are byte address
  2320. */
  2321. uint8_t *
  2322. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2323. uint32_t offset, uint32_t length)
  2324. {
  2325. scsi_block_requests(vha->host);
  2326. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2327. scsi_unblock_requests(vha->host);
  2328. return buf;
  2329. }
  2330. static int
  2331. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2332. uint32_t faddr, uint32_t dwords)
  2333. {
  2334. int ret;
  2335. uint32_t liter;
  2336. uint32_t sec_mask, rest_addr;
  2337. dma_addr_t optrom_dma;
  2338. void *optrom = NULL;
  2339. int page_mode = 0;
  2340. struct qla_hw_data *ha = vha->hw;
  2341. ret = -1;
  2342. /* Prepare burst-capable write on supported ISPs. */
  2343. if (page_mode && !(faddr & 0xfff) &&
  2344. dwords > OPTROM_BURST_DWORDS) {
  2345. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2346. &optrom_dma, GFP_KERNEL);
  2347. if (!optrom) {
  2348. ql_log(ql_log_warn, vha, 0xb01b,
  2349. "Unable to allocate memory "
  2350. "for optrom burst write (%x KB).\n",
  2351. OPTROM_BURST_SIZE / 1024);
  2352. }
  2353. }
  2354. rest_addr = ha->fdt_block_size - 1;
  2355. sec_mask = ~rest_addr;
  2356. ret = qla82xx_unprotect_flash(ha);
  2357. if (ret) {
  2358. ql_log(ql_log_warn, vha, 0xb01c,
  2359. "Unable to unprotect flash for update.\n");
  2360. goto write_done;
  2361. }
  2362. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2363. /* Are we at the beginning of a sector? */
  2364. if ((faddr & rest_addr) == 0) {
  2365. ret = qla82xx_erase_sector(ha, faddr);
  2366. if (ret) {
  2367. ql_log(ql_log_warn, vha, 0xb01d,
  2368. "Unable to erase sector: address=%x.\n",
  2369. faddr);
  2370. break;
  2371. }
  2372. }
  2373. /* Go with burst-write. */
  2374. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2375. /* Copy data to DMA'ble buffer. */
  2376. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2377. ret = qla2x00_load_ram(vha, optrom_dma,
  2378. (ha->flash_data_off | faddr),
  2379. OPTROM_BURST_DWORDS);
  2380. if (ret != QLA_SUCCESS) {
  2381. ql_log(ql_log_warn, vha, 0xb01e,
  2382. "Unable to burst-write optrom segment "
  2383. "(%x/%x/%llx).\n", ret,
  2384. (ha->flash_data_off | faddr),
  2385. (unsigned long long)optrom_dma);
  2386. ql_log(ql_log_warn, vha, 0xb01f,
  2387. "Reverting to slow-write.\n");
  2388. dma_free_coherent(&ha->pdev->dev,
  2389. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2390. optrom = NULL;
  2391. } else {
  2392. liter += OPTROM_BURST_DWORDS - 1;
  2393. faddr += OPTROM_BURST_DWORDS - 1;
  2394. dwptr += OPTROM_BURST_DWORDS - 1;
  2395. continue;
  2396. }
  2397. }
  2398. ret = qla82xx_write_flash_dword(ha, faddr,
  2399. cpu_to_le32(*dwptr));
  2400. if (ret) {
  2401. ql_dbg(ql_dbg_p3p, vha, 0xb020,
  2402. "Unable to program flash address=%x data=%x.\n",
  2403. faddr, *dwptr);
  2404. break;
  2405. }
  2406. }
  2407. ret = qla82xx_protect_flash(ha);
  2408. if (ret)
  2409. ql_log(ql_log_warn, vha, 0xb021,
  2410. "Unable to protect flash after update.\n");
  2411. write_done:
  2412. if (optrom)
  2413. dma_free_coherent(&ha->pdev->dev,
  2414. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2415. return ret;
  2416. }
  2417. int
  2418. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2419. uint32_t offset, uint32_t length)
  2420. {
  2421. int rval;
  2422. /* Suspend HBA. */
  2423. scsi_block_requests(vha->host);
  2424. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2425. length >> 2);
  2426. scsi_unblock_requests(vha->host);
  2427. /* Convert return ISP82xx to generic */
  2428. if (rval)
  2429. rval = QLA_FUNCTION_FAILED;
  2430. else
  2431. rval = QLA_SUCCESS;
  2432. return rval;
  2433. }
  2434. void
  2435. qla82xx_start_iocbs(scsi_qla_host_t *vha)
  2436. {
  2437. struct qla_hw_data *ha = vha->hw;
  2438. struct req_que *req = ha->req_q_map[0];
  2439. struct device_reg_82xx __iomem *reg;
  2440. uint32_t dbval;
  2441. /* Adjust ring index. */
  2442. req->ring_index++;
  2443. if (req->ring_index == req->length) {
  2444. req->ring_index = 0;
  2445. req->ring_ptr = req->ring;
  2446. } else
  2447. req->ring_ptr++;
  2448. reg = &ha->iobase->isp82;
  2449. dbval = 0x04 | (ha->portnum << 5);
  2450. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2451. if (ql2xdbwr)
  2452. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2453. else {
  2454. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2455. wmb();
  2456. while (RD_REG_DWORD((void __iomem *)ha->nxdb_rd_ptr) != dbval) {
  2457. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2458. dbval);
  2459. wmb();
  2460. }
  2461. }
  2462. }
  2463. static void
  2464. qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2465. {
  2466. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2467. if (qla82xx_rom_lock(ha))
  2468. /* Someone else is holding the lock. */
  2469. ql_log(ql_log_info, vha, 0xb022,
  2470. "Resetting rom_lock.\n");
  2471. /*
  2472. * Either we got the lock, or someone
  2473. * else died while holding it.
  2474. * In either case, unlock.
  2475. */
  2476. qla82xx_rom_unlock(ha);
  2477. }
  2478. /*
  2479. * qla82xx_device_bootstrap
  2480. * Initialize device, set DEV_READY, start fw
  2481. *
  2482. * Note:
  2483. * IDC lock must be held upon entry
  2484. *
  2485. * Return:
  2486. * Success : 0
  2487. * Failed : 1
  2488. */
  2489. static int
  2490. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2491. {
  2492. int rval = QLA_SUCCESS;
  2493. int i, timeout;
  2494. uint32_t old_count, count;
  2495. struct qla_hw_data *ha = vha->hw;
  2496. int need_reset = 0, peg_stuck = 1;
  2497. need_reset = qla82xx_need_reset(ha);
  2498. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2499. for (i = 0; i < 10; i++) {
  2500. timeout = msleep_interruptible(200);
  2501. if (timeout) {
  2502. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2503. QLA8XXX_DEV_FAILED);
  2504. return QLA_FUNCTION_FAILED;
  2505. }
  2506. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2507. if (count != old_count)
  2508. peg_stuck = 0;
  2509. }
  2510. if (need_reset) {
  2511. /* We are trying to perform a recovery here. */
  2512. if (peg_stuck)
  2513. qla82xx_rom_lock_recovery(ha);
  2514. goto dev_initialize;
  2515. } else {
  2516. /* Start of day for this ha context. */
  2517. if (peg_stuck) {
  2518. /* Either we are the first or recovery in progress. */
  2519. qla82xx_rom_lock_recovery(ha);
  2520. goto dev_initialize;
  2521. } else
  2522. /* Firmware already running. */
  2523. goto dev_ready;
  2524. }
  2525. return rval;
  2526. dev_initialize:
  2527. /* set to DEV_INITIALIZING */
  2528. ql_log(ql_log_info, vha, 0x009e,
  2529. "HW State: INITIALIZING.\n");
  2530. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
  2531. qla82xx_idc_unlock(ha);
  2532. rval = qla82xx_start_firmware(vha);
  2533. qla82xx_idc_lock(ha);
  2534. if (rval != QLA_SUCCESS) {
  2535. ql_log(ql_log_fatal, vha, 0x00ad,
  2536. "HW State: FAILED.\n");
  2537. qla82xx_clear_drv_active(ha);
  2538. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED);
  2539. return rval;
  2540. }
  2541. dev_ready:
  2542. ql_log(ql_log_info, vha, 0x00ae,
  2543. "HW State: READY.\n");
  2544. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
  2545. return QLA_SUCCESS;
  2546. }
  2547. /*
  2548. * qla82xx_need_qsnt_handler
  2549. * Code to start quiescence sequence
  2550. *
  2551. * Note:
  2552. * IDC lock must be held upon entry
  2553. *
  2554. * Return: void
  2555. */
  2556. static void
  2557. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2558. {
  2559. struct qla_hw_data *ha = vha->hw;
  2560. uint32_t dev_state, drv_state, drv_active;
  2561. unsigned long reset_timeout;
  2562. if (vha->flags.online) {
  2563. /*Block any further I/O and wait for pending cmnds to complete*/
  2564. qla2x00_quiesce_io(vha);
  2565. }
  2566. /* Set the quiescence ready bit */
  2567. qla82xx_set_qsnt_ready(ha);
  2568. /*wait for 30 secs for other functions to ack */
  2569. reset_timeout = jiffies + (30 * HZ);
  2570. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2571. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2572. /* Its 2 that is written when qsnt is acked, moving one bit */
  2573. drv_active = drv_active << 0x01;
  2574. while (drv_state != drv_active) {
  2575. if (time_after_eq(jiffies, reset_timeout)) {
  2576. /* quiescence timeout, other functions didn't ack
  2577. * changing the state to DEV_READY
  2578. */
  2579. ql_log(ql_log_info, vha, 0xb023,
  2580. "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d "
  2581. "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME,
  2582. drv_active, drv_state);
  2583. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2584. QLA8XXX_DEV_READY);
  2585. ql_log(ql_log_info, vha, 0xb025,
  2586. "HW State: DEV_READY.\n");
  2587. qla82xx_idc_unlock(ha);
  2588. qla2x00_perform_loop_resync(vha);
  2589. qla82xx_idc_lock(ha);
  2590. qla82xx_clear_qsnt_ready(vha);
  2591. return;
  2592. }
  2593. qla82xx_idc_unlock(ha);
  2594. msleep(1000);
  2595. qla82xx_idc_lock(ha);
  2596. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2597. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2598. drv_active = drv_active << 0x01;
  2599. }
  2600. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2601. /* everyone acked so set the state to DEV_QUIESCENCE */
  2602. if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
  2603. ql_log(ql_log_info, vha, 0xb026,
  2604. "HW State: DEV_QUIESCENT.\n");
  2605. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT);
  2606. }
  2607. }
  2608. /*
  2609. * qla82xx_wait_for_state_change
  2610. * Wait for device state to change from given current state
  2611. *
  2612. * Note:
  2613. * IDC lock must not be held upon entry
  2614. *
  2615. * Return:
  2616. * Changed device state.
  2617. */
  2618. uint32_t
  2619. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2620. {
  2621. struct qla_hw_data *ha = vha->hw;
  2622. uint32_t dev_state;
  2623. do {
  2624. msleep(1000);
  2625. qla82xx_idc_lock(ha);
  2626. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2627. qla82xx_idc_unlock(ha);
  2628. } while (dev_state == curr_state);
  2629. return dev_state;
  2630. }
  2631. void
  2632. qla8xxx_dev_failed_handler(scsi_qla_host_t *vha)
  2633. {
  2634. struct qla_hw_data *ha = vha->hw;
  2635. /* Disable the board */
  2636. ql_log(ql_log_fatal, vha, 0x00b8,
  2637. "Disabling the board.\n");
  2638. if (IS_QLA82XX(ha)) {
  2639. qla82xx_clear_drv_active(ha);
  2640. qla82xx_idc_unlock(ha);
  2641. }
  2642. /* Set DEV_FAILED flag to disable timer */
  2643. vha->device_flags |= DFLG_DEV_FAILED;
  2644. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2645. qla2x00_mark_all_devices_lost(vha, 0);
  2646. vha->flags.online = 0;
  2647. vha->flags.init_done = 0;
  2648. }
  2649. /*
  2650. * qla82xx_need_reset_handler
  2651. * Code to start reset sequence
  2652. *
  2653. * Note:
  2654. * IDC lock must be held upon entry
  2655. *
  2656. * Return:
  2657. * Success : 0
  2658. * Failed : 1
  2659. */
  2660. static void
  2661. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2662. {
  2663. uint32_t dev_state, drv_state, drv_active;
  2664. uint32_t active_mask = 0;
  2665. unsigned long reset_timeout;
  2666. struct qla_hw_data *ha = vha->hw;
  2667. struct req_que *req = ha->req_q_map[0];
  2668. if (vha->flags.online) {
  2669. qla82xx_idc_unlock(ha);
  2670. qla2x00_abort_isp_cleanup(vha);
  2671. ha->isp_ops->get_flash_version(vha, req->ring);
  2672. ha->isp_ops->nvram_config(vha);
  2673. qla82xx_idc_lock(ha);
  2674. }
  2675. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2676. if (!ha->flags.nic_core_reset_owner) {
  2677. ql_dbg(ql_dbg_p3p, vha, 0xb028,
  2678. "reset_acknowledged by 0x%x\n", ha->portnum);
  2679. qla82xx_set_rst_ready(ha);
  2680. } else {
  2681. active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2682. drv_active &= active_mask;
  2683. ql_dbg(ql_dbg_p3p, vha, 0xb029,
  2684. "active_mask: 0x%08x\n", active_mask);
  2685. }
  2686. /* wait for 10 seconds for reset ack from all functions */
  2687. reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
  2688. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2689. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2690. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2691. ql_dbg(ql_dbg_p3p, vha, 0xb02a,
  2692. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2693. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2694. drv_state, drv_active, dev_state, active_mask);
  2695. while (drv_state != drv_active &&
  2696. dev_state != QLA8XXX_DEV_INITIALIZING) {
  2697. if (time_after_eq(jiffies, reset_timeout)) {
  2698. ql_log(ql_log_warn, vha, 0x00b5,
  2699. "Reset timeout.\n");
  2700. break;
  2701. }
  2702. qla82xx_idc_unlock(ha);
  2703. msleep(1000);
  2704. qla82xx_idc_lock(ha);
  2705. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2706. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2707. if (ha->flags.nic_core_reset_owner)
  2708. drv_active &= active_mask;
  2709. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2710. }
  2711. ql_dbg(ql_dbg_p3p, vha, 0xb02b,
  2712. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2713. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2714. drv_state, drv_active, dev_state, active_mask);
  2715. ql_log(ql_log_info, vha, 0x00b6,
  2716. "Device state is 0x%x = %s.\n",
  2717. dev_state,
  2718. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2719. /* Force to DEV_COLD unless someone else is starting a reset */
  2720. if (dev_state != QLA8XXX_DEV_INITIALIZING &&
  2721. dev_state != QLA8XXX_DEV_COLD) {
  2722. ql_log(ql_log_info, vha, 0x00b7,
  2723. "HW State: COLD/RE-INIT.\n");
  2724. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
  2725. qla82xx_set_rst_ready(ha);
  2726. if (ql2xmdenable) {
  2727. if (qla82xx_md_collect(vha))
  2728. ql_log(ql_log_warn, vha, 0xb02c,
  2729. "Minidump not collected.\n");
  2730. } else
  2731. ql_log(ql_log_warn, vha, 0xb04f,
  2732. "Minidump disabled.\n");
  2733. }
  2734. }
  2735. int
  2736. qla82xx_check_md_needed(scsi_qla_host_t *vha)
  2737. {
  2738. struct qla_hw_data *ha = vha->hw;
  2739. uint16_t fw_major_version, fw_minor_version, fw_subminor_version;
  2740. int rval = QLA_SUCCESS;
  2741. fw_major_version = ha->fw_major_version;
  2742. fw_minor_version = ha->fw_minor_version;
  2743. fw_subminor_version = ha->fw_subminor_version;
  2744. rval = qla2x00_get_fw_version(vha);
  2745. if (rval != QLA_SUCCESS)
  2746. return rval;
  2747. if (ql2xmdenable) {
  2748. if (!ha->fw_dumped) {
  2749. if (fw_major_version != ha->fw_major_version ||
  2750. fw_minor_version != ha->fw_minor_version ||
  2751. fw_subminor_version != ha->fw_subminor_version) {
  2752. ql_log(ql_log_info, vha, 0xb02d,
  2753. "Firmware version differs "
  2754. "Previous version: %d:%d:%d - "
  2755. "New version: %d:%d:%d\n",
  2756. fw_major_version, fw_minor_version,
  2757. fw_subminor_version,
  2758. ha->fw_major_version,
  2759. ha->fw_minor_version,
  2760. ha->fw_subminor_version);
  2761. /* Release MiniDump resources */
  2762. qla82xx_md_free(vha);
  2763. /* ALlocate MiniDump resources */
  2764. qla82xx_md_prep(vha);
  2765. }
  2766. } else
  2767. ql_log(ql_log_info, vha, 0xb02e,
  2768. "Firmware dump available to retrieve\n");
  2769. }
  2770. return rval;
  2771. }
  2772. static int
  2773. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  2774. {
  2775. uint32_t fw_heartbeat_counter;
  2776. int status = 0;
  2777. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  2778. QLA82XX_PEG_ALIVE_COUNTER);
  2779. /* all 0xff, assume AER/EEH in progress, ignore */
  2780. if (fw_heartbeat_counter == 0xffffffff) {
  2781. ql_dbg(ql_dbg_timer, vha, 0x6003,
  2782. "FW heartbeat counter is 0xffffffff, "
  2783. "returning status=%d.\n", status);
  2784. return status;
  2785. }
  2786. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  2787. vha->seconds_since_last_heartbeat++;
  2788. /* FW not alive after 2 seconds */
  2789. if (vha->seconds_since_last_heartbeat == 2) {
  2790. vha->seconds_since_last_heartbeat = 0;
  2791. status = 1;
  2792. }
  2793. } else
  2794. vha->seconds_since_last_heartbeat = 0;
  2795. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  2796. if (status)
  2797. ql_dbg(ql_dbg_timer, vha, 0x6004,
  2798. "Returning status=%d.\n", status);
  2799. return status;
  2800. }
  2801. /*
  2802. * qla82xx_device_state_handler
  2803. * Main state handler
  2804. *
  2805. * Note:
  2806. * IDC lock must be held upon entry
  2807. *
  2808. * Return:
  2809. * Success : 0
  2810. * Failed : 1
  2811. */
  2812. int
  2813. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  2814. {
  2815. uint32_t dev_state;
  2816. uint32_t old_dev_state;
  2817. int rval = QLA_SUCCESS;
  2818. unsigned long dev_init_timeout;
  2819. struct qla_hw_data *ha = vha->hw;
  2820. int loopcount = 0;
  2821. qla82xx_idc_lock(ha);
  2822. if (!vha->flags.init_done) {
  2823. qla82xx_set_drv_active(vha);
  2824. qla82xx_set_idc_version(vha);
  2825. }
  2826. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2827. old_dev_state = dev_state;
  2828. ql_log(ql_log_info, vha, 0x009b,
  2829. "Device state is 0x%x = %s.\n",
  2830. dev_state,
  2831. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2832. /* wait for 30 seconds for device to go ready */
  2833. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
  2834. while (1) {
  2835. if (time_after_eq(jiffies, dev_init_timeout)) {
  2836. ql_log(ql_log_fatal, vha, 0x009c,
  2837. "Device init failed.\n");
  2838. rval = QLA_FUNCTION_FAILED;
  2839. break;
  2840. }
  2841. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2842. if (old_dev_state != dev_state) {
  2843. loopcount = 0;
  2844. old_dev_state = dev_state;
  2845. }
  2846. if (loopcount < 5) {
  2847. ql_log(ql_log_info, vha, 0x009d,
  2848. "Device state is 0x%x = %s.\n",
  2849. dev_state,
  2850. dev_state < MAX_STATES ? qdev_state(dev_state) :
  2851. "Unknown");
  2852. }
  2853. switch (dev_state) {
  2854. case QLA8XXX_DEV_READY:
  2855. ha->flags.nic_core_reset_owner = 0;
  2856. goto rel_lock;
  2857. case QLA8XXX_DEV_COLD:
  2858. rval = qla82xx_device_bootstrap(vha);
  2859. break;
  2860. case QLA8XXX_DEV_INITIALIZING:
  2861. qla82xx_idc_unlock(ha);
  2862. msleep(1000);
  2863. qla82xx_idc_lock(ha);
  2864. break;
  2865. case QLA8XXX_DEV_NEED_RESET:
  2866. if (!ql2xdontresethba)
  2867. qla82xx_need_reset_handler(vha);
  2868. else {
  2869. qla82xx_idc_unlock(ha);
  2870. msleep(1000);
  2871. qla82xx_idc_lock(ha);
  2872. }
  2873. dev_init_timeout = jiffies +
  2874. (ha->fcoe_dev_init_timeout * HZ);
  2875. break;
  2876. case QLA8XXX_DEV_NEED_QUIESCENT:
  2877. qla82xx_need_qsnt_handler(vha);
  2878. /* Reset timeout value after quiescence handler */
  2879. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
  2880. * HZ);
  2881. break;
  2882. case QLA8XXX_DEV_QUIESCENT:
  2883. /* Owner will exit and other will wait for the state
  2884. * to get changed
  2885. */
  2886. if (ha->flags.quiesce_owner)
  2887. goto rel_lock;
  2888. qla82xx_idc_unlock(ha);
  2889. msleep(1000);
  2890. qla82xx_idc_lock(ha);
  2891. /* Reset timeout value after quiescence handler */
  2892. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
  2893. * HZ);
  2894. break;
  2895. case QLA8XXX_DEV_FAILED:
  2896. qla8xxx_dev_failed_handler(vha);
  2897. rval = QLA_FUNCTION_FAILED;
  2898. goto exit;
  2899. default:
  2900. qla82xx_idc_unlock(ha);
  2901. msleep(1000);
  2902. qla82xx_idc_lock(ha);
  2903. }
  2904. loopcount++;
  2905. }
  2906. rel_lock:
  2907. qla82xx_idc_unlock(ha);
  2908. exit:
  2909. return rval;
  2910. }
  2911. static int qla82xx_check_temp(scsi_qla_host_t *vha)
  2912. {
  2913. uint32_t temp, temp_state, temp_val;
  2914. struct qla_hw_data *ha = vha->hw;
  2915. temp = qla82xx_rd_32(ha, CRB_TEMP_STATE);
  2916. temp_state = qla82xx_get_temp_state(temp);
  2917. temp_val = qla82xx_get_temp_val(temp);
  2918. if (temp_state == QLA82XX_TEMP_PANIC) {
  2919. ql_log(ql_log_warn, vha, 0x600e,
  2920. "Device temperature %d degrees C exceeds "
  2921. " maximum allowed. Hardware has been shut down.\n",
  2922. temp_val);
  2923. return 1;
  2924. } else if (temp_state == QLA82XX_TEMP_WARN) {
  2925. ql_log(ql_log_warn, vha, 0x600f,
  2926. "Device temperature %d degrees C exceeds "
  2927. "operating range. Immediate action needed.\n",
  2928. temp_val);
  2929. }
  2930. return 0;
  2931. }
  2932. void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha)
  2933. {
  2934. struct qla_hw_data *ha = vha->hw;
  2935. if (ha->flags.mbox_busy) {
  2936. ha->flags.mbox_int = 1;
  2937. ha->flags.mbox_busy = 0;
  2938. ql_log(ql_log_warn, vha, 0x6010,
  2939. "Doing premature completion of mbx command.\n");
  2940. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags))
  2941. complete(&ha->mbx_intr_comp);
  2942. }
  2943. }
  2944. void qla82xx_watchdog(scsi_qla_host_t *vha)
  2945. {
  2946. uint32_t dev_state, halt_status;
  2947. struct qla_hw_data *ha = vha->hw;
  2948. /* don't poll if reset is going on */
  2949. if (!ha->flags.nic_core_reset_hdlr_active) {
  2950. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2951. if (qla82xx_check_temp(vha)) {
  2952. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2953. ha->flags.isp82xx_fw_hung = 1;
  2954. qla82xx_clear_pending_mbx(vha);
  2955. } else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
  2956. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  2957. ql_log(ql_log_warn, vha, 0x6001,
  2958. "Adapter reset needed.\n");
  2959. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2960. } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
  2961. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  2962. ql_log(ql_log_warn, vha, 0x6002,
  2963. "Quiescent needed.\n");
  2964. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  2965. } else if (dev_state == QLA8XXX_DEV_FAILED &&
  2966. !test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) &&
  2967. vha->flags.online == 1) {
  2968. ql_log(ql_log_warn, vha, 0xb055,
  2969. "Adapter state is failed. Offlining.\n");
  2970. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2971. ha->flags.isp82xx_fw_hung = 1;
  2972. qla82xx_clear_pending_mbx(vha);
  2973. } else {
  2974. if (qla82xx_check_fw_alive(vha)) {
  2975. ql_dbg(ql_dbg_timer, vha, 0x6011,
  2976. "disabling pause transmit on port 0 & 1.\n");
  2977. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
  2978. CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1);
  2979. halt_status = qla82xx_rd_32(ha,
  2980. QLA82XX_PEG_HALT_STATUS1);
  2981. ql_log(ql_log_info, vha, 0x6005,
  2982. "dumping hw/fw registers:.\n "
  2983. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
  2984. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
  2985. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
  2986. " PEG_NET_4_PC: 0x%x.\n", halt_status,
  2987. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  2988. qla82xx_rd_32(ha,
  2989. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  2990. qla82xx_rd_32(ha,
  2991. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  2992. qla82xx_rd_32(ha,
  2993. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  2994. qla82xx_rd_32(ha,
  2995. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  2996. qla82xx_rd_32(ha,
  2997. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  2998. if (((halt_status & 0x1fffff00) >> 8) == 0x67)
  2999. ql_log(ql_log_warn, vha, 0xb052,
  3000. "Firmware aborted with "
  3001. "error code 0x00006700. Device is "
  3002. "being reset.\n");
  3003. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3004. set_bit(ISP_UNRECOVERABLE,
  3005. &vha->dpc_flags);
  3006. } else {
  3007. ql_log(ql_log_info, vha, 0x6006,
  3008. "Detect abort needed.\n");
  3009. set_bit(ISP_ABORT_NEEDED,
  3010. &vha->dpc_flags);
  3011. }
  3012. ha->flags.isp82xx_fw_hung = 1;
  3013. ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n");
  3014. qla82xx_clear_pending_mbx(vha);
  3015. }
  3016. }
  3017. }
  3018. }
  3019. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3020. {
  3021. int rval;
  3022. rval = qla82xx_device_state_handler(vha);
  3023. return rval;
  3024. }
  3025. void
  3026. qla82xx_set_reset_owner(scsi_qla_host_t *vha)
  3027. {
  3028. struct qla_hw_data *ha = vha->hw;
  3029. uint32_t dev_state;
  3030. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3031. if (dev_state == QLA8XXX_DEV_READY) {
  3032. ql_log(ql_log_info, vha, 0xb02f,
  3033. "HW State: NEED RESET\n");
  3034. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3035. QLA8XXX_DEV_NEED_RESET);
  3036. ha->flags.nic_core_reset_owner = 1;
  3037. ql_dbg(ql_dbg_p3p, vha, 0xb030,
  3038. "reset_owner is 0x%x\n", ha->portnum);
  3039. } else
  3040. ql_log(ql_log_info, vha, 0xb031,
  3041. "Device state is 0x%x = %s.\n",
  3042. dev_state,
  3043. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  3044. }
  3045. /*
  3046. * qla82xx_abort_isp
  3047. * Resets ISP and aborts all outstanding commands.
  3048. *
  3049. * Input:
  3050. * ha = adapter block pointer.
  3051. *
  3052. * Returns:
  3053. * 0 = success
  3054. */
  3055. int
  3056. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3057. {
  3058. int rval;
  3059. struct qla_hw_data *ha = vha->hw;
  3060. if (vha->device_flags & DFLG_DEV_FAILED) {
  3061. ql_log(ql_log_warn, vha, 0x8024,
  3062. "Device in failed state, exiting.\n");
  3063. return QLA_SUCCESS;
  3064. }
  3065. ha->flags.nic_core_reset_hdlr_active = 1;
  3066. qla82xx_idc_lock(ha);
  3067. qla82xx_set_reset_owner(vha);
  3068. qla82xx_idc_unlock(ha);
  3069. rval = qla82xx_device_state_handler(vha);
  3070. qla82xx_idc_lock(ha);
  3071. qla82xx_clear_rst_ready(ha);
  3072. qla82xx_idc_unlock(ha);
  3073. if (rval == QLA_SUCCESS) {
  3074. ha->flags.isp82xx_fw_hung = 0;
  3075. ha->flags.nic_core_reset_hdlr_active = 0;
  3076. qla82xx_restart_isp(vha);
  3077. }
  3078. if (rval) {
  3079. vha->flags.online = 1;
  3080. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3081. if (ha->isp_abort_cnt == 0) {
  3082. ql_log(ql_log_warn, vha, 0x8027,
  3083. "ISP error recover failed - board "
  3084. "disabled.\n");
  3085. /*
  3086. * The next call disables the board
  3087. * completely.
  3088. */
  3089. ha->isp_ops->reset_adapter(vha);
  3090. vha->flags.online = 0;
  3091. clear_bit(ISP_ABORT_RETRY,
  3092. &vha->dpc_flags);
  3093. rval = QLA_SUCCESS;
  3094. } else { /* schedule another ISP abort */
  3095. ha->isp_abort_cnt--;
  3096. ql_log(ql_log_warn, vha, 0x8036,
  3097. "ISP abort - retry remaining %d.\n",
  3098. ha->isp_abort_cnt);
  3099. rval = QLA_FUNCTION_FAILED;
  3100. }
  3101. } else {
  3102. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3103. ql_dbg(ql_dbg_taskm, vha, 0x8029,
  3104. "ISP error recovery - retrying (%d) more times.\n",
  3105. ha->isp_abort_cnt);
  3106. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3107. rval = QLA_FUNCTION_FAILED;
  3108. }
  3109. }
  3110. return rval;
  3111. }
  3112. /*
  3113. * qla82xx_fcoe_ctx_reset
  3114. * Perform a quick reset and aborts all outstanding commands.
  3115. * This will only perform an FCoE context reset and avoids a full blown
  3116. * chip reset.
  3117. *
  3118. * Input:
  3119. * ha = adapter block pointer.
  3120. * is_reset_path = flag for identifying the reset path.
  3121. *
  3122. * Returns:
  3123. * 0 = success
  3124. */
  3125. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3126. {
  3127. int rval = QLA_FUNCTION_FAILED;
  3128. if (vha->flags.online) {
  3129. /* Abort all outstanding commands, so as to be requeued later */
  3130. qla2x00_abort_isp_cleanup(vha);
  3131. }
  3132. /* Stop currently executing firmware.
  3133. * This will destroy existing FCoE context at the F/W end.
  3134. */
  3135. qla2x00_try_to_stop_firmware(vha);
  3136. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3137. rval = qla82xx_restart_isp(vha);
  3138. return rval;
  3139. }
  3140. /*
  3141. * qla2x00_wait_for_fcoe_ctx_reset
  3142. * Wait till the FCoE context is reset.
  3143. *
  3144. * Note:
  3145. * Does context switching here.
  3146. * Release SPIN_LOCK (if any) before calling this routine.
  3147. *
  3148. * Return:
  3149. * Success (fcoe_ctx reset is done) : 0
  3150. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3151. */
  3152. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3153. {
  3154. int status = QLA_FUNCTION_FAILED;
  3155. unsigned long wait_reset;
  3156. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3157. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3158. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3159. && time_before(jiffies, wait_reset)) {
  3160. set_current_state(TASK_UNINTERRUPTIBLE);
  3161. schedule_timeout(HZ);
  3162. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3163. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3164. status = QLA_SUCCESS;
  3165. break;
  3166. }
  3167. }
  3168. ql_dbg(ql_dbg_p3p, vha, 0xb027,
  3169. "%s: status=%d.\n", __func__, status);
  3170. return status;
  3171. }
  3172. void
  3173. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3174. {
  3175. int i;
  3176. unsigned long flags;
  3177. struct qla_hw_data *ha = vha->hw;
  3178. /* Check if 82XX firmware is alive or not
  3179. * We may have arrived here from NEED_RESET
  3180. * detection only
  3181. */
  3182. if (!ha->flags.isp82xx_fw_hung) {
  3183. for (i = 0; i < 2; i++) {
  3184. msleep(1000);
  3185. if (qla82xx_check_fw_alive(vha)) {
  3186. ha->flags.isp82xx_fw_hung = 1;
  3187. qla82xx_clear_pending_mbx(vha);
  3188. break;
  3189. }
  3190. }
  3191. }
  3192. ql_dbg(ql_dbg_init, vha, 0x00b0,
  3193. "Entered %s fw_hung=%d.\n",
  3194. __func__, ha->flags.isp82xx_fw_hung);
  3195. /* Abort all commands gracefully if fw NOT hung */
  3196. if (!ha->flags.isp82xx_fw_hung) {
  3197. int cnt, que;
  3198. srb_t *sp;
  3199. struct req_que *req;
  3200. spin_lock_irqsave(&ha->hardware_lock, flags);
  3201. for (que = 0; que < ha->max_req_queues; que++) {
  3202. req = ha->req_q_map[que];
  3203. if (!req)
  3204. continue;
  3205. for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++) {
  3206. sp = req->outstanding_cmds[cnt];
  3207. if (sp) {
  3208. if (!sp->u.scmd.ctx ||
  3209. (sp->flags & SRB_FCP_CMND_DMA_VALID)) {
  3210. spin_unlock_irqrestore(
  3211. &ha->hardware_lock, flags);
  3212. if (ha->isp_ops->abort_command(sp)) {
  3213. ql_log(ql_log_info, vha,
  3214. 0x00b1,
  3215. "mbx abort failed.\n");
  3216. } else {
  3217. ql_log(ql_log_info, vha,
  3218. 0x00b2,
  3219. "mbx abort success.\n");
  3220. }
  3221. spin_lock_irqsave(&ha->hardware_lock, flags);
  3222. }
  3223. }
  3224. }
  3225. }
  3226. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3227. /* Wait for pending cmds (physical and virtual) to complete */
  3228. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3229. WAIT_HOST) == QLA_SUCCESS) {
  3230. ql_dbg(ql_dbg_init, vha, 0x00b3,
  3231. "Done wait for "
  3232. "pending commands.\n");
  3233. }
  3234. }
  3235. }
  3236. /* Minidump related functions */
  3237. static int
  3238. qla82xx_minidump_process_control(scsi_qla_host_t *vha,
  3239. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3240. {
  3241. struct qla_hw_data *ha = vha->hw;
  3242. struct qla82xx_md_entry_crb *crb_entry;
  3243. uint32_t read_value, opcode, poll_time;
  3244. uint32_t addr, index, crb_addr;
  3245. unsigned long wtime;
  3246. struct qla82xx_md_template_hdr *tmplt_hdr;
  3247. uint32_t rval = QLA_SUCCESS;
  3248. int i;
  3249. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3250. crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr;
  3251. crb_addr = crb_entry->addr;
  3252. for (i = 0; i < crb_entry->op_count; i++) {
  3253. opcode = crb_entry->crb_ctrl.opcode;
  3254. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  3255. qla82xx_md_rw_32(ha, crb_addr,
  3256. crb_entry->value_1, 1);
  3257. opcode &= ~QLA82XX_DBG_OPCODE_WR;
  3258. }
  3259. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  3260. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3261. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3262. opcode &= ~QLA82XX_DBG_OPCODE_RW;
  3263. }
  3264. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  3265. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3266. read_value &= crb_entry->value_2;
  3267. opcode &= ~QLA82XX_DBG_OPCODE_AND;
  3268. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3269. read_value |= crb_entry->value_3;
  3270. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3271. }
  3272. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3273. }
  3274. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3275. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3276. read_value |= crb_entry->value_3;
  3277. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3278. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3279. }
  3280. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  3281. poll_time = crb_entry->crb_strd.poll_timeout;
  3282. wtime = jiffies + poll_time;
  3283. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3284. do {
  3285. if ((read_value & crb_entry->value_2)
  3286. == crb_entry->value_1)
  3287. break;
  3288. else if (time_after_eq(jiffies, wtime)) {
  3289. /* capturing dump failed */
  3290. rval = QLA_FUNCTION_FAILED;
  3291. break;
  3292. } else
  3293. read_value = qla82xx_md_rw_32(ha,
  3294. crb_addr, 0, 0);
  3295. } while (1);
  3296. opcode &= ~QLA82XX_DBG_OPCODE_POLL;
  3297. }
  3298. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  3299. if (crb_entry->crb_strd.state_index_a) {
  3300. index = crb_entry->crb_strd.state_index_a;
  3301. addr = tmplt_hdr->saved_state_array[index];
  3302. } else
  3303. addr = crb_addr;
  3304. read_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3305. index = crb_entry->crb_ctrl.state_index_v;
  3306. tmplt_hdr->saved_state_array[index] = read_value;
  3307. opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
  3308. }
  3309. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  3310. if (crb_entry->crb_strd.state_index_a) {
  3311. index = crb_entry->crb_strd.state_index_a;
  3312. addr = tmplt_hdr->saved_state_array[index];
  3313. } else
  3314. addr = crb_addr;
  3315. if (crb_entry->crb_ctrl.state_index_v) {
  3316. index = crb_entry->crb_ctrl.state_index_v;
  3317. read_value =
  3318. tmplt_hdr->saved_state_array[index];
  3319. } else
  3320. read_value = crb_entry->value_1;
  3321. qla82xx_md_rw_32(ha, addr, read_value, 1);
  3322. opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
  3323. }
  3324. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  3325. index = crb_entry->crb_ctrl.state_index_v;
  3326. read_value = tmplt_hdr->saved_state_array[index];
  3327. read_value <<= crb_entry->crb_ctrl.shl;
  3328. read_value >>= crb_entry->crb_ctrl.shr;
  3329. if (crb_entry->value_2)
  3330. read_value &= crb_entry->value_2;
  3331. read_value |= crb_entry->value_3;
  3332. read_value += crb_entry->value_1;
  3333. tmplt_hdr->saved_state_array[index] = read_value;
  3334. opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
  3335. }
  3336. crb_addr += crb_entry->crb_strd.addr_stride;
  3337. }
  3338. return rval;
  3339. }
  3340. static void
  3341. qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha,
  3342. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3343. {
  3344. struct qla_hw_data *ha = vha->hw;
  3345. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3346. struct qla82xx_md_entry_rdocm *ocm_hdr;
  3347. uint32_t *data_ptr = *d_ptr;
  3348. ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr;
  3349. r_addr = ocm_hdr->read_addr;
  3350. r_stride = ocm_hdr->read_addr_stride;
  3351. loop_cnt = ocm_hdr->op_count;
  3352. for (i = 0; i < loop_cnt; i++) {
  3353. r_value = RD_REG_DWORD((void __iomem *)
  3354. (r_addr + ha->nx_pcibase));
  3355. *data_ptr++ = cpu_to_le32(r_value);
  3356. r_addr += r_stride;
  3357. }
  3358. *d_ptr = data_ptr;
  3359. }
  3360. static void
  3361. qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha,
  3362. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3363. {
  3364. struct qla_hw_data *ha = vha->hw;
  3365. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  3366. struct qla82xx_md_entry_mux *mux_hdr;
  3367. uint32_t *data_ptr = *d_ptr;
  3368. mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr;
  3369. r_addr = mux_hdr->read_addr;
  3370. s_addr = mux_hdr->select_addr;
  3371. s_stride = mux_hdr->select_value_stride;
  3372. s_value = mux_hdr->select_value;
  3373. loop_cnt = mux_hdr->op_count;
  3374. for (i = 0; i < loop_cnt; i++) {
  3375. qla82xx_md_rw_32(ha, s_addr, s_value, 1);
  3376. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3377. *data_ptr++ = cpu_to_le32(s_value);
  3378. *data_ptr++ = cpu_to_le32(r_value);
  3379. s_value += s_stride;
  3380. }
  3381. *d_ptr = data_ptr;
  3382. }
  3383. static void
  3384. qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha,
  3385. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3386. {
  3387. struct qla_hw_data *ha = vha->hw;
  3388. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3389. struct qla82xx_md_entry_crb *crb_hdr;
  3390. uint32_t *data_ptr = *d_ptr;
  3391. crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr;
  3392. r_addr = crb_hdr->addr;
  3393. r_stride = crb_hdr->crb_strd.addr_stride;
  3394. loop_cnt = crb_hdr->op_count;
  3395. for (i = 0; i < loop_cnt; i++) {
  3396. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3397. *data_ptr++ = cpu_to_le32(r_addr);
  3398. *data_ptr++ = cpu_to_le32(r_value);
  3399. r_addr += r_stride;
  3400. }
  3401. *d_ptr = data_ptr;
  3402. }
  3403. static int
  3404. qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha,
  3405. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3406. {
  3407. struct qla_hw_data *ha = vha->hw;
  3408. uint32_t addr, r_addr, c_addr, t_r_addr;
  3409. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3410. unsigned long p_wait, w_time, p_mask;
  3411. uint32_t c_value_w, c_value_r;
  3412. struct qla82xx_md_entry_cache *cache_hdr;
  3413. int rval = QLA_FUNCTION_FAILED;
  3414. uint32_t *data_ptr = *d_ptr;
  3415. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3416. loop_count = cache_hdr->op_count;
  3417. r_addr = cache_hdr->read_addr;
  3418. c_addr = cache_hdr->control_addr;
  3419. c_value_w = cache_hdr->cache_ctrl.write_value;
  3420. t_r_addr = cache_hdr->tag_reg_addr;
  3421. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3422. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3423. p_wait = cache_hdr->cache_ctrl.poll_wait;
  3424. p_mask = cache_hdr->cache_ctrl.poll_mask;
  3425. for (i = 0; i < loop_count; i++) {
  3426. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3427. if (c_value_w)
  3428. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3429. if (p_mask) {
  3430. w_time = jiffies + p_wait;
  3431. do {
  3432. c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0);
  3433. if ((c_value_r & p_mask) == 0)
  3434. break;
  3435. else if (time_after_eq(jiffies, w_time)) {
  3436. /* capturing dump failed */
  3437. ql_dbg(ql_dbg_p3p, vha, 0xb032,
  3438. "c_value_r: 0x%x, poll_mask: 0x%lx, "
  3439. "w_time: 0x%lx\n",
  3440. c_value_r, p_mask, w_time);
  3441. return rval;
  3442. }
  3443. } while (1);
  3444. }
  3445. addr = r_addr;
  3446. for (k = 0; k < r_cnt; k++) {
  3447. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3448. *data_ptr++ = cpu_to_le32(r_value);
  3449. addr += cache_hdr->read_ctrl.read_addr_stride;
  3450. }
  3451. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3452. }
  3453. *d_ptr = data_ptr;
  3454. return QLA_SUCCESS;
  3455. }
  3456. static void
  3457. qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha,
  3458. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3459. {
  3460. struct qla_hw_data *ha = vha->hw;
  3461. uint32_t addr, r_addr, c_addr, t_r_addr;
  3462. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3463. uint32_t c_value_w;
  3464. struct qla82xx_md_entry_cache *cache_hdr;
  3465. uint32_t *data_ptr = *d_ptr;
  3466. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3467. loop_count = cache_hdr->op_count;
  3468. r_addr = cache_hdr->read_addr;
  3469. c_addr = cache_hdr->control_addr;
  3470. c_value_w = cache_hdr->cache_ctrl.write_value;
  3471. t_r_addr = cache_hdr->tag_reg_addr;
  3472. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3473. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3474. for (i = 0; i < loop_count; i++) {
  3475. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3476. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3477. addr = r_addr;
  3478. for (k = 0; k < r_cnt; k++) {
  3479. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3480. *data_ptr++ = cpu_to_le32(r_value);
  3481. addr += cache_hdr->read_ctrl.read_addr_stride;
  3482. }
  3483. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3484. }
  3485. *d_ptr = data_ptr;
  3486. }
  3487. static void
  3488. qla82xx_minidump_process_queue(scsi_qla_host_t *vha,
  3489. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3490. {
  3491. struct qla_hw_data *ha = vha->hw;
  3492. uint32_t s_addr, r_addr;
  3493. uint32_t r_stride, r_value, r_cnt, qid = 0;
  3494. uint32_t i, k, loop_cnt;
  3495. struct qla82xx_md_entry_queue *q_hdr;
  3496. uint32_t *data_ptr = *d_ptr;
  3497. q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr;
  3498. s_addr = q_hdr->select_addr;
  3499. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  3500. r_stride = q_hdr->rd_strd.read_addr_stride;
  3501. loop_cnt = q_hdr->op_count;
  3502. for (i = 0; i < loop_cnt; i++) {
  3503. qla82xx_md_rw_32(ha, s_addr, qid, 1);
  3504. r_addr = q_hdr->read_addr;
  3505. for (k = 0; k < r_cnt; k++) {
  3506. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3507. *data_ptr++ = cpu_to_le32(r_value);
  3508. r_addr += r_stride;
  3509. }
  3510. qid += q_hdr->q_strd.queue_id_stride;
  3511. }
  3512. *d_ptr = data_ptr;
  3513. }
  3514. static void
  3515. qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha,
  3516. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3517. {
  3518. struct qla_hw_data *ha = vha->hw;
  3519. uint32_t r_addr, r_value;
  3520. uint32_t i, loop_cnt;
  3521. struct qla82xx_md_entry_rdrom *rom_hdr;
  3522. uint32_t *data_ptr = *d_ptr;
  3523. rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr;
  3524. r_addr = rom_hdr->read_addr;
  3525. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  3526. for (i = 0; i < loop_cnt; i++) {
  3527. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
  3528. (r_addr & 0xFFFF0000), 1);
  3529. r_value = qla82xx_md_rw_32(ha,
  3530. MD_DIRECT_ROM_READ_BASE +
  3531. (r_addr & 0x0000FFFF), 0, 0);
  3532. *data_ptr++ = cpu_to_le32(r_value);
  3533. r_addr += sizeof(uint32_t);
  3534. }
  3535. *d_ptr = data_ptr;
  3536. }
  3537. static int
  3538. qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha,
  3539. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3540. {
  3541. struct qla_hw_data *ha = vha->hw;
  3542. uint32_t r_addr, r_value, r_data;
  3543. uint32_t i, j, loop_cnt;
  3544. struct qla82xx_md_entry_rdmem *m_hdr;
  3545. unsigned long flags;
  3546. int rval = QLA_FUNCTION_FAILED;
  3547. uint32_t *data_ptr = *d_ptr;
  3548. m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr;
  3549. r_addr = m_hdr->read_addr;
  3550. loop_cnt = m_hdr->read_data_size/16;
  3551. if (r_addr & 0xf) {
  3552. ql_log(ql_log_warn, vha, 0xb033,
  3553. "Read addr 0x%x not 16 bytes aligned\n", r_addr);
  3554. return rval;
  3555. }
  3556. if (m_hdr->read_data_size % 16) {
  3557. ql_log(ql_log_warn, vha, 0xb034,
  3558. "Read data[0x%x] not multiple of 16 bytes\n",
  3559. m_hdr->read_data_size);
  3560. return rval;
  3561. }
  3562. ql_dbg(ql_dbg_p3p, vha, 0xb035,
  3563. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  3564. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  3565. write_lock_irqsave(&ha->hw_lock, flags);
  3566. for (i = 0; i < loop_cnt; i++) {
  3567. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
  3568. r_value = 0;
  3569. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
  3570. r_value = MIU_TA_CTL_ENABLE;
  3571. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3572. r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  3573. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3574. for (j = 0; j < MAX_CTL_CHECK; j++) {
  3575. r_value = qla82xx_md_rw_32(ha,
  3576. MD_MIU_TEST_AGT_CTRL, 0, 0);
  3577. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  3578. break;
  3579. }
  3580. if (j >= MAX_CTL_CHECK) {
  3581. printk_ratelimited(KERN_ERR
  3582. "failed to read through agent\n");
  3583. write_unlock_irqrestore(&ha->hw_lock, flags);
  3584. return rval;
  3585. }
  3586. for (j = 0; j < 4; j++) {
  3587. r_data = qla82xx_md_rw_32(ha,
  3588. MD_MIU_TEST_AGT_RDDATA[j], 0, 0);
  3589. *data_ptr++ = cpu_to_le32(r_data);
  3590. }
  3591. r_addr += 16;
  3592. }
  3593. write_unlock_irqrestore(&ha->hw_lock, flags);
  3594. *d_ptr = data_ptr;
  3595. return QLA_SUCCESS;
  3596. }
  3597. static int
  3598. qla82xx_validate_template_chksum(scsi_qla_host_t *vha)
  3599. {
  3600. struct qla_hw_data *ha = vha->hw;
  3601. uint64_t chksum = 0;
  3602. uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr;
  3603. int count = ha->md_template_size/sizeof(uint32_t);
  3604. while (count-- > 0)
  3605. chksum += *d_ptr++;
  3606. while (chksum >> 32)
  3607. chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32);
  3608. return ~chksum;
  3609. }
  3610. static void
  3611. qla82xx_mark_entry_skipped(scsi_qla_host_t *vha,
  3612. qla82xx_md_entry_hdr_t *entry_hdr, int index)
  3613. {
  3614. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  3615. ql_dbg(ql_dbg_p3p, vha, 0xb036,
  3616. "Skipping entry[%d]: "
  3617. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3618. index, entry_hdr->entry_type,
  3619. entry_hdr->d_ctrl.entry_capture_mask);
  3620. }
  3621. int
  3622. qla82xx_md_collect(scsi_qla_host_t *vha)
  3623. {
  3624. struct qla_hw_data *ha = vha->hw;
  3625. int no_entry_hdr = 0;
  3626. qla82xx_md_entry_hdr_t *entry_hdr;
  3627. struct qla82xx_md_template_hdr *tmplt_hdr;
  3628. uint32_t *data_ptr;
  3629. uint32_t total_data_size = 0, f_capture_mask, data_collected = 0;
  3630. int i = 0, rval = QLA_FUNCTION_FAILED;
  3631. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3632. data_ptr = (uint32_t *)ha->md_dump;
  3633. if (ha->fw_dumped) {
  3634. ql_log(ql_log_warn, vha, 0xb037,
  3635. "Firmware has been previously dumped (%p) "
  3636. "-- ignoring request.\n", ha->fw_dump);
  3637. goto md_failed;
  3638. }
  3639. ha->fw_dumped = 0;
  3640. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  3641. ql_log(ql_log_warn, vha, 0xb038,
  3642. "Memory not allocated for minidump capture\n");
  3643. goto md_failed;
  3644. }
  3645. if (ha->flags.isp82xx_no_md_cap) {
  3646. ql_log(ql_log_warn, vha, 0xb054,
  3647. "Forced reset from application, "
  3648. "ignore minidump capture\n");
  3649. ha->flags.isp82xx_no_md_cap = 0;
  3650. goto md_failed;
  3651. }
  3652. if (qla82xx_validate_template_chksum(vha)) {
  3653. ql_log(ql_log_info, vha, 0xb039,
  3654. "Template checksum validation error\n");
  3655. goto md_failed;
  3656. }
  3657. no_entry_hdr = tmplt_hdr->num_of_entries;
  3658. ql_dbg(ql_dbg_p3p, vha, 0xb03a,
  3659. "No of entry headers in Template: 0x%x\n", no_entry_hdr);
  3660. ql_dbg(ql_dbg_p3p, vha, 0xb03b,
  3661. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  3662. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  3663. /* Validate whether required debug level is set */
  3664. if ((f_capture_mask & 0x3) != 0x3) {
  3665. ql_log(ql_log_warn, vha, 0xb03c,
  3666. "Minimum required capture mask[0x%x] level not set\n",
  3667. f_capture_mask);
  3668. goto md_failed;
  3669. }
  3670. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  3671. tmplt_hdr->driver_info[0] = vha->host_no;
  3672. tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) |
  3673. (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) |
  3674. QLA_DRIVER_BETA_VER;
  3675. total_data_size = ha->md_dump_size;
  3676. ql_dbg(ql_dbg_p3p, vha, 0xb03d,
  3677. "Total minidump data_size 0x%x to be captured\n", total_data_size);
  3678. /* Check whether template obtained is valid */
  3679. if (tmplt_hdr->entry_type != QLA82XX_TLHDR) {
  3680. ql_log(ql_log_warn, vha, 0xb04e,
  3681. "Bad template header entry type: 0x%x obtained\n",
  3682. tmplt_hdr->entry_type);
  3683. goto md_failed;
  3684. }
  3685. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3686. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  3687. /* Walk through the entry headers */
  3688. for (i = 0; i < no_entry_hdr; i++) {
  3689. if (data_collected > total_data_size) {
  3690. ql_log(ql_log_warn, vha, 0xb03e,
  3691. "More MiniDump data collected: [0x%x]\n",
  3692. data_collected);
  3693. goto md_failed;
  3694. }
  3695. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  3696. ql2xmdcapmask)) {
  3697. entry_hdr->d_ctrl.driver_flags |=
  3698. QLA82XX_DBG_SKIPPED_FLAG;
  3699. ql_dbg(ql_dbg_p3p, vha, 0xb03f,
  3700. "Skipping entry[%d]: "
  3701. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3702. i, entry_hdr->entry_type,
  3703. entry_hdr->d_ctrl.entry_capture_mask);
  3704. goto skip_nxt_entry;
  3705. }
  3706. ql_dbg(ql_dbg_p3p, vha, 0xb040,
  3707. "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
  3708. "entry_type: 0x%x, captrue_mask: 0x%x\n",
  3709. __func__, i, data_ptr, entry_hdr,
  3710. entry_hdr->entry_type,
  3711. entry_hdr->d_ctrl.entry_capture_mask);
  3712. ql_dbg(ql_dbg_p3p, vha, 0xb041,
  3713. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  3714. data_collected, (ha->md_dump_size - data_collected));
  3715. /* Decode the entry type and take
  3716. * required action to capture debug data */
  3717. switch (entry_hdr->entry_type) {
  3718. case QLA82XX_RDEND:
  3719. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3720. break;
  3721. case QLA82XX_CNTRL:
  3722. rval = qla82xx_minidump_process_control(vha,
  3723. entry_hdr, &data_ptr);
  3724. if (rval != QLA_SUCCESS) {
  3725. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3726. goto md_failed;
  3727. }
  3728. break;
  3729. case QLA82XX_RDCRB:
  3730. qla82xx_minidump_process_rdcrb(vha,
  3731. entry_hdr, &data_ptr);
  3732. break;
  3733. case QLA82XX_RDMEM:
  3734. rval = qla82xx_minidump_process_rdmem(vha,
  3735. entry_hdr, &data_ptr);
  3736. if (rval != QLA_SUCCESS) {
  3737. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3738. goto md_failed;
  3739. }
  3740. break;
  3741. case QLA82XX_BOARD:
  3742. case QLA82XX_RDROM:
  3743. qla82xx_minidump_process_rdrom(vha,
  3744. entry_hdr, &data_ptr);
  3745. break;
  3746. case QLA82XX_L2DTG:
  3747. case QLA82XX_L2ITG:
  3748. case QLA82XX_L2DAT:
  3749. case QLA82XX_L2INS:
  3750. rval = qla82xx_minidump_process_l2tag(vha,
  3751. entry_hdr, &data_ptr);
  3752. if (rval != QLA_SUCCESS) {
  3753. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3754. goto md_failed;
  3755. }
  3756. break;
  3757. case QLA82XX_L1DAT:
  3758. case QLA82XX_L1INS:
  3759. qla82xx_minidump_process_l1cache(vha,
  3760. entry_hdr, &data_ptr);
  3761. break;
  3762. case QLA82XX_RDOCM:
  3763. qla82xx_minidump_process_rdocm(vha,
  3764. entry_hdr, &data_ptr);
  3765. break;
  3766. case QLA82XX_RDMUX:
  3767. qla82xx_minidump_process_rdmux(vha,
  3768. entry_hdr, &data_ptr);
  3769. break;
  3770. case QLA82XX_QUEUE:
  3771. qla82xx_minidump_process_queue(vha,
  3772. entry_hdr, &data_ptr);
  3773. break;
  3774. case QLA82XX_RDNOP:
  3775. default:
  3776. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3777. break;
  3778. }
  3779. ql_dbg(ql_dbg_p3p, vha, 0xb042,
  3780. "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr);
  3781. data_collected = (uint8_t *)data_ptr -
  3782. (uint8_t *)ha->md_dump;
  3783. skip_nxt_entry:
  3784. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3785. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  3786. }
  3787. if (data_collected != total_data_size) {
  3788. ql_dbg(ql_dbg_p3p, vha, 0xb043,
  3789. "MiniDump data mismatch: Data collected: [0x%x],"
  3790. "total_data_size:[0x%x]\n",
  3791. data_collected, total_data_size);
  3792. goto md_failed;
  3793. }
  3794. ql_log(ql_log_info, vha, 0xb044,
  3795. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  3796. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  3797. ha->fw_dumped = 1;
  3798. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  3799. md_failed:
  3800. return rval;
  3801. }
  3802. int
  3803. qla82xx_md_alloc(scsi_qla_host_t *vha)
  3804. {
  3805. struct qla_hw_data *ha = vha->hw;
  3806. int i, k;
  3807. struct qla82xx_md_template_hdr *tmplt_hdr;
  3808. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3809. if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) {
  3810. ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF;
  3811. ql_log(ql_log_info, vha, 0xb045,
  3812. "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
  3813. ql2xmdcapmask);
  3814. }
  3815. for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) {
  3816. if (i & ql2xmdcapmask)
  3817. ha->md_dump_size += tmplt_hdr->capture_size_array[k];
  3818. }
  3819. if (ha->md_dump) {
  3820. ql_log(ql_log_warn, vha, 0xb046,
  3821. "Firmware dump previously allocated.\n");
  3822. return 1;
  3823. }
  3824. ha->md_dump = vmalloc(ha->md_dump_size);
  3825. if (ha->md_dump == NULL) {
  3826. ql_log(ql_log_warn, vha, 0xb047,
  3827. "Unable to allocate memory for Minidump size "
  3828. "(0x%x).\n", ha->md_dump_size);
  3829. return 1;
  3830. }
  3831. return 0;
  3832. }
  3833. void
  3834. qla82xx_md_free(scsi_qla_host_t *vha)
  3835. {
  3836. struct qla_hw_data *ha = vha->hw;
  3837. /* Release the template header allocated */
  3838. if (ha->md_tmplt_hdr) {
  3839. ql_log(ql_log_info, vha, 0xb048,
  3840. "Free MiniDump template: %p, size (%d KB)\n",
  3841. ha->md_tmplt_hdr, ha->md_template_size / 1024);
  3842. dma_free_coherent(&ha->pdev->dev, ha->md_template_size,
  3843. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3844. ha->md_tmplt_hdr = NULL;
  3845. }
  3846. /* Release the template data buffer allocated */
  3847. if (ha->md_dump) {
  3848. ql_log(ql_log_info, vha, 0xb049,
  3849. "Free MiniDump memory: %p, size (%d KB)\n",
  3850. ha->md_dump, ha->md_dump_size / 1024);
  3851. vfree(ha->md_dump);
  3852. ha->md_dump_size = 0;
  3853. ha->md_dump = NULL;
  3854. }
  3855. }
  3856. void
  3857. qla82xx_md_prep(scsi_qla_host_t *vha)
  3858. {
  3859. struct qla_hw_data *ha = vha->hw;
  3860. int rval;
  3861. /* Get Minidump template size */
  3862. rval = qla82xx_md_get_template_size(vha);
  3863. if (rval == QLA_SUCCESS) {
  3864. ql_log(ql_log_info, vha, 0xb04a,
  3865. "MiniDump Template size obtained (%d KB)\n",
  3866. ha->md_template_size / 1024);
  3867. /* Get Minidump template */
  3868. rval = qla82xx_md_get_template(vha);
  3869. if (rval == QLA_SUCCESS) {
  3870. ql_dbg(ql_dbg_p3p, vha, 0xb04b,
  3871. "MiniDump Template obtained\n");
  3872. /* Allocate memory for minidump */
  3873. rval = qla82xx_md_alloc(vha);
  3874. if (rval == QLA_SUCCESS)
  3875. ql_log(ql_log_info, vha, 0xb04c,
  3876. "MiniDump memory allocated (%d KB)\n",
  3877. ha->md_dump_size / 1024);
  3878. else {
  3879. ql_log(ql_log_info, vha, 0xb04d,
  3880. "Free MiniDump template: %p, size: (%d KB)\n",
  3881. ha->md_tmplt_hdr,
  3882. ha->md_template_size / 1024);
  3883. dma_free_coherent(&ha->pdev->dev,
  3884. ha->md_template_size,
  3885. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3886. ha->md_tmplt_hdr = NULL;
  3887. }
  3888. }
  3889. }
  3890. }
  3891. int
  3892. qla82xx_beacon_on(struct scsi_qla_host *vha)
  3893. {
  3894. int rval;
  3895. struct qla_hw_data *ha = vha->hw;
  3896. qla82xx_idc_lock(ha);
  3897. rval = qla82xx_mbx_beacon_ctl(vha, 1);
  3898. if (rval) {
  3899. ql_log(ql_log_warn, vha, 0xb050,
  3900. "mbx set led config failed in %s\n", __func__);
  3901. goto exit;
  3902. }
  3903. ha->beacon_blink_led = 1;
  3904. exit:
  3905. qla82xx_idc_unlock(ha);
  3906. return rval;
  3907. }
  3908. int
  3909. qla82xx_beacon_off(struct scsi_qla_host *vha)
  3910. {
  3911. int rval;
  3912. struct qla_hw_data *ha = vha->hw;
  3913. qla82xx_idc_lock(ha);
  3914. rval = qla82xx_mbx_beacon_ctl(vha, 0);
  3915. if (rval) {
  3916. ql_log(ql_log_warn, vha, 0xb051,
  3917. "mbx set led config failed in %s\n", __func__);
  3918. goto exit;
  3919. }
  3920. ha->beacon_blink_led = 0;
  3921. exit:
  3922. qla82xx_idc_unlock(ha);
  3923. return rval;
  3924. }