pm8001_hwi.c 153 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. /**
  46. * read_main_config_table - read the configure table and save it.
  47. * @pm8001_ha: our hba card information
  48. */
  49. static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  50. {
  51. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  52. pm8001_ha->main_cfg_tbl.pm8001_tbl.signature =
  53. pm8001_mr32(address, 0x00);
  54. pm8001_ha->main_cfg_tbl.pm8001_tbl.interface_rev =
  55. pm8001_mr32(address, 0x04);
  56. pm8001_ha->main_cfg_tbl.pm8001_tbl.firmware_rev =
  57. pm8001_mr32(address, 0x08);
  58. pm8001_ha->main_cfg_tbl.pm8001_tbl.max_out_io =
  59. pm8001_mr32(address, 0x0C);
  60. pm8001_ha->main_cfg_tbl.pm8001_tbl.max_sgl =
  61. pm8001_mr32(address, 0x10);
  62. pm8001_ha->main_cfg_tbl.pm8001_tbl.ctrl_cap_flag =
  63. pm8001_mr32(address, 0x14);
  64. pm8001_ha->main_cfg_tbl.pm8001_tbl.gst_offset =
  65. pm8001_mr32(address, 0x18);
  66. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_queue_offset =
  67. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  68. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_queue_offset =
  69. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  70. pm8001_ha->main_cfg_tbl.pm8001_tbl.hda_mode_flag =
  71. pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
  72. /* read analog Setting offset from the configuration table */
  73. pm8001_ha->main_cfg_tbl.pm8001_tbl.anolog_setup_table_offset =
  74. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  75. /* read Error Dump Offset and Length */
  76. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset0 =
  77. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  78. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length0 =
  79. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  80. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset1 =
  81. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  82. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length1 =
  83. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  84. }
  85. /**
  86. * read_general_status_table - read the general status table and save it.
  87. * @pm8001_ha: our hba card information
  88. */
  89. static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  90. {
  91. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  92. pm8001_ha->gs_tbl.pm8001_tbl.gst_len_mpistate =
  93. pm8001_mr32(address, 0x00);
  94. pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state0 =
  95. pm8001_mr32(address, 0x04);
  96. pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state1 =
  97. pm8001_mr32(address, 0x08);
  98. pm8001_ha->gs_tbl.pm8001_tbl.msgu_tcnt =
  99. pm8001_mr32(address, 0x0C);
  100. pm8001_ha->gs_tbl.pm8001_tbl.iop_tcnt =
  101. pm8001_mr32(address, 0x10);
  102. pm8001_ha->gs_tbl.pm8001_tbl.rsvd =
  103. pm8001_mr32(address, 0x14);
  104. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[0] =
  105. pm8001_mr32(address, 0x18);
  106. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[1] =
  107. pm8001_mr32(address, 0x1C);
  108. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[2] =
  109. pm8001_mr32(address, 0x20);
  110. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[3] =
  111. pm8001_mr32(address, 0x24);
  112. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[4] =
  113. pm8001_mr32(address, 0x28);
  114. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[5] =
  115. pm8001_mr32(address, 0x2C);
  116. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[6] =
  117. pm8001_mr32(address, 0x30);
  118. pm8001_ha->gs_tbl.pm8001_tbl.phy_state[7] =
  119. pm8001_mr32(address, 0x34);
  120. pm8001_ha->gs_tbl.pm8001_tbl.gpio_input_val =
  121. pm8001_mr32(address, 0x38);
  122. pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[0] =
  123. pm8001_mr32(address, 0x3C);
  124. pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[1] =
  125. pm8001_mr32(address, 0x40);
  126. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[0] =
  127. pm8001_mr32(address, 0x44);
  128. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[1] =
  129. pm8001_mr32(address, 0x48);
  130. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[2] =
  131. pm8001_mr32(address, 0x4C);
  132. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[3] =
  133. pm8001_mr32(address, 0x50);
  134. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[4] =
  135. pm8001_mr32(address, 0x54);
  136. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[5] =
  137. pm8001_mr32(address, 0x58);
  138. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[6] =
  139. pm8001_mr32(address, 0x5C);
  140. pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[7] =
  141. pm8001_mr32(address, 0x60);
  142. }
  143. /**
  144. * read_inbnd_queue_table - read the inbound queue table and save it.
  145. * @pm8001_ha: our hba card information
  146. */
  147. static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  148. {
  149. int i;
  150. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  151. for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
  152. u32 offset = i * 0x20;
  153. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  154. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  155. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  156. pm8001_mr32(address, (offset + 0x18));
  157. }
  158. }
  159. /**
  160. * read_outbnd_queue_table - read the outbound queue table and save it.
  161. * @pm8001_ha: our hba card information
  162. */
  163. static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  164. {
  165. int i;
  166. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  167. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
  168. u32 offset = i * 0x24;
  169. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  170. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  171. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  172. pm8001_mr32(address, (offset + 0x18));
  173. }
  174. }
  175. /**
  176. * init_default_table_values - init the default table.
  177. * @pm8001_ha: our hba card information
  178. */
  179. static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  180. {
  181. int i;
  182. u32 offsetib, offsetob;
  183. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  184. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  185. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd = 0;
  186. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3 = 0;
  187. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7 = 0;
  188. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3 = 0;
  189. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7 = 0;
  190. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid0_3 =
  191. 0;
  192. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid4_7 =
  193. 0;
  194. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
  195. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
  196. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid0_3 = 0;
  197. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid4_7 = 0;
  198. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr =
  199. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  200. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr =
  201. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  202. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size =
  203. PM8001_EVENT_LOG_SIZE;
  204. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option = 0x01;
  205. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr =
  206. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  207. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr =
  208. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  209. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size =
  210. PM8001_EVENT_LOG_SIZE;
  211. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option = 0x01;
  212. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt = 0x01;
  213. for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
  214. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  215. PM8001_MPI_QUEUE | (64 << 16) | (0x00<<30);
  216. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  217. pm8001_ha->memoryMap.region[IB + i].phys_addr_hi;
  218. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  219. pm8001_ha->memoryMap.region[IB + i].phys_addr_lo;
  220. pm8001_ha->inbnd_q_tbl[i].base_virt =
  221. (u8 *)pm8001_ha->memoryMap.region[IB + i].virt_ptr;
  222. pm8001_ha->inbnd_q_tbl[i].total_length =
  223. pm8001_ha->memoryMap.region[IB + i].total_len;
  224. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  225. pm8001_ha->memoryMap.region[CI + i].phys_addr_hi;
  226. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  227. pm8001_ha->memoryMap.region[CI + i].phys_addr_lo;
  228. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  229. pm8001_ha->memoryMap.region[CI + i].virt_ptr;
  230. offsetib = i * 0x20;
  231. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  232. get_pci_bar_index(pm8001_mr32(addressib,
  233. (offsetib + 0x14)));
  234. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  235. pm8001_mr32(addressib, (offsetib + 0x18));
  236. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  237. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  238. }
  239. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
  240. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  241. PM8001_MPI_QUEUE | (64 << 16) | (0x01<<30);
  242. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  243. pm8001_ha->memoryMap.region[OB + i].phys_addr_hi;
  244. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  245. pm8001_ha->memoryMap.region[OB + i].phys_addr_lo;
  246. pm8001_ha->outbnd_q_tbl[i].base_virt =
  247. (u8 *)pm8001_ha->memoryMap.region[OB + i].virt_ptr;
  248. pm8001_ha->outbnd_q_tbl[i].total_length =
  249. pm8001_ha->memoryMap.region[OB + i].total_len;
  250. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  251. pm8001_ha->memoryMap.region[PI + i].phys_addr_hi;
  252. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  253. pm8001_ha->memoryMap.region[PI + i].phys_addr_lo;
  254. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
  255. 0 | (10 << 16) | (i << 24);
  256. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  257. pm8001_ha->memoryMap.region[PI + i].virt_ptr;
  258. offsetob = i * 0x24;
  259. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  260. get_pci_bar_index(pm8001_mr32(addressob,
  261. offsetob + 0x14));
  262. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  263. pm8001_mr32(addressob, (offsetob + 0x18));
  264. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  265. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  266. }
  267. }
  268. /**
  269. * update_main_config_table - update the main default table to the HBA.
  270. * @pm8001_ha: our hba card information
  271. */
  272. static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  273. {
  274. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  275. pm8001_mw32(address, 0x24,
  276. pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd);
  277. pm8001_mw32(address, 0x28,
  278. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3);
  279. pm8001_mw32(address, 0x2C,
  280. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7);
  281. pm8001_mw32(address, 0x30,
  282. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3);
  283. pm8001_mw32(address, 0x34,
  284. pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7);
  285. pm8001_mw32(address, 0x38,
  286. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  287. outbound_tgt_ITNexus_event_pid0_3);
  288. pm8001_mw32(address, 0x3C,
  289. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  290. outbound_tgt_ITNexus_event_pid4_7);
  291. pm8001_mw32(address, 0x40,
  292. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  293. outbound_tgt_ssp_event_pid0_3);
  294. pm8001_mw32(address, 0x44,
  295. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  296. outbound_tgt_ssp_event_pid4_7);
  297. pm8001_mw32(address, 0x48,
  298. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  299. outbound_tgt_smp_event_pid0_3);
  300. pm8001_mw32(address, 0x4C,
  301. pm8001_ha->main_cfg_tbl.pm8001_tbl.
  302. outbound_tgt_smp_event_pid4_7);
  303. pm8001_mw32(address, 0x50,
  304. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr);
  305. pm8001_mw32(address, 0x54,
  306. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr);
  307. pm8001_mw32(address, 0x58,
  308. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size);
  309. pm8001_mw32(address, 0x5C,
  310. pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option);
  311. pm8001_mw32(address, 0x60,
  312. pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr);
  313. pm8001_mw32(address, 0x64,
  314. pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr);
  315. pm8001_mw32(address, 0x68,
  316. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size);
  317. pm8001_mw32(address, 0x6C,
  318. pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option);
  319. pm8001_mw32(address, 0x70,
  320. pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt);
  321. }
  322. /**
  323. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  324. * @pm8001_ha: our hba card information
  325. */
  326. static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  327. int number)
  328. {
  329. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  330. u16 offset = number * 0x20;
  331. pm8001_mw32(address, offset + 0x00,
  332. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  333. pm8001_mw32(address, offset + 0x04,
  334. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  335. pm8001_mw32(address, offset + 0x08,
  336. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  337. pm8001_mw32(address, offset + 0x0C,
  338. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  339. pm8001_mw32(address, offset + 0x10,
  340. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  341. }
  342. /**
  343. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  344. * @pm8001_ha: our hba card information
  345. */
  346. static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
  347. int number)
  348. {
  349. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  350. u16 offset = number * 0x24;
  351. pm8001_mw32(address, offset + 0x00,
  352. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  353. pm8001_mw32(address, offset + 0x04,
  354. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  355. pm8001_mw32(address, offset + 0x08,
  356. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  357. pm8001_mw32(address, offset + 0x0C,
  358. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  359. pm8001_mw32(address, offset + 0x10,
  360. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  361. pm8001_mw32(address, offset + 0x1C,
  362. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  363. }
  364. /**
  365. * pm8001_bar4_shift - function is called to shift BAR base address
  366. * @pm8001_ha : our hba card infomation
  367. * @shiftValue : shifting value in memory bar.
  368. */
  369. int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
  370. {
  371. u32 regVal;
  372. unsigned long start;
  373. /* program the inbound AXI translation Lower Address */
  374. pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
  375. /* confirm the setting is written */
  376. start = jiffies + HZ; /* 1 sec */
  377. do {
  378. regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
  379. } while ((regVal != shiftValue) && time_before(jiffies, start));
  380. if (regVal != shiftValue) {
  381. PM8001_INIT_DBG(pm8001_ha,
  382. pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
  383. " = 0x%x\n", regVal));
  384. return -1;
  385. }
  386. return 0;
  387. }
  388. /**
  389. * mpi_set_phys_g3_with_ssc
  390. * @pm8001_ha: our hba card information
  391. * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
  392. */
  393. static void mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha,
  394. u32 SSCbit)
  395. {
  396. u32 value, offset, i;
  397. unsigned long flags;
  398. #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
  399. #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
  400. #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
  401. #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
  402. #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
  403. #define PHY_G3_WITH_SSC_BIT_SHIFT 13
  404. #define SNW3_PHY_CAPABILITIES_PARITY 31
  405. /*
  406. * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
  407. * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
  408. */
  409. spin_lock_irqsave(&pm8001_ha->lock, flags);
  410. if (-1 == pm8001_bar4_shift(pm8001_ha,
  411. SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
  412. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  413. return;
  414. }
  415. for (i = 0; i < 4; i++) {
  416. offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
  417. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  418. }
  419. /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
  420. if (-1 == pm8001_bar4_shift(pm8001_ha,
  421. SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
  422. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  423. return;
  424. }
  425. for (i = 4; i < 8; i++) {
  426. offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  427. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  428. }
  429. /*************************************************************
  430. Change the SSC upspreading value to 0x0 so that upspreading is disabled.
  431. Device MABC SMOD0 Controls
  432. Address: (via MEMBASE-III):
  433. Using shifted destination address 0x0_0000: with Offset 0xD8
  434. 31:28 R/W Reserved Do not change
  435. 27:24 R/W SAS_SMOD_SPRDUP 0000
  436. 23:20 R/W SAS_SMOD_SPRDDN 0000
  437. 19:0 R/W Reserved Do not change
  438. Upon power-up this register will read as 0x8990c016,
  439. and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
  440. so that the written value will be 0x8090c016.
  441. This will ensure only down-spreading SSC is enabled on the SPC.
  442. *************************************************************/
  443. value = pm8001_cr32(pm8001_ha, 2, 0xd8);
  444. pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
  445. /*set the shifted destination address to 0x0 to avoid error operation */
  446. pm8001_bar4_shift(pm8001_ha, 0x0);
  447. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  448. return;
  449. }
  450. /**
  451. * mpi_set_open_retry_interval_reg
  452. * @pm8001_ha: our hba card information
  453. * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
  454. */
  455. static void mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
  456. u32 interval)
  457. {
  458. u32 offset;
  459. u32 value;
  460. u32 i;
  461. unsigned long flags;
  462. #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
  463. #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
  464. #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
  465. #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
  466. #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
  467. value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
  468. spin_lock_irqsave(&pm8001_ha->lock, flags);
  469. /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
  470. if (-1 == pm8001_bar4_shift(pm8001_ha,
  471. OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
  472. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  473. return;
  474. }
  475. for (i = 0; i < 4; i++) {
  476. offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
  477. pm8001_cw32(pm8001_ha, 2, offset, value);
  478. }
  479. if (-1 == pm8001_bar4_shift(pm8001_ha,
  480. OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
  481. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  482. return;
  483. }
  484. for (i = 4; i < 8; i++) {
  485. offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  486. pm8001_cw32(pm8001_ha, 2, offset, value);
  487. }
  488. /*set the shifted destination address to 0x0 to avoid error operation */
  489. pm8001_bar4_shift(pm8001_ha, 0x0);
  490. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  491. return;
  492. }
  493. /**
  494. * mpi_init_check - check firmware initialization status.
  495. * @pm8001_ha: our hba card information
  496. */
  497. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  498. {
  499. u32 max_wait_count;
  500. u32 value;
  501. u32 gst_len_mpistate;
  502. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  503. table is updated */
  504. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
  505. /* wait until Inbound DoorBell Clear Register toggled */
  506. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  507. do {
  508. udelay(1);
  509. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  510. value &= SPC_MSGU_CFG_TABLE_UPDATE;
  511. } while ((value != 0) && (--max_wait_count));
  512. if (!max_wait_count)
  513. return -1;
  514. /* check the MPI-State for initialization */
  515. gst_len_mpistate =
  516. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  517. GST_GSTLEN_MPIS_OFFSET);
  518. if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
  519. return -1;
  520. /* check MPI Initialization error */
  521. gst_len_mpistate = gst_len_mpistate >> 16;
  522. if (0x0000 != gst_len_mpistate)
  523. return -1;
  524. return 0;
  525. }
  526. /**
  527. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  528. * @pm8001_ha: our hba card information
  529. */
  530. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  531. {
  532. u32 value, value1;
  533. u32 max_wait_count;
  534. /* check error state */
  535. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  536. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  537. /* check AAP error */
  538. if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
  539. /* error state */
  540. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  541. return -1;
  542. }
  543. /* check IOP error */
  544. if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
  545. /* error state */
  546. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  547. return -1;
  548. }
  549. /* bit 4-31 of scratch pad1 should be zeros if it is not
  550. in error state*/
  551. if (value & SCRATCH_PAD1_STATE_MASK) {
  552. /* error case */
  553. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  554. return -1;
  555. }
  556. /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
  557. in error state */
  558. if (value1 & SCRATCH_PAD2_STATE_MASK) {
  559. /* error case */
  560. return -1;
  561. }
  562. max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
  563. /* wait until scratch pad 1 and 2 registers in ready state */
  564. do {
  565. udelay(1);
  566. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  567. & SCRATCH_PAD1_RDY;
  568. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  569. & SCRATCH_PAD2_RDY;
  570. if ((--max_wait_count) == 0)
  571. return -1;
  572. } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
  573. return 0;
  574. }
  575. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  576. {
  577. void __iomem *base_addr;
  578. u32 value;
  579. u32 offset;
  580. u32 pcibar;
  581. u32 pcilogic;
  582. value = pm8001_cr32(pm8001_ha, 0, 0x44);
  583. offset = value & 0x03FFFFFF;
  584. PM8001_INIT_DBG(pm8001_ha,
  585. pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
  586. pcilogic = (value & 0xFC000000) >> 26;
  587. pcibar = get_pci_bar_index(pcilogic);
  588. PM8001_INIT_DBG(pm8001_ha,
  589. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  590. pm8001_ha->main_cfg_tbl_addr = base_addr =
  591. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  592. pm8001_ha->general_stat_tbl_addr =
  593. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
  594. pm8001_ha->inbnd_q_tbl_addr =
  595. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
  596. pm8001_ha->outbnd_q_tbl_addr =
  597. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
  598. }
  599. /**
  600. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  601. * @pm8001_ha: our hba card information
  602. */
  603. static int pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
  604. {
  605. u8 i = 0;
  606. u16 deviceid;
  607. pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
  608. /* 8081 controllers need BAR shift to access MPI space
  609. * as this is shared with BIOS data */
  610. if (deviceid == 0x8081) {
  611. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_SM_BASE)) {
  612. PM8001_FAIL_DBG(pm8001_ha,
  613. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  614. GSM_SM_BASE));
  615. return -1;
  616. }
  617. }
  618. /* check the firmware status */
  619. if (-1 == check_fw_ready(pm8001_ha)) {
  620. PM8001_FAIL_DBG(pm8001_ha,
  621. pm8001_printk("Firmware is not ready!\n"));
  622. return -EBUSY;
  623. }
  624. /* Initialize pci space address eg: mpi offset */
  625. init_pci_device_addresses(pm8001_ha);
  626. init_default_table_values(pm8001_ha);
  627. read_main_config_table(pm8001_ha);
  628. read_general_status_table(pm8001_ha);
  629. read_inbnd_queue_table(pm8001_ha);
  630. read_outbnd_queue_table(pm8001_ha);
  631. /* update main config table ,inbound table and outbound table */
  632. update_main_config_table(pm8001_ha);
  633. for (i = 0; i < PM8001_MAX_INB_NUM; i++)
  634. update_inbnd_queue_table(pm8001_ha, i);
  635. for (i = 0; i < PM8001_MAX_OUTB_NUM; i++)
  636. update_outbnd_queue_table(pm8001_ha, i);
  637. /* 8081 controller donot require these operations */
  638. if (deviceid != 0x8081) {
  639. mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
  640. /* 7->130ms, 34->500ms, 119->1.5s */
  641. mpi_set_open_retry_interval_reg(pm8001_ha, 119);
  642. }
  643. /* notify firmware update finished and check initialization status */
  644. if (0 == mpi_init_check(pm8001_ha)) {
  645. PM8001_INIT_DBG(pm8001_ha,
  646. pm8001_printk("MPI initialize successful!\n"));
  647. } else
  648. return -EBUSY;
  649. /*This register is a 16-bit timer with a resolution of 1us. This is the
  650. timer used for interrupt delay/coalescing in the PCIe Application Layer.
  651. Zero is not a valid value. A value of 1 in the register will cause the
  652. interrupts to be normal. A value greater than 1 will cause coalescing
  653. delays.*/
  654. pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
  655. pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
  656. return 0;
  657. }
  658. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  659. {
  660. u32 max_wait_count;
  661. u32 value;
  662. u32 gst_len_mpistate;
  663. u16 deviceid;
  664. pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
  665. if (deviceid == 0x8081) {
  666. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_SM_BASE)) {
  667. PM8001_FAIL_DBG(pm8001_ha,
  668. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  669. GSM_SM_BASE));
  670. return -1;
  671. }
  672. }
  673. init_pci_device_addresses(pm8001_ha);
  674. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  675. table is stop */
  676. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
  677. /* wait until Inbound DoorBell Clear Register toggled */
  678. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  679. do {
  680. udelay(1);
  681. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  682. value &= SPC_MSGU_CFG_TABLE_RESET;
  683. } while ((value != 0) && (--max_wait_count));
  684. if (!max_wait_count) {
  685. PM8001_FAIL_DBG(pm8001_ha,
  686. pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
  687. return -1;
  688. }
  689. /* check the MPI-State for termination in progress */
  690. /* wait until Inbound DoorBell Clear Register toggled */
  691. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  692. do {
  693. udelay(1);
  694. gst_len_mpistate =
  695. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  696. GST_GSTLEN_MPIS_OFFSET);
  697. if (GST_MPI_STATE_UNINIT ==
  698. (gst_len_mpistate & GST_MPI_STATE_MASK))
  699. break;
  700. } while (--max_wait_count);
  701. if (!max_wait_count) {
  702. PM8001_FAIL_DBG(pm8001_ha,
  703. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  704. gst_len_mpistate & GST_MPI_STATE_MASK));
  705. return -1;
  706. }
  707. return 0;
  708. }
  709. /**
  710. * soft_reset_ready_check - Function to check FW is ready for soft reset.
  711. * @pm8001_ha: our hba card information
  712. */
  713. static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
  714. {
  715. u32 regVal, regVal1, regVal2;
  716. if (mpi_uninit_check(pm8001_ha) != 0) {
  717. PM8001_FAIL_DBG(pm8001_ha,
  718. pm8001_printk("MPI state is not ready\n"));
  719. return -1;
  720. }
  721. /* read the scratch pad 2 register bit 2 */
  722. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  723. & SCRATCH_PAD2_FWRDY_RST;
  724. if (regVal == SCRATCH_PAD2_FWRDY_RST) {
  725. PM8001_INIT_DBG(pm8001_ha,
  726. pm8001_printk("Firmware is ready for reset .\n"));
  727. } else {
  728. unsigned long flags;
  729. /* Trigger NMI twice via RB6 */
  730. spin_lock_irqsave(&pm8001_ha->lock, flags);
  731. if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
  732. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  733. PM8001_FAIL_DBG(pm8001_ha,
  734. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  735. RB6_ACCESS_REG));
  736. return -1;
  737. }
  738. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
  739. RB6_MAGIC_NUMBER_RST);
  740. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
  741. /* wait for 100 ms */
  742. mdelay(100);
  743. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
  744. SCRATCH_PAD2_FWRDY_RST;
  745. if (regVal != SCRATCH_PAD2_FWRDY_RST) {
  746. regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  747. regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  748. PM8001_FAIL_DBG(pm8001_ha,
  749. pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
  750. "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
  751. regVal1, regVal2));
  752. PM8001_FAIL_DBG(pm8001_ha,
  753. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  754. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
  755. PM8001_FAIL_DBG(pm8001_ha,
  756. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  757. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
  758. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  759. return -1;
  760. }
  761. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  762. }
  763. return 0;
  764. }
  765. /**
  766. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  767. * the FW register status to the originated status.
  768. * @pm8001_ha: our hba card information
  769. */
  770. static int
  771. pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha)
  772. {
  773. u32 regVal, toggleVal;
  774. u32 max_wait_count;
  775. u32 regVal1, regVal2, regVal3;
  776. u32 signature = 0x252acbcd; /* for host scratch pad0 */
  777. unsigned long flags;
  778. /* step1: Check FW is ready for soft reset */
  779. if (soft_reset_ready_check(pm8001_ha) != 0) {
  780. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
  781. return -1;
  782. }
  783. /* step 2: clear NMI status register on AAP1 and IOP, write the same
  784. value to clear */
  785. /* map 0x60000 to BAR4(0x20), BAR2(win) */
  786. spin_lock_irqsave(&pm8001_ha->lock, flags);
  787. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
  788. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  789. PM8001_FAIL_DBG(pm8001_ha,
  790. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  791. MBIC_AAP1_ADDR_BASE));
  792. return -1;
  793. }
  794. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
  795. PM8001_INIT_DBG(pm8001_ha,
  796. pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
  797. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
  798. /* map 0x70000 to BAR4(0x20), BAR2(win) */
  799. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
  800. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  801. PM8001_FAIL_DBG(pm8001_ha,
  802. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  803. MBIC_IOP_ADDR_BASE));
  804. return -1;
  805. }
  806. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
  807. PM8001_INIT_DBG(pm8001_ha,
  808. pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
  809. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
  810. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
  811. PM8001_INIT_DBG(pm8001_ha,
  812. pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
  813. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
  814. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
  815. PM8001_INIT_DBG(pm8001_ha,
  816. pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
  817. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
  818. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
  819. PM8001_INIT_DBG(pm8001_ha,
  820. pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
  821. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
  822. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
  823. PM8001_INIT_DBG(pm8001_ha,
  824. pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
  825. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
  826. /* read the scratch pad 1 register bit 2 */
  827. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  828. & SCRATCH_PAD1_RST;
  829. toggleVal = regVal ^ SCRATCH_PAD1_RST;
  830. /* set signature in host scratch pad0 register to tell SPC that the
  831. host performs the soft reset */
  832. pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
  833. /* read required registers for confirmming */
  834. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  835. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  836. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  837. PM8001_FAIL_DBG(pm8001_ha,
  838. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  839. GSM_ADDR_BASE));
  840. return -1;
  841. }
  842. PM8001_INIT_DBG(pm8001_ha,
  843. pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
  844. " Reset = 0x%x\n",
  845. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  846. /* step 3: host read GSM Configuration and Reset register */
  847. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  848. /* Put those bits to low */
  849. /* GSM XCBI offset = 0x70 0000
  850. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  851. 0x00 Bit 12 QSSP_SW_RSTB 1
  852. 0x00 Bit 11 RAAE_SW_RSTB 1
  853. 0x00 Bit 9 RB_1_SW_RSTB 1
  854. 0x00 Bit 8 SM_SW_RSTB 1
  855. */
  856. regVal &= ~(0x00003b00);
  857. /* host write GSM Configuration and Reset register */
  858. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  859. PM8001_INIT_DBG(pm8001_ha,
  860. pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
  861. "Configuration and Reset is set to = 0x%x\n",
  862. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  863. /* step 4: */
  864. /* disable GSM - Read Address Parity Check */
  865. regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  866. PM8001_INIT_DBG(pm8001_ha,
  867. pm8001_printk("GSM 0x700038 - Read Address Parity Check "
  868. "Enable = 0x%x\n", regVal1));
  869. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
  870. PM8001_INIT_DBG(pm8001_ha,
  871. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  872. "is set to = 0x%x\n",
  873. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  874. /* disable GSM - Write Address Parity Check */
  875. regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  876. PM8001_INIT_DBG(pm8001_ha,
  877. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  878. " Enable = 0x%x\n", regVal2));
  879. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
  880. PM8001_INIT_DBG(pm8001_ha,
  881. pm8001_printk("GSM 0x700040 - Write Address Parity Check "
  882. "Enable is set to = 0x%x\n",
  883. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  884. /* disable GSM - Write Data Parity Check */
  885. regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  886. PM8001_INIT_DBG(pm8001_ha,
  887. pm8001_printk("GSM 0x300048 - Write Data Parity Check"
  888. " Enable = 0x%x\n", regVal3));
  889. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
  890. PM8001_INIT_DBG(pm8001_ha,
  891. pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
  892. "is set to = 0x%x\n",
  893. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  894. /* step 5: delay 10 usec */
  895. udelay(10);
  896. /* step 5-b: set GPIO-0 output control to tristate anyway */
  897. if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
  898. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  899. PM8001_INIT_DBG(pm8001_ha,
  900. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  901. GPIO_ADDR_BASE));
  902. return -1;
  903. }
  904. regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
  905. PM8001_INIT_DBG(pm8001_ha,
  906. pm8001_printk("GPIO Output Control Register:"
  907. " = 0x%x\n", regVal));
  908. /* set GPIO-0 output control to tri-state */
  909. regVal &= 0xFFFFFFFC;
  910. pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
  911. /* Step 6: Reset the IOP and AAP1 */
  912. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  913. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  914. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  915. PM8001_FAIL_DBG(pm8001_ha,
  916. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  917. SPC_TOP_LEVEL_ADDR_BASE));
  918. return -1;
  919. }
  920. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  921. PM8001_INIT_DBG(pm8001_ha,
  922. pm8001_printk("Top Register before resetting IOP/AAP1"
  923. ":= 0x%x\n", regVal));
  924. regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  925. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  926. /* step 7: Reset the BDMA/OSSP */
  927. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  928. PM8001_INIT_DBG(pm8001_ha,
  929. pm8001_printk("Top Register before resetting BDMA/OSSP"
  930. ": = 0x%x\n", regVal));
  931. regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  932. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  933. /* step 8: delay 10 usec */
  934. udelay(10);
  935. /* step 9: bring the BDMA and OSSP out of reset */
  936. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  937. PM8001_INIT_DBG(pm8001_ha,
  938. pm8001_printk("Top Register before bringing up BDMA/OSSP"
  939. ":= 0x%x\n", regVal));
  940. regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  941. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  942. /* step 10: delay 10 usec */
  943. udelay(10);
  944. /* step 11: reads and sets the GSM Configuration and Reset Register */
  945. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  946. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  947. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  948. PM8001_FAIL_DBG(pm8001_ha,
  949. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  950. GSM_ADDR_BASE));
  951. return -1;
  952. }
  953. PM8001_INIT_DBG(pm8001_ha,
  954. pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
  955. "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  956. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  957. /* Put those bits to high */
  958. /* GSM XCBI offset = 0x70 0000
  959. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  960. 0x00 Bit 12 QSSP_SW_RSTB 1
  961. 0x00 Bit 11 RAAE_SW_RSTB 1
  962. 0x00 Bit 9 RB_1_SW_RSTB 1
  963. 0x00 Bit 8 SM_SW_RSTB 1
  964. */
  965. regVal |= (GSM_CONFIG_RESET_VALUE);
  966. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  967. PM8001_INIT_DBG(pm8001_ha,
  968. pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
  969. " Configuration and Reset is set to = 0x%x\n",
  970. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  971. /* step 12: Restore GSM - Read Address Parity Check */
  972. regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  973. /* just for debugging */
  974. PM8001_INIT_DBG(pm8001_ha,
  975. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  976. " = 0x%x\n", regVal));
  977. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
  978. PM8001_INIT_DBG(pm8001_ha,
  979. pm8001_printk("GSM 0x700038 - Read Address Parity"
  980. " Check Enable is set to = 0x%x\n",
  981. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  982. /* Restore GSM - Write Address Parity Check */
  983. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  984. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
  985. PM8001_INIT_DBG(pm8001_ha,
  986. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  987. " Enable is set to = 0x%x\n",
  988. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  989. /* Restore GSM - Write Data Parity Check */
  990. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  991. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
  992. PM8001_INIT_DBG(pm8001_ha,
  993. pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
  994. "is set to = 0x%x\n",
  995. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  996. /* step 13: bring the IOP and AAP1 out of reset */
  997. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  998. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  999. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1000. PM8001_FAIL_DBG(pm8001_ha,
  1001. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  1002. SPC_TOP_LEVEL_ADDR_BASE));
  1003. return -1;
  1004. }
  1005. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  1006. regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  1007. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  1008. /* step 14: delay 10 usec - Normal Mode */
  1009. udelay(10);
  1010. /* check Soft Reset Normal mode or Soft Reset HDA mode */
  1011. if (signature == SPC_SOFT_RESET_SIGNATURE) {
  1012. /* step 15 (Normal Mode): wait until scratch pad1 register
  1013. bit 2 toggled */
  1014. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  1015. do {
  1016. udelay(1);
  1017. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  1018. SCRATCH_PAD1_RST;
  1019. } while ((regVal != toggleVal) && (--max_wait_count));
  1020. if (!max_wait_count) {
  1021. regVal = pm8001_cr32(pm8001_ha, 0,
  1022. MSGU_SCRATCH_PAD_1);
  1023. PM8001_FAIL_DBG(pm8001_ha,
  1024. pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
  1025. "MSGU_SCRATCH_PAD1 = 0x%x\n",
  1026. toggleVal, regVal));
  1027. PM8001_FAIL_DBG(pm8001_ha,
  1028. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  1029. pm8001_cr32(pm8001_ha, 0,
  1030. MSGU_SCRATCH_PAD_0)));
  1031. PM8001_FAIL_DBG(pm8001_ha,
  1032. pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
  1033. pm8001_cr32(pm8001_ha, 0,
  1034. MSGU_SCRATCH_PAD_2)));
  1035. PM8001_FAIL_DBG(pm8001_ha,
  1036. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1037. pm8001_cr32(pm8001_ha, 0,
  1038. MSGU_SCRATCH_PAD_3)));
  1039. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1040. return -1;
  1041. }
  1042. /* step 16 (Normal) - Clear ODMR and ODCR */
  1043. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1044. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1045. /* step 17 (Normal Mode): wait for the FW and IOP to get
  1046. ready - 1 sec timeout */
  1047. /* Wait for the SPC Configuration Table to be ready */
  1048. if (check_fw_ready(pm8001_ha) == -1) {
  1049. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  1050. /* return error if MPI Configuration Table not ready */
  1051. PM8001_INIT_DBG(pm8001_ha,
  1052. pm8001_printk("FW not ready SCRATCH_PAD1"
  1053. " = 0x%x\n", regVal));
  1054. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  1055. /* return error if MPI Configuration Table not ready */
  1056. PM8001_INIT_DBG(pm8001_ha,
  1057. pm8001_printk("FW not ready SCRATCH_PAD2"
  1058. " = 0x%x\n", regVal));
  1059. PM8001_INIT_DBG(pm8001_ha,
  1060. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  1061. pm8001_cr32(pm8001_ha, 0,
  1062. MSGU_SCRATCH_PAD_0)));
  1063. PM8001_INIT_DBG(pm8001_ha,
  1064. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1065. pm8001_cr32(pm8001_ha, 0,
  1066. MSGU_SCRATCH_PAD_3)));
  1067. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1068. return -1;
  1069. }
  1070. }
  1071. pm8001_bar4_shift(pm8001_ha, 0);
  1072. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1073. PM8001_INIT_DBG(pm8001_ha,
  1074. pm8001_printk("SPC soft reset Complete\n"));
  1075. return 0;
  1076. }
  1077. static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  1078. {
  1079. u32 i;
  1080. u32 regVal;
  1081. PM8001_INIT_DBG(pm8001_ha,
  1082. pm8001_printk("chip reset start\n"));
  1083. /* do SPC chip reset. */
  1084. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1085. regVal &= ~(SPC_REG_RESET_DEVICE);
  1086. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1087. /* delay 10 usec */
  1088. udelay(10);
  1089. /* bring chip reset out of reset */
  1090. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1091. regVal |= SPC_REG_RESET_DEVICE;
  1092. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1093. /* delay 10 usec */
  1094. udelay(10);
  1095. /* wait for 20 msec until the firmware gets reloaded */
  1096. i = 20;
  1097. do {
  1098. mdelay(1);
  1099. } while ((--i) != 0);
  1100. PM8001_INIT_DBG(pm8001_ha,
  1101. pm8001_printk("chip reset finished\n"));
  1102. }
  1103. /**
  1104. * pm8001_chip_iounmap - which maped when initialized.
  1105. * @pm8001_ha: our hba card information
  1106. */
  1107. void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
  1108. {
  1109. s8 bar, logical = 0;
  1110. for (bar = 0; bar < 6; bar++) {
  1111. /*
  1112. ** logical BARs for SPC:
  1113. ** bar 0 and 1 - logical BAR0
  1114. ** bar 2 and 3 - logical BAR1
  1115. ** bar4 - logical BAR2
  1116. ** bar5 - logical BAR3
  1117. ** Skip the appropriate assignments:
  1118. */
  1119. if ((bar == 1) || (bar == 3))
  1120. continue;
  1121. if (pm8001_ha->io_mem[logical].memvirtaddr) {
  1122. iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
  1123. logical++;
  1124. }
  1125. }
  1126. }
  1127. /**
  1128. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1129. * @pm8001_ha: our hba card information
  1130. */
  1131. static void
  1132. pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1133. {
  1134. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1135. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1136. }
  1137. /**
  1138. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1139. * @pm8001_ha: our hba card information
  1140. */
  1141. static void
  1142. pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1143. {
  1144. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
  1145. }
  1146. /**
  1147. * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
  1148. * @pm8001_ha: our hba card information
  1149. */
  1150. static void
  1151. pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
  1152. u32 int_vec_idx)
  1153. {
  1154. u32 msi_index;
  1155. u32 value;
  1156. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1157. msi_index += MSIX_TABLE_BASE;
  1158. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
  1159. value = (1 << int_vec_idx);
  1160. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
  1161. }
  1162. /**
  1163. * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
  1164. * @pm8001_ha: our hba card information
  1165. */
  1166. static void
  1167. pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
  1168. u32 int_vec_idx)
  1169. {
  1170. u32 msi_index;
  1171. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1172. msi_index += MSIX_TABLE_BASE;
  1173. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
  1174. }
  1175. /**
  1176. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1177. * @pm8001_ha: our hba card information
  1178. */
  1179. static void
  1180. pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  1181. {
  1182. #ifdef PM8001_USE_MSIX
  1183. pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
  1184. return;
  1185. #endif
  1186. pm8001_chip_intx_interrupt_enable(pm8001_ha);
  1187. }
  1188. /**
  1189. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1190. * @pm8001_ha: our hba card information
  1191. */
  1192. static void
  1193. pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha, u8 vec)
  1194. {
  1195. #ifdef PM8001_USE_MSIX
  1196. pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
  1197. return;
  1198. #endif
  1199. pm8001_chip_intx_interrupt_disable(pm8001_ha);
  1200. }
  1201. /**
  1202. * pm8001_mpi_msg_free_get - get the free message buffer for transfer
  1203. * inbound queue.
  1204. * @circularQ: the inbound queue we want to transfer to HBA.
  1205. * @messageSize: the message size of this transfer, normally it is 64 bytes
  1206. * @messagePtr: the pointer to message.
  1207. */
  1208. int pm8001_mpi_msg_free_get(struct inbound_queue_table *circularQ,
  1209. u16 messageSize, void **messagePtr)
  1210. {
  1211. u32 offset, consumer_index;
  1212. struct mpi_msg_hdr *msgHeader;
  1213. u8 bcCount = 1; /* only support single buffer */
  1214. /* Checks is the requested message size can be allocated in this queue*/
  1215. if (messageSize > IOMB_SIZE_SPCV) {
  1216. *messagePtr = NULL;
  1217. return -1;
  1218. }
  1219. /* Stores the new consumer index */
  1220. consumer_index = pm8001_read_32(circularQ->ci_virt);
  1221. circularQ->consumer_index = cpu_to_le32(consumer_index);
  1222. if (((circularQ->producer_idx + bcCount) % PM8001_MPI_QUEUE) ==
  1223. le32_to_cpu(circularQ->consumer_index)) {
  1224. *messagePtr = NULL;
  1225. return -1;
  1226. }
  1227. /* get memory IOMB buffer address */
  1228. offset = circularQ->producer_idx * messageSize;
  1229. /* increment to next bcCount element */
  1230. circularQ->producer_idx = (circularQ->producer_idx + bcCount)
  1231. % PM8001_MPI_QUEUE;
  1232. /* Adds that distance to the base of the region virtual address plus
  1233. the message header size*/
  1234. msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
  1235. *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
  1236. return 0;
  1237. }
  1238. /**
  1239. * pm8001_mpi_build_cmd- build the message queue for transfer, update the PI to
  1240. * FW to tell the fw to get this message from IOMB.
  1241. * @pm8001_ha: our hba card information
  1242. * @circularQ: the inbound queue we want to transfer to HBA.
  1243. * @opCode: the operation code represents commands which LLDD and fw recognized.
  1244. * @payload: the command payload of each operation command.
  1245. */
  1246. int pm8001_mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  1247. struct inbound_queue_table *circularQ,
  1248. u32 opCode, void *payload, u32 responseQueue)
  1249. {
  1250. u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
  1251. void *pMessage;
  1252. if (pm8001_mpi_msg_free_get(circularQ, pm8001_ha->iomb_size,
  1253. &pMessage) < 0) {
  1254. PM8001_IO_DBG(pm8001_ha,
  1255. pm8001_printk("No free mpi buffer\n"));
  1256. return -1;
  1257. }
  1258. BUG_ON(!payload);
  1259. /*Copy to the payload*/
  1260. memcpy(pMessage, payload, (pm8001_ha->iomb_size -
  1261. sizeof(struct mpi_msg_hdr)));
  1262. /*Build the header*/
  1263. Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
  1264. | ((responseQueue & 0x3F) << 16)
  1265. | ((category & 0xF) << 12) | (opCode & 0xFFF));
  1266. pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
  1267. /*Update the PI to the firmware*/
  1268. pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
  1269. circularQ->pi_offset, circularQ->producer_idx);
  1270. PM8001_IO_DBG(pm8001_ha,
  1271. pm8001_printk("INB Q %x OPCODE:%x , UPDATED PI=%d CI=%d\n",
  1272. responseQueue, opCode, circularQ->producer_idx,
  1273. circularQ->consumer_index));
  1274. return 0;
  1275. }
  1276. u32 pm8001_mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  1277. struct outbound_queue_table *circularQ, u8 bc)
  1278. {
  1279. u32 producer_index;
  1280. struct mpi_msg_hdr *msgHeader;
  1281. struct mpi_msg_hdr *pOutBoundMsgHeader;
  1282. msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
  1283. pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
  1284. circularQ->consumer_idx * pm8001_ha->iomb_size);
  1285. if (pOutBoundMsgHeader != msgHeader) {
  1286. PM8001_FAIL_DBG(pm8001_ha,
  1287. pm8001_printk("consumer_idx = %d msgHeader = %p\n",
  1288. circularQ->consumer_idx, msgHeader));
  1289. /* Update the producer index from SPC */
  1290. producer_index = pm8001_read_32(circularQ->pi_virt);
  1291. circularQ->producer_index = cpu_to_le32(producer_index);
  1292. PM8001_FAIL_DBG(pm8001_ha,
  1293. pm8001_printk("consumer_idx = %d producer_index = %d"
  1294. "msgHeader = %p\n", circularQ->consumer_idx,
  1295. circularQ->producer_index, msgHeader));
  1296. return 0;
  1297. }
  1298. /* free the circular queue buffer elements associated with the message*/
  1299. circularQ->consumer_idx = (circularQ->consumer_idx + bc)
  1300. % PM8001_MPI_QUEUE;
  1301. /* update the CI of outbound queue */
  1302. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
  1303. circularQ->consumer_idx);
  1304. /* Update the producer index from SPC*/
  1305. producer_index = pm8001_read_32(circularQ->pi_virt);
  1306. circularQ->producer_index = cpu_to_le32(producer_index);
  1307. PM8001_IO_DBG(pm8001_ha,
  1308. pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
  1309. circularQ->producer_index));
  1310. return 0;
  1311. }
  1312. /**
  1313. * pm8001_mpi_msg_consume- get the MPI message from outbound queue
  1314. * message table.
  1315. * @pm8001_ha: our hba card information
  1316. * @circularQ: the outbound queue table.
  1317. * @messagePtr1: the message contents of this outbound message.
  1318. * @pBC: the message size.
  1319. */
  1320. u32 pm8001_mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  1321. struct outbound_queue_table *circularQ,
  1322. void **messagePtr1, u8 *pBC)
  1323. {
  1324. struct mpi_msg_hdr *msgHeader;
  1325. __le32 msgHeader_tmp;
  1326. u32 header_tmp;
  1327. do {
  1328. /* If there are not-yet-delivered messages ... */
  1329. if (le32_to_cpu(circularQ->producer_index)
  1330. != circularQ->consumer_idx) {
  1331. /*Get the pointer to the circular queue buffer element*/
  1332. msgHeader = (struct mpi_msg_hdr *)
  1333. (circularQ->base_virt +
  1334. circularQ->consumer_idx * pm8001_ha->iomb_size);
  1335. /* read header */
  1336. header_tmp = pm8001_read_32(msgHeader);
  1337. msgHeader_tmp = cpu_to_le32(header_tmp);
  1338. if (0 != (le32_to_cpu(msgHeader_tmp) & 0x80000000)) {
  1339. if (OPC_OUB_SKIP_ENTRY !=
  1340. (le32_to_cpu(msgHeader_tmp) & 0xfff)) {
  1341. *messagePtr1 =
  1342. ((u8 *)msgHeader) +
  1343. sizeof(struct mpi_msg_hdr);
  1344. *pBC = (u8)((le32_to_cpu(msgHeader_tmp)
  1345. >> 24) & 0x1f);
  1346. PM8001_IO_DBG(pm8001_ha,
  1347. pm8001_printk(": CI=%d PI=%d "
  1348. "msgHeader=%x\n",
  1349. circularQ->consumer_idx,
  1350. circularQ->producer_index,
  1351. msgHeader_tmp));
  1352. return MPI_IO_STATUS_SUCCESS;
  1353. } else {
  1354. circularQ->consumer_idx =
  1355. (circularQ->consumer_idx +
  1356. ((le32_to_cpu(msgHeader_tmp)
  1357. >> 24) & 0x1f))
  1358. % PM8001_MPI_QUEUE;
  1359. msgHeader_tmp = 0;
  1360. pm8001_write_32(msgHeader, 0, 0);
  1361. /* update the CI of outbound queue */
  1362. pm8001_cw32(pm8001_ha,
  1363. circularQ->ci_pci_bar,
  1364. circularQ->ci_offset,
  1365. circularQ->consumer_idx);
  1366. }
  1367. } else {
  1368. circularQ->consumer_idx =
  1369. (circularQ->consumer_idx +
  1370. ((le32_to_cpu(msgHeader_tmp) >> 24) &
  1371. 0x1f)) % PM8001_MPI_QUEUE;
  1372. msgHeader_tmp = 0;
  1373. pm8001_write_32(msgHeader, 0, 0);
  1374. /* update the CI of outbound queue */
  1375. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
  1376. circularQ->ci_offset,
  1377. circularQ->consumer_idx);
  1378. return MPI_IO_STATUS_FAIL;
  1379. }
  1380. } else {
  1381. u32 producer_index;
  1382. void *pi_virt = circularQ->pi_virt;
  1383. /* Update the producer index from SPC */
  1384. producer_index = pm8001_read_32(pi_virt);
  1385. circularQ->producer_index = cpu_to_le32(producer_index);
  1386. }
  1387. } while (le32_to_cpu(circularQ->producer_index) !=
  1388. circularQ->consumer_idx);
  1389. /* while we don't have any more not-yet-delivered message */
  1390. /* report empty */
  1391. return MPI_IO_STATUS_BUSY;
  1392. }
  1393. void pm8001_work_fn(struct work_struct *work)
  1394. {
  1395. struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
  1396. struct pm8001_device *pm8001_dev;
  1397. struct domain_device *dev;
  1398. /*
  1399. * So far, all users of this stash an associated structure here.
  1400. * If we get here, and this pointer is null, then the action
  1401. * was cancelled. This nullification happens when the device
  1402. * goes away.
  1403. */
  1404. pm8001_dev = pw->data; /* Most stash device structure */
  1405. if ((pm8001_dev == NULL)
  1406. || ((pw->handler != IO_XFER_ERROR_BREAK)
  1407. && (pm8001_dev->dev_type == NO_DEVICE))) {
  1408. kfree(pw);
  1409. return;
  1410. }
  1411. switch (pw->handler) {
  1412. case IO_XFER_ERROR_BREAK:
  1413. { /* This one stashes the sas_task instead */
  1414. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1415. u32 tag;
  1416. struct pm8001_ccb_info *ccb;
  1417. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1418. unsigned long flags, flags1;
  1419. struct task_status_struct *ts;
  1420. int i;
  1421. if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
  1422. break; /* Task still on lu */
  1423. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1424. spin_lock_irqsave(&t->task_state_lock, flags1);
  1425. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1426. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1427. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1428. break; /* Task got completed by another */
  1429. }
  1430. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1431. /* Search for a possible ccb that matches the task */
  1432. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1433. ccb = &pm8001_ha->ccb_info[i];
  1434. tag = ccb->ccb_tag;
  1435. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1436. break;
  1437. }
  1438. if (!ccb) {
  1439. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1440. break; /* Task got freed by another */
  1441. }
  1442. ts = &t->task_status;
  1443. ts->resp = SAS_TASK_COMPLETE;
  1444. /* Force the midlayer to retry */
  1445. ts->stat = SAS_QUEUE_FULL;
  1446. pm8001_dev = ccb->device;
  1447. if (pm8001_dev)
  1448. pm8001_dev->running_req--;
  1449. spin_lock_irqsave(&t->task_state_lock, flags1);
  1450. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1451. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1452. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1453. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1454. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1455. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p"
  1456. " done with event 0x%x resp 0x%x stat 0x%x but"
  1457. " aborted by upper layer!\n",
  1458. t, pw->handler, ts->resp, ts->stat));
  1459. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1460. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1461. } else {
  1462. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1463. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1464. mb();/* in order to force CPU ordering */
  1465. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1466. t->task_done(t);
  1467. }
  1468. } break;
  1469. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1470. { /* This one stashes the sas_task instead */
  1471. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1472. u32 tag;
  1473. struct pm8001_ccb_info *ccb;
  1474. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1475. unsigned long flags, flags1;
  1476. int i, ret = 0;
  1477. PM8001_IO_DBG(pm8001_ha,
  1478. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1479. ret = pm8001_query_task(t);
  1480. PM8001_IO_DBG(pm8001_ha,
  1481. switch (ret) {
  1482. case TMF_RESP_FUNC_SUCC:
  1483. pm8001_printk("...Task on lu\n");
  1484. break;
  1485. case TMF_RESP_FUNC_COMPLETE:
  1486. pm8001_printk("...Task NOT on lu\n");
  1487. break;
  1488. default:
  1489. pm8001_printk("...query task failed!!!\n");
  1490. break;
  1491. });
  1492. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1493. spin_lock_irqsave(&t->task_state_lock, flags1);
  1494. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1495. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1496. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1497. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1498. (void)pm8001_abort_task(t);
  1499. break; /* Task got completed by another */
  1500. }
  1501. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1502. /* Search for a possible ccb that matches the task */
  1503. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1504. ccb = &pm8001_ha->ccb_info[i];
  1505. tag = ccb->ccb_tag;
  1506. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1507. break;
  1508. }
  1509. if (!ccb) {
  1510. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1511. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1512. (void)pm8001_abort_task(t);
  1513. break; /* Task got freed by another */
  1514. }
  1515. pm8001_dev = ccb->device;
  1516. dev = pm8001_dev->sas_device;
  1517. switch (ret) {
  1518. case TMF_RESP_FUNC_SUCC: /* task on lu */
  1519. ccb->open_retry = 1; /* Snub completion */
  1520. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1521. ret = pm8001_abort_task(t);
  1522. ccb->open_retry = 0;
  1523. switch (ret) {
  1524. case TMF_RESP_FUNC_SUCC:
  1525. case TMF_RESP_FUNC_COMPLETE:
  1526. break;
  1527. default: /* device misbehavior */
  1528. ret = TMF_RESP_FUNC_FAILED;
  1529. PM8001_IO_DBG(pm8001_ha,
  1530. pm8001_printk("...Reset phy\n"));
  1531. pm8001_I_T_nexus_reset(dev);
  1532. break;
  1533. }
  1534. break;
  1535. case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
  1536. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1537. /* Do we need to abort the task locally? */
  1538. break;
  1539. default: /* device misbehavior */
  1540. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1541. ret = TMF_RESP_FUNC_FAILED;
  1542. PM8001_IO_DBG(pm8001_ha,
  1543. pm8001_printk("...Reset phy\n"));
  1544. pm8001_I_T_nexus_reset(dev);
  1545. }
  1546. if (ret == TMF_RESP_FUNC_FAILED)
  1547. t = NULL;
  1548. pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
  1549. PM8001_IO_DBG(pm8001_ha, pm8001_printk("...Complete\n"));
  1550. } break;
  1551. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1552. dev = pm8001_dev->sas_device;
  1553. pm8001_I_T_nexus_reset(dev);
  1554. break;
  1555. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1556. dev = pm8001_dev->sas_device;
  1557. pm8001_I_T_nexus_reset(dev);
  1558. break;
  1559. case IO_DS_IN_ERROR:
  1560. dev = pm8001_dev->sas_device;
  1561. pm8001_I_T_nexus_reset(dev);
  1562. break;
  1563. case IO_DS_NON_OPERATIONAL:
  1564. dev = pm8001_dev->sas_device;
  1565. pm8001_I_T_nexus_reset(dev);
  1566. break;
  1567. }
  1568. kfree(pw);
  1569. }
  1570. int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
  1571. int handler)
  1572. {
  1573. struct pm8001_work *pw;
  1574. int ret = 0;
  1575. pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
  1576. if (pw) {
  1577. pw->pm8001_ha = pm8001_ha;
  1578. pw->data = data;
  1579. pw->handler = handler;
  1580. INIT_WORK(&pw->work, pm8001_work_fn);
  1581. queue_work(pm8001_wq, &pw->work);
  1582. } else
  1583. ret = -ENOMEM;
  1584. return ret;
  1585. }
  1586. /**
  1587. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1588. * @pm8001_ha: our hba card information
  1589. * @piomb: the message contents of this outbound message.
  1590. *
  1591. * When FW has completed a ssp request for example a IO request, after it has
  1592. * filled the SG data with the data, it will trigger this event represent
  1593. * that he has finished the job,please check the coresponding buffer.
  1594. * So we will tell the caller who maybe waiting the result to tell upper layer
  1595. * that the task has been finished.
  1596. */
  1597. static void
  1598. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1599. {
  1600. struct sas_task *t;
  1601. struct pm8001_ccb_info *ccb;
  1602. unsigned long flags;
  1603. u32 status;
  1604. u32 param;
  1605. u32 tag;
  1606. struct ssp_completion_resp *psspPayload;
  1607. struct task_status_struct *ts;
  1608. struct ssp_response_iu *iu;
  1609. struct pm8001_device *pm8001_dev;
  1610. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1611. status = le32_to_cpu(psspPayload->status);
  1612. tag = le32_to_cpu(psspPayload->tag);
  1613. ccb = &pm8001_ha->ccb_info[tag];
  1614. if ((status == IO_ABORTED) && ccb->open_retry) {
  1615. /* Being completed by another */
  1616. ccb->open_retry = 0;
  1617. return;
  1618. }
  1619. pm8001_dev = ccb->device;
  1620. param = le32_to_cpu(psspPayload->param);
  1621. t = ccb->task;
  1622. if (status && status != IO_UNDERFLOW)
  1623. PM8001_FAIL_DBG(pm8001_ha,
  1624. pm8001_printk("sas IO status 0x%x\n", status));
  1625. if (unlikely(!t || !t->lldd_task || !t->dev))
  1626. return;
  1627. ts = &t->task_status;
  1628. switch (status) {
  1629. case IO_SUCCESS:
  1630. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
  1631. ",param = %d\n", param));
  1632. if (param == 0) {
  1633. ts->resp = SAS_TASK_COMPLETE;
  1634. ts->stat = SAM_STAT_GOOD;
  1635. } else {
  1636. ts->resp = SAS_TASK_COMPLETE;
  1637. ts->stat = SAS_PROTO_RESPONSE;
  1638. ts->residual = param;
  1639. iu = &psspPayload->ssp_resp_iu;
  1640. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1641. }
  1642. if (pm8001_dev)
  1643. pm8001_dev->running_req--;
  1644. break;
  1645. case IO_ABORTED:
  1646. PM8001_IO_DBG(pm8001_ha,
  1647. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1648. ts->resp = SAS_TASK_COMPLETE;
  1649. ts->stat = SAS_ABORTED_TASK;
  1650. break;
  1651. case IO_UNDERFLOW:
  1652. /* SSP Completion with error */
  1653. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
  1654. ",param = %d\n", param));
  1655. ts->resp = SAS_TASK_COMPLETE;
  1656. ts->stat = SAS_DATA_UNDERRUN;
  1657. ts->residual = param;
  1658. if (pm8001_dev)
  1659. pm8001_dev->running_req--;
  1660. break;
  1661. case IO_NO_DEVICE:
  1662. PM8001_IO_DBG(pm8001_ha,
  1663. pm8001_printk("IO_NO_DEVICE\n"));
  1664. ts->resp = SAS_TASK_UNDELIVERED;
  1665. ts->stat = SAS_PHY_DOWN;
  1666. break;
  1667. case IO_XFER_ERROR_BREAK:
  1668. PM8001_IO_DBG(pm8001_ha,
  1669. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1670. ts->resp = SAS_TASK_COMPLETE;
  1671. ts->stat = SAS_OPEN_REJECT;
  1672. /* Force the midlayer to retry */
  1673. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1674. break;
  1675. case IO_XFER_ERROR_PHY_NOT_READY:
  1676. PM8001_IO_DBG(pm8001_ha,
  1677. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1678. ts->resp = SAS_TASK_COMPLETE;
  1679. ts->stat = SAS_OPEN_REJECT;
  1680. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1681. break;
  1682. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1683. PM8001_IO_DBG(pm8001_ha,
  1684. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1685. ts->resp = SAS_TASK_COMPLETE;
  1686. ts->stat = SAS_OPEN_REJECT;
  1687. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1688. break;
  1689. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1690. PM8001_IO_DBG(pm8001_ha,
  1691. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1692. ts->resp = SAS_TASK_COMPLETE;
  1693. ts->stat = SAS_OPEN_REJECT;
  1694. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1695. break;
  1696. case IO_OPEN_CNX_ERROR_BREAK:
  1697. PM8001_IO_DBG(pm8001_ha,
  1698. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1699. ts->resp = SAS_TASK_COMPLETE;
  1700. ts->stat = SAS_OPEN_REJECT;
  1701. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1702. break;
  1703. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1704. PM8001_IO_DBG(pm8001_ha,
  1705. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1706. ts->resp = SAS_TASK_COMPLETE;
  1707. ts->stat = SAS_OPEN_REJECT;
  1708. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1709. if (!t->uldd_task)
  1710. pm8001_handle_event(pm8001_ha,
  1711. pm8001_dev,
  1712. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1713. break;
  1714. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1715. PM8001_IO_DBG(pm8001_ha,
  1716. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1717. ts->resp = SAS_TASK_COMPLETE;
  1718. ts->stat = SAS_OPEN_REJECT;
  1719. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1720. break;
  1721. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1722. PM8001_IO_DBG(pm8001_ha,
  1723. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1724. "NOT_SUPPORTED\n"));
  1725. ts->resp = SAS_TASK_COMPLETE;
  1726. ts->stat = SAS_OPEN_REJECT;
  1727. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1728. break;
  1729. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1730. PM8001_IO_DBG(pm8001_ha,
  1731. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1732. ts->resp = SAS_TASK_UNDELIVERED;
  1733. ts->stat = SAS_OPEN_REJECT;
  1734. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1735. break;
  1736. case IO_XFER_ERROR_NAK_RECEIVED:
  1737. PM8001_IO_DBG(pm8001_ha,
  1738. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1739. ts->resp = SAS_TASK_COMPLETE;
  1740. ts->stat = SAS_OPEN_REJECT;
  1741. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1742. break;
  1743. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1744. PM8001_IO_DBG(pm8001_ha,
  1745. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1746. ts->resp = SAS_TASK_COMPLETE;
  1747. ts->stat = SAS_NAK_R_ERR;
  1748. break;
  1749. case IO_XFER_ERROR_DMA:
  1750. PM8001_IO_DBG(pm8001_ha,
  1751. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1752. ts->resp = SAS_TASK_COMPLETE;
  1753. ts->stat = SAS_OPEN_REJECT;
  1754. break;
  1755. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1756. PM8001_IO_DBG(pm8001_ha,
  1757. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1758. ts->resp = SAS_TASK_COMPLETE;
  1759. ts->stat = SAS_OPEN_REJECT;
  1760. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1761. break;
  1762. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1763. PM8001_IO_DBG(pm8001_ha,
  1764. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1765. ts->resp = SAS_TASK_COMPLETE;
  1766. ts->stat = SAS_OPEN_REJECT;
  1767. break;
  1768. case IO_PORT_IN_RESET:
  1769. PM8001_IO_DBG(pm8001_ha,
  1770. pm8001_printk("IO_PORT_IN_RESET\n"));
  1771. ts->resp = SAS_TASK_COMPLETE;
  1772. ts->stat = SAS_OPEN_REJECT;
  1773. break;
  1774. case IO_DS_NON_OPERATIONAL:
  1775. PM8001_IO_DBG(pm8001_ha,
  1776. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1777. ts->resp = SAS_TASK_COMPLETE;
  1778. ts->stat = SAS_OPEN_REJECT;
  1779. if (!t->uldd_task)
  1780. pm8001_handle_event(pm8001_ha,
  1781. pm8001_dev,
  1782. IO_DS_NON_OPERATIONAL);
  1783. break;
  1784. case IO_DS_IN_RECOVERY:
  1785. PM8001_IO_DBG(pm8001_ha,
  1786. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1787. ts->resp = SAS_TASK_COMPLETE;
  1788. ts->stat = SAS_OPEN_REJECT;
  1789. break;
  1790. case IO_TM_TAG_NOT_FOUND:
  1791. PM8001_IO_DBG(pm8001_ha,
  1792. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1793. ts->resp = SAS_TASK_COMPLETE;
  1794. ts->stat = SAS_OPEN_REJECT;
  1795. break;
  1796. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1797. PM8001_IO_DBG(pm8001_ha,
  1798. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1799. ts->resp = SAS_TASK_COMPLETE;
  1800. ts->stat = SAS_OPEN_REJECT;
  1801. break;
  1802. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1803. PM8001_IO_DBG(pm8001_ha,
  1804. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1805. ts->resp = SAS_TASK_COMPLETE;
  1806. ts->stat = SAS_OPEN_REJECT;
  1807. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1808. break;
  1809. default:
  1810. PM8001_IO_DBG(pm8001_ha,
  1811. pm8001_printk("Unknown status 0x%x\n", status));
  1812. /* not allowed case. Therefore, return failed status */
  1813. ts->resp = SAS_TASK_COMPLETE;
  1814. ts->stat = SAS_OPEN_REJECT;
  1815. break;
  1816. }
  1817. PM8001_IO_DBG(pm8001_ha,
  1818. pm8001_printk("scsi_status = %x \n ",
  1819. psspPayload->ssp_resp_iu.status));
  1820. spin_lock_irqsave(&t->task_state_lock, flags);
  1821. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1822. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1823. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1824. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1825. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1826. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1827. " io_status 0x%x resp 0x%x "
  1828. "stat 0x%x but aborted by upper layer!\n",
  1829. t, status, ts->resp, ts->stat));
  1830. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1831. } else {
  1832. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1833. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1834. mb();/* in order to force CPU ordering */
  1835. t->task_done(t);
  1836. }
  1837. }
  1838. /*See the comments for mpi_ssp_completion */
  1839. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1840. {
  1841. struct sas_task *t;
  1842. unsigned long flags;
  1843. struct task_status_struct *ts;
  1844. struct pm8001_ccb_info *ccb;
  1845. struct pm8001_device *pm8001_dev;
  1846. struct ssp_event_resp *psspPayload =
  1847. (struct ssp_event_resp *)(piomb + 4);
  1848. u32 event = le32_to_cpu(psspPayload->event);
  1849. u32 tag = le32_to_cpu(psspPayload->tag);
  1850. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1851. u32 dev_id = le32_to_cpu(psspPayload->device_id);
  1852. ccb = &pm8001_ha->ccb_info[tag];
  1853. t = ccb->task;
  1854. pm8001_dev = ccb->device;
  1855. if (event)
  1856. PM8001_FAIL_DBG(pm8001_ha,
  1857. pm8001_printk("sas IO status 0x%x\n", event));
  1858. if (unlikely(!t || !t->lldd_task || !t->dev))
  1859. return;
  1860. ts = &t->task_status;
  1861. PM8001_IO_DBG(pm8001_ha,
  1862. pm8001_printk("port_id = %x,device_id = %x\n",
  1863. port_id, dev_id));
  1864. switch (event) {
  1865. case IO_OVERFLOW:
  1866. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1867. ts->resp = SAS_TASK_COMPLETE;
  1868. ts->stat = SAS_DATA_OVERRUN;
  1869. ts->residual = 0;
  1870. if (pm8001_dev)
  1871. pm8001_dev->running_req--;
  1872. break;
  1873. case IO_XFER_ERROR_BREAK:
  1874. PM8001_IO_DBG(pm8001_ha,
  1875. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1876. pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
  1877. return;
  1878. case IO_XFER_ERROR_PHY_NOT_READY:
  1879. PM8001_IO_DBG(pm8001_ha,
  1880. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1881. ts->resp = SAS_TASK_COMPLETE;
  1882. ts->stat = SAS_OPEN_REJECT;
  1883. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1884. break;
  1885. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1886. PM8001_IO_DBG(pm8001_ha,
  1887. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1888. "_SUPPORTED\n"));
  1889. ts->resp = SAS_TASK_COMPLETE;
  1890. ts->stat = SAS_OPEN_REJECT;
  1891. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1892. break;
  1893. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1894. PM8001_IO_DBG(pm8001_ha,
  1895. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1896. ts->resp = SAS_TASK_COMPLETE;
  1897. ts->stat = SAS_OPEN_REJECT;
  1898. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1899. break;
  1900. case IO_OPEN_CNX_ERROR_BREAK:
  1901. PM8001_IO_DBG(pm8001_ha,
  1902. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1903. ts->resp = SAS_TASK_COMPLETE;
  1904. ts->stat = SAS_OPEN_REJECT;
  1905. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1906. break;
  1907. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1908. PM8001_IO_DBG(pm8001_ha,
  1909. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1910. ts->resp = SAS_TASK_COMPLETE;
  1911. ts->stat = SAS_OPEN_REJECT;
  1912. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1913. if (!t->uldd_task)
  1914. pm8001_handle_event(pm8001_ha,
  1915. pm8001_dev,
  1916. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1917. break;
  1918. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1919. PM8001_IO_DBG(pm8001_ha,
  1920. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1921. ts->resp = SAS_TASK_COMPLETE;
  1922. ts->stat = SAS_OPEN_REJECT;
  1923. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1924. break;
  1925. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1926. PM8001_IO_DBG(pm8001_ha,
  1927. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1928. "NOT_SUPPORTED\n"));
  1929. ts->resp = SAS_TASK_COMPLETE;
  1930. ts->stat = SAS_OPEN_REJECT;
  1931. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1932. break;
  1933. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1934. PM8001_IO_DBG(pm8001_ha,
  1935. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1936. ts->resp = SAS_TASK_COMPLETE;
  1937. ts->stat = SAS_OPEN_REJECT;
  1938. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1939. break;
  1940. case IO_XFER_ERROR_NAK_RECEIVED:
  1941. PM8001_IO_DBG(pm8001_ha,
  1942. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1943. ts->resp = SAS_TASK_COMPLETE;
  1944. ts->stat = SAS_OPEN_REJECT;
  1945. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1946. break;
  1947. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1948. PM8001_IO_DBG(pm8001_ha,
  1949. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1950. ts->resp = SAS_TASK_COMPLETE;
  1951. ts->stat = SAS_NAK_R_ERR;
  1952. break;
  1953. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1954. PM8001_IO_DBG(pm8001_ha,
  1955. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1956. pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
  1957. return;
  1958. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1959. PM8001_IO_DBG(pm8001_ha,
  1960. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1961. ts->resp = SAS_TASK_COMPLETE;
  1962. ts->stat = SAS_DATA_OVERRUN;
  1963. break;
  1964. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1965. PM8001_IO_DBG(pm8001_ha,
  1966. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1967. ts->resp = SAS_TASK_COMPLETE;
  1968. ts->stat = SAS_DATA_OVERRUN;
  1969. break;
  1970. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1971. PM8001_IO_DBG(pm8001_ha,
  1972. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1973. ts->resp = SAS_TASK_COMPLETE;
  1974. ts->stat = SAS_DATA_OVERRUN;
  1975. break;
  1976. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1977. PM8001_IO_DBG(pm8001_ha,
  1978. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1979. ts->resp = SAS_TASK_COMPLETE;
  1980. ts->stat = SAS_DATA_OVERRUN;
  1981. break;
  1982. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1983. PM8001_IO_DBG(pm8001_ha,
  1984. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1985. ts->resp = SAS_TASK_COMPLETE;
  1986. ts->stat = SAS_DATA_OVERRUN;
  1987. break;
  1988. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1989. PM8001_IO_DBG(pm8001_ha,
  1990. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1991. ts->resp = SAS_TASK_COMPLETE;
  1992. ts->stat = SAS_DATA_OVERRUN;
  1993. break;
  1994. case IO_XFER_CMD_FRAME_ISSUED:
  1995. PM8001_IO_DBG(pm8001_ha,
  1996. pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
  1997. return;
  1998. default:
  1999. PM8001_IO_DBG(pm8001_ha,
  2000. pm8001_printk("Unknown status 0x%x\n", event));
  2001. /* not allowed case. Therefore, return failed status */
  2002. ts->resp = SAS_TASK_COMPLETE;
  2003. ts->stat = SAS_DATA_OVERRUN;
  2004. break;
  2005. }
  2006. spin_lock_irqsave(&t->task_state_lock, flags);
  2007. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2008. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2009. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2010. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2011. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2012. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2013. " event 0x%x resp 0x%x "
  2014. "stat 0x%x but aborted by upper layer!\n",
  2015. t, event, ts->resp, ts->stat));
  2016. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2017. } else {
  2018. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2019. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2020. mb();/* in order to force CPU ordering */
  2021. t->task_done(t);
  2022. }
  2023. }
  2024. /*See the comments for mpi_ssp_completion */
  2025. static void
  2026. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2027. {
  2028. struct sas_task *t;
  2029. struct pm8001_ccb_info *ccb;
  2030. u32 param;
  2031. u32 status;
  2032. u32 tag;
  2033. struct sata_completion_resp *psataPayload;
  2034. struct task_status_struct *ts;
  2035. struct ata_task_resp *resp ;
  2036. u32 *sata_resp;
  2037. struct pm8001_device *pm8001_dev;
  2038. unsigned long flags;
  2039. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  2040. status = le32_to_cpu(psataPayload->status);
  2041. tag = le32_to_cpu(psataPayload->tag);
  2042. ccb = &pm8001_ha->ccb_info[tag];
  2043. param = le32_to_cpu(psataPayload->param);
  2044. t = ccb->task;
  2045. ts = &t->task_status;
  2046. pm8001_dev = ccb->device;
  2047. if (status)
  2048. PM8001_FAIL_DBG(pm8001_ha,
  2049. pm8001_printk("sata IO status 0x%x\n", status));
  2050. if (unlikely(!t || !t->lldd_task || !t->dev))
  2051. return;
  2052. switch (status) {
  2053. case IO_SUCCESS:
  2054. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2055. if (param == 0) {
  2056. ts->resp = SAS_TASK_COMPLETE;
  2057. ts->stat = SAM_STAT_GOOD;
  2058. } else {
  2059. u8 len;
  2060. ts->resp = SAS_TASK_COMPLETE;
  2061. ts->stat = SAS_PROTO_RESPONSE;
  2062. ts->residual = param;
  2063. PM8001_IO_DBG(pm8001_ha,
  2064. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  2065. param));
  2066. sata_resp = &psataPayload->sata_resp[0];
  2067. resp = (struct ata_task_resp *)ts->buf;
  2068. if (t->ata_task.dma_xfer == 0 &&
  2069. t->data_dir == PCI_DMA_FROMDEVICE) {
  2070. len = sizeof(struct pio_setup_fis);
  2071. PM8001_IO_DBG(pm8001_ha,
  2072. pm8001_printk("PIO read len = %d\n", len));
  2073. } else if (t->ata_task.use_ncq) {
  2074. len = sizeof(struct set_dev_bits_fis);
  2075. PM8001_IO_DBG(pm8001_ha,
  2076. pm8001_printk("FPDMA len = %d\n", len));
  2077. } else {
  2078. len = sizeof(struct dev_to_host_fis);
  2079. PM8001_IO_DBG(pm8001_ha,
  2080. pm8001_printk("other len = %d\n", len));
  2081. }
  2082. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  2083. resp->frame_len = len;
  2084. memcpy(&resp->ending_fis[0], sata_resp, len);
  2085. ts->buf_valid_size = sizeof(*resp);
  2086. } else
  2087. PM8001_IO_DBG(pm8001_ha,
  2088. pm8001_printk("response to large\n"));
  2089. }
  2090. if (pm8001_dev)
  2091. pm8001_dev->running_req--;
  2092. break;
  2093. case IO_ABORTED:
  2094. PM8001_IO_DBG(pm8001_ha,
  2095. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  2096. ts->resp = SAS_TASK_COMPLETE;
  2097. ts->stat = SAS_ABORTED_TASK;
  2098. if (pm8001_dev)
  2099. pm8001_dev->running_req--;
  2100. break;
  2101. /* following cases are to do cases */
  2102. case IO_UNDERFLOW:
  2103. /* SATA Completion with error */
  2104. PM8001_IO_DBG(pm8001_ha,
  2105. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  2106. ts->resp = SAS_TASK_COMPLETE;
  2107. ts->stat = SAS_DATA_UNDERRUN;
  2108. ts->residual = param;
  2109. if (pm8001_dev)
  2110. pm8001_dev->running_req--;
  2111. break;
  2112. case IO_NO_DEVICE:
  2113. PM8001_IO_DBG(pm8001_ha,
  2114. pm8001_printk("IO_NO_DEVICE\n"));
  2115. ts->resp = SAS_TASK_UNDELIVERED;
  2116. ts->stat = SAS_PHY_DOWN;
  2117. break;
  2118. case IO_XFER_ERROR_BREAK:
  2119. PM8001_IO_DBG(pm8001_ha,
  2120. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2121. ts->resp = SAS_TASK_COMPLETE;
  2122. ts->stat = SAS_INTERRUPTED;
  2123. break;
  2124. case IO_XFER_ERROR_PHY_NOT_READY:
  2125. PM8001_IO_DBG(pm8001_ha,
  2126. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2127. ts->resp = SAS_TASK_COMPLETE;
  2128. ts->stat = SAS_OPEN_REJECT;
  2129. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2130. break;
  2131. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2132. PM8001_IO_DBG(pm8001_ha,
  2133. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2134. "_SUPPORTED\n"));
  2135. ts->resp = SAS_TASK_COMPLETE;
  2136. ts->stat = SAS_OPEN_REJECT;
  2137. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2138. break;
  2139. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2140. PM8001_IO_DBG(pm8001_ha,
  2141. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2142. ts->resp = SAS_TASK_COMPLETE;
  2143. ts->stat = SAS_OPEN_REJECT;
  2144. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2145. break;
  2146. case IO_OPEN_CNX_ERROR_BREAK:
  2147. PM8001_IO_DBG(pm8001_ha,
  2148. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2149. ts->resp = SAS_TASK_COMPLETE;
  2150. ts->stat = SAS_OPEN_REJECT;
  2151. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2152. break;
  2153. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2154. PM8001_IO_DBG(pm8001_ha,
  2155. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2156. ts->resp = SAS_TASK_COMPLETE;
  2157. ts->stat = SAS_DEV_NO_RESPONSE;
  2158. if (!t->uldd_task) {
  2159. pm8001_handle_event(pm8001_ha,
  2160. pm8001_dev,
  2161. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2162. ts->resp = SAS_TASK_UNDELIVERED;
  2163. ts->stat = SAS_QUEUE_FULL;
  2164. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2165. mb();/*in order to force CPU ordering*/
  2166. spin_unlock_irq(&pm8001_ha->lock);
  2167. t->task_done(t);
  2168. spin_lock_irq(&pm8001_ha->lock);
  2169. return;
  2170. }
  2171. break;
  2172. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2173. PM8001_IO_DBG(pm8001_ha,
  2174. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2175. ts->resp = SAS_TASK_UNDELIVERED;
  2176. ts->stat = SAS_OPEN_REJECT;
  2177. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2178. if (!t->uldd_task) {
  2179. pm8001_handle_event(pm8001_ha,
  2180. pm8001_dev,
  2181. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2182. ts->resp = SAS_TASK_UNDELIVERED;
  2183. ts->stat = SAS_QUEUE_FULL;
  2184. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2185. mb();/*ditto*/
  2186. spin_unlock_irq(&pm8001_ha->lock);
  2187. t->task_done(t);
  2188. spin_lock_irq(&pm8001_ha->lock);
  2189. return;
  2190. }
  2191. break;
  2192. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2193. PM8001_IO_DBG(pm8001_ha,
  2194. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2195. "NOT_SUPPORTED\n"));
  2196. ts->resp = SAS_TASK_COMPLETE;
  2197. ts->stat = SAS_OPEN_REJECT;
  2198. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2199. break;
  2200. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  2201. PM8001_IO_DBG(pm8001_ha,
  2202. pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
  2203. "_BUSY\n"));
  2204. ts->resp = SAS_TASK_COMPLETE;
  2205. ts->stat = SAS_DEV_NO_RESPONSE;
  2206. if (!t->uldd_task) {
  2207. pm8001_handle_event(pm8001_ha,
  2208. pm8001_dev,
  2209. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  2210. ts->resp = SAS_TASK_UNDELIVERED;
  2211. ts->stat = SAS_QUEUE_FULL;
  2212. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2213. mb();/* ditto*/
  2214. spin_unlock_irq(&pm8001_ha->lock);
  2215. t->task_done(t);
  2216. spin_lock_irq(&pm8001_ha->lock);
  2217. return;
  2218. }
  2219. break;
  2220. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2221. PM8001_IO_DBG(pm8001_ha,
  2222. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2223. ts->resp = SAS_TASK_COMPLETE;
  2224. ts->stat = SAS_OPEN_REJECT;
  2225. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2226. break;
  2227. case IO_XFER_ERROR_NAK_RECEIVED:
  2228. PM8001_IO_DBG(pm8001_ha,
  2229. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2230. ts->resp = SAS_TASK_COMPLETE;
  2231. ts->stat = SAS_NAK_R_ERR;
  2232. break;
  2233. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  2234. PM8001_IO_DBG(pm8001_ha,
  2235. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  2236. ts->resp = SAS_TASK_COMPLETE;
  2237. ts->stat = SAS_NAK_R_ERR;
  2238. break;
  2239. case IO_XFER_ERROR_DMA:
  2240. PM8001_IO_DBG(pm8001_ha,
  2241. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  2242. ts->resp = SAS_TASK_COMPLETE;
  2243. ts->stat = SAS_ABORTED_TASK;
  2244. break;
  2245. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  2246. PM8001_IO_DBG(pm8001_ha,
  2247. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  2248. ts->resp = SAS_TASK_UNDELIVERED;
  2249. ts->stat = SAS_DEV_NO_RESPONSE;
  2250. break;
  2251. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2252. PM8001_IO_DBG(pm8001_ha,
  2253. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2254. ts->resp = SAS_TASK_COMPLETE;
  2255. ts->stat = SAS_DATA_UNDERRUN;
  2256. break;
  2257. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2258. PM8001_IO_DBG(pm8001_ha,
  2259. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2260. ts->resp = SAS_TASK_COMPLETE;
  2261. ts->stat = SAS_OPEN_TO;
  2262. break;
  2263. case IO_PORT_IN_RESET:
  2264. PM8001_IO_DBG(pm8001_ha,
  2265. pm8001_printk("IO_PORT_IN_RESET\n"));
  2266. ts->resp = SAS_TASK_COMPLETE;
  2267. ts->stat = SAS_DEV_NO_RESPONSE;
  2268. break;
  2269. case IO_DS_NON_OPERATIONAL:
  2270. PM8001_IO_DBG(pm8001_ha,
  2271. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2272. ts->resp = SAS_TASK_COMPLETE;
  2273. ts->stat = SAS_DEV_NO_RESPONSE;
  2274. if (!t->uldd_task) {
  2275. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2276. IO_DS_NON_OPERATIONAL);
  2277. ts->resp = SAS_TASK_UNDELIVERED;
  2278. ts->stat = SAS_QUEUE_FULL;
  2279. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2280. mb();/*ditto*/
  2281. spin_unlock_irq(&pm8001_ha->lock);
  2282. t->task_done(t);
  2283. spin_lock_irq(&pm8001_ha->lock);
  2284. return;
  2285. }
  2286. break;
  2287. case IO_DS_IN_RECOVERY:
  2288. PM8001_IO_DBG(pm8001_ha,
  2289. pm8001_printk(" IO_DS_IN_RECOVERY\n"));
  2290. ts->resp = SAS_TASK_COMPLETE;
  2291. ts->stat = SAS_DEV_NO_RESPONSE;
  2292. break;
  2293. case IO_DS_IN_ERROR:
  2294. PM8001_IO_DBG(pm8001_ha,
  2295. pm8001_printk("IO_DS_IN_ERROR\n"));
  2296. ts->resp = SAS_TASK_COMPLETE;
  2297. ts->stat = SAS_DEV_NO_RESPONSE;
  2298. if (!t->uldd_task) {
  2299. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2300. IO_DS_IN_ERROR);
  2301. ts->resp = SAS_TASK_UNDELIVERED;
  2302. ts->stat = SAS_QUEUE_FULL;
  2303. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2304. mb();/*ditto*/
  2305. spin_unlock_irq(&pm8001_ha->lock);
  2306. t->task_done(t);
  2307. spin_lock_irq(&pm8001_ha->lock);
  2308. return;
  2309. }
  2310. break;
  2311. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2312. PM8001_IO_DBG(pm8001_ha,
  2313. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2314. ts->resp = SAS_TASK_COMPLETE;
  2315. ts->stat = SAS_OPEN_REJECT;
  2316. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2317. default:
  2318. PM8001_IO_DBG(pm8001_ha,
  2319. pm8001_printk("Unknown status 0x%x\n", status));
  2320. /* not allowed case. Therefore, return failed status */
  2321. ts->resp = SAS_TASK_COMPLETE;
  2322. ts->stat = SAS_DEV_NO_RESPONSE;
  2323. break;
  2324. }
  2325. spin_lock_irqsave(&t->task_state_lock, flags);
  2326. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2327. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2328. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2329. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2330. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2331. PM8001_FAIL_DBG(pm8001_ha,
  2332. pm8001_printk("task 0x%p done with io_status 0x%x"
  2333. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2334. t, status, ts->resp, ts->stat));
  2335. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2336. } else if (t->uldd_task) {
  2337. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2338. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2339. mb();/* ditto */
  2340. spin_unlock_irq(&pm8001_ha->lock);
  2341. t->task_done(t);
  2342. spin_lock_irq(&pm8001_ha->lock);
  2343. } else if (!t->uldd_task) {
  2344. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2345. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2346. mb();/*ditto*/
  2347. spin_unlock_irq(&pm8001_ha->lock);
  2348. t->task_done(t);
  2349. spin_lock_irq(&pm8001_ha->lock);
  2350. }
  2351. }
  2352. /*See the comments for mpi_ssp_completion */
  2353. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2354. {
  2355. struct sas_task *t;
  2356. struct task_status_struct *ts;
  2357. struct pm8001_ccb_info *ccb;
  2358. struct pm8001_device *pm8001_dev;
  2359. struct sata_event_resp *psataPayload =
  2360. (struct sata_event_resp *)(piomb + 4);
  2361. u32 event = le32_to_cpu(psataPayload->event);
  2362. u32 tag = le32_to_cpu(psataPayload->tag);
  2363. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2364. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2365. unsigned long flags;
  2366. ccb = &pm8001_ha->ccb_info[tag];
  2367. t = ccb->task;
  2368. pm8001_dev = ccb->device;
  2369. if (event)
  2370. PM8001_FAIL_DBG(pm8001_ha,
  2371. pm8001_printk("sata IO status 0x%x\n", event));
  2372. if (unlikely(!t || !t->lldd_task || !t->dev))
  2373. return;
  2374. ts = &t->task_status;
  2375. PM8001_IO_DBG(pm8001_ha, pm8001_printk(
  2376. "port_id:0x%x, device_id:0x%x, tag:0x%x, event:0x%x\n",
  2377. port_id, dev_id, tag, event));
  2378. switch (event) {
  2379. case IO_OVERFLOW:
  2380. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2381. ts->resp = SAS_TASK_COMPLETE;
  2382. ts->stat = SAS_DATA_OVERRUN;
  2383. ts->residual = 0;
  2384. if (pm8001_dev)
  2385. pm8001_dev->running_req--;
  2386. break;
  2387. case IO_XFER_ERROR_BREAK:
  2388. PM8001_IO_DBG(pm8001_ha,
  2389. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2390. ts->resp = SAS_TASK_COMPLETE;
  2391. ts->stat = SAS_INTERRUPTED;
  2392. break;
  2393. case IO_XFER_ERROR_PHY_NOT_READY:
  2394. PM8001_IO_DBG(pm8001_ha,
  2395. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2396. ts->resp = SAS_TASK_COMPLETE;
  2397. ts->stat = SAS_OPEN_REJECT;
  2398. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2399. break;
  2400. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2401. PM8001_IO_DBG(pm8001_ha,
  2402. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2403. "_SUPPORTED\n"));
  2404. ts->resp = SAS_TASK_COMPLETE;
  2405. ts->stat = SAS_OPEN_REJECT;
  2406. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2407. break;
  2408. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2409. PM8001_IO_DBG(pm8001_ha,
  2410. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2411. ts->resp = SAS_TASK_COMPLETE;
  2412. ts->stat = SAS_OPEN_REJECT;
  2413. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2414. break;
  2415. case IO_OPEN_CNX_ERROR_BREAK:
  2416. PM8001_IO_DBG(pm8001_ha,
  2417. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2418. ts->resp = SAS_TASK_COMPLETE;
  2419. ts->stat = SAS_OPEN_REJECT;
  2420. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2421. break;
  2422. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2423. PM8001_IO_DBG(pm8001_ha,
  2424. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2425. ts->resp = SAS_TASK_UNDELIVERED;
  2426. ts->stat = SAS_DEV_NO_RESPONSE;
  2427. if (!t->uldd_task) {
  2428. pm8001_handle_event(pm8001_ha,
  2429. pm8001_dev,
  2430. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2431. ts->resp = SAS_TASK_COMPLETE;
  2432. ts->stat = SAS_QUEUE_FULL;
  2433. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2434. mb();/*ditto*/
  2435. spin_unlock_irq(&pm8001_ha->lock);
  2436. t->task_done(t);
  2437. spin_lock_irq(&pm8001_ha->lock);
  2438. return;
  2439. }
  2440. break;
  2441. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2442. PM8001_IO_DBG(pm8001_ha,
  2443. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2444. ts->resp = SAS_TASK_UNDELIVERED;
  2445. ts->stat = SAS_OPEN_REJECT;
  2446. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2447. break;
  2448. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2449. PM8001_IO_DBG(pm8001_ha,
  2450. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2451. "NOT_SUPPORTED\n"));
  2452. ts->resp = SAS_TASK_COMPLETE;
  2453. ts->stat = SAS_OPEN_REJECT;
  2454. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2455. break;
  2456. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2457. PM8001_IO_DBG(pm8001_ha,
  2458. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2459. ts->resp = SAS_TASK_COMPLETE;
  2460. ts->stat = SAS_OPEN_REJECT;
  2461. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2462. break;
  2463. case IO_XFER_ERROR_NAK_RECEIVED:
  2464. PM8001_IO_DBG(pm8001_ha,
  2465. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2466. ts->resp = SAS_TASK_COMPLETE;
  2467. ts->stat = SAS_NAK_R_ERR;
  2468. break;
  2469. case IO_XFER_ERROR_PEER_ABORTED:
  2470. PM8001_IO_DBG(pm8001_ha,
  2471. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2472. ts->resp = SAS_TASK_COMPLETE;
  2473. ts->stat = SAS_NAK_R_ERR;
  2474. break;
  2475. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2476. PM8001_IO_DBG(pm8001_ha,
  2477. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2478. ts->resp = SAS_TASK_COMPLETE;
  2479. ts->stat = SAS_DATA_UNDERRUN;
  2480. break;
  2481. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2482. PM8001_IO_DBG(pm8001_ha,
  2483. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2484. ts->resp = SAS_TASK_COMPLETE;
  2485. ts->stat = SAS_OPEN_TO;
  2486. break;
  2487. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2488. PM8001_IO_DBG(pm8001_ha,
  2489. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2490. ts->resp = SAS_TASK_COMPLETE;
  2491. ts->stat = SAS_OPEN_TO;
  2492. break;
  2493. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2494. PM8001_IO_DBG(pm8001_ha,
  2495. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2496. ts->resp = SAS_TASK_COMPLETE;
  2497. ts->stat = SAS_OPEN_TO;
  2498. break;
  2499. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2500. PM8001_IO_DBG(pm8001_ha,
  2501. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2502. ts->resp = SAS_TASK_COMPLETE;
  2503. ts->stat = SAS_OPEN_TO;
  2504. break;
  2505. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2506. PM8001_IO_DBG(pm8001_ha,
  2507. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2508. ts->resp = SAS_TASK_COMPLETE;
  2509. ts->stat = SAS_OPEN_TO;
  2510. break;
  2511. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2512. PM8001_IO_DBG(pm8001_ha,
  2513. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2514. ts->resp = SAS_TASK_COMPLETE;
  2515. ts->stat = SAS_OPEN_TO;
  2516. break;
  2517. case IO_XFER_CMD_FRAME_ISSUED:
  2518. PM8001_IO_DBG(pm8001_ha,
  2519. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2520. break;
  2521. case IO_XFER_PIO_SETUP_ERROR:
  2522. PM8001_IO_DBG(pm8001_ha,
  2523. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2524. ts->resp = SAS_TASK_COMPLETE;
  2525. ts->stat = SAS_OPEN_TO;
  2526. break;
  2527. default:
  2528. PM8001_IO_DBG(pm8001_ha,
  2529. pm8001_printk("Unknown status 0x%x\n", event));
  2530. /* not allowed case. Therefore, return failed status */
  2531. ts->resp = SAS_TASK_COMPLETE;
  2532. ts->stat = SAS_OPEN_TO;
  2533. break;
  2534. }
  2535. spin_lock_irqsave(&t->task_state_lock, flags);
  2536. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2537. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2538. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2539. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2540. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2541. PM8001_FAIL_DBG(pm8001_ha,
  2542. pm8001_printk("task 0x%p done with io_status 0x%x"
  2543. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2544. t, event, ts->resp, ts->stat));
  2545. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2546. } else if (t->uldd_task) {
  2547. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2548. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2549. mb();/* ditto */
  2550. spin_unlock_irq(&pm8001_ha->lock);
  2551. t->task_done(t);
  2552. spin_lock_irq(&pm8001_ha->lock);
  2553. } else if (!t->uldd_task) {
  2554. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2555. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2556. mb();/*ditto*/
  2557. spin_unlock_irq(&pm8001_ha->lock);
  2558. t->task_done(t);
  2559. spin_lock_irq(&pm8001_ha->lock);
  2560. }
  2561. }
  2562. /*See the comments for mpi_ssp_completion */
  2563. static void
  2564. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2565. {
  2566. u32 param;
  2567. struct sas_task *t;
  2568. struct pm8001_ccb_info *ccb;
  2569. unsigned long flags;
  2570. u32 status;
  2571. u32 tag;
  2572. struct smp_completion_resp *psmpPayload;
  2573. struct task_status_struct *ts;
  2574. struct pm8001_device *pm8001_dev;
  2575. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2576. status = le32_to_cpu(psmpPayload->status);
  2577. tag = le32_to_cpu(psmpPayload->tag);
  2578. ccb = &pm8001_ha->ccb_info[tag];
  2579. param = le32_to_cpu(psmpPayload->param);
  2580. t = ccb->task;
  2581. ts = &t->task_status;
  2582. pm8001_dev = ccb->device;
  2583. if (status)
  2584. PM8001_FAIL_DBG(pm8001_ha,
  2585. pm8001_printk("smp IO status 0x%x\n", status));
  2586. if (unlikely(!t || !t->lldd_task || !t->dev))
  2587. return;
  2588. switch (status) {
  2589. case IO_SUCCESS:
  2590. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2591. ts->resp = SAS_TASK_COMPLETE;
  2592. ts->stat = SAM_STAT_GOOD;
  2593. if (pm8001_dev)
  2594. pm8001_dev->running_req--;
  2595. break;
  2596. case IO_ABORTED:
  2597. PM8001_IO_DBG(pm8001_ha,
  2598. pm8001_printk("IO_ABORTED IOMB\n"));
  2599. ts->resp = SAS_TASK_COMPLETE;
  2600. ts->stat = SAS_ABORTED_TASK;
  2601. if (pm8001_dev)
  2602. pm8001_dev->running_req--;
  2603. break;
  2604. case IO_OVERFLOW:
  2605. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2606. ts->resp = SAS_TASK_COMPLETE;
  2607. ts->stat = SAS_DATA_OVERRUN;
  2608. ts->residual = 0;
  2609. if (pm8001_dev)
  2610. pm8001_dev->running_req--;
  2611. break;
  2612. case IO_NO_DEVICE:
  2613. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2614. ts->resp = SAS_TASK_COMPLETE;
  2615. ts->stat = SAS_PHY_DOWN;
  2616. break;
  2617. case IO_ERROR_HW_TIMEOUT:
  2618. PM8001_IO_DBG(pm8001_ha,
  2619. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2620. ts->resp = SAS_TASK_COMPLETE;
  2621. ts->stat = SAM_STAT_BUSY;
  2622. break;
  2623. case IO_XFER_ERROR_BREAK:
  2624. PM8001_IO_DBG(pm8001_ha,
  2625. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2626. ts->resp = SAS_TASK_COMPLETE;
  2627. ts->stat = SAM_STAT_BUSY;
  2628. break;
  2629. case IO_XFER_ERROR_PHY_NOT_READY:
  2630. PM8001_IO_DBG(pm8001_ha,
  2631. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2632. ts->resp = SAS_TASK_COMPLETE;
  2633. ts->stat = SAM_STAT_BUSY;
  2634. break;
  2635. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2636. PM8001_IO_DBG(pm8001_ha,
  2637. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2638. ts->resp = SAS_TASK_COMPLETE;
  2639. ts->stat = SAS_OPEN_REJECT;
  2640. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2641. break;
  2642. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2643. PM8001_IO_DBG(pm8001_ha,
  2644. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2645. ts->resp = SAS_TASK_COMPLETE;
  2646. ts->stat = SAS_OPEN_REJECT;
  2647. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2648. break;
  2649. case IO_OPEN_CNX_ERROR_BREAK:
  2650. PM8001_IO_DBG(pm8001_ha,
  2651. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2652. ts->resp = SAS_TASK_COMPLETE;
  2653. ts->stat = SAS_OPEN_REJECT;
  2654. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2655. break;
  2656. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2657. PM8001_IO_DBG(pm8001_ha,
  2658. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2659. ts->resp = SAS_TASK_COMPLETE;
  2660. ts->stat = SAS_OPEN_REJECT;
  2661. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2662. pm8001_handle_event(pm8001_ha,
  2663. pm8001_dev,
  2664. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2665. break;
  2666. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2667. PM8001_IO_DBG(pm8001_ha,
  2668. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2669. ts->resp = SAS_TASK_COMPLETE;
  2670. ts->stat = SAS_OPEN_REJECT;
  2671. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2672. break;
  2673. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2674. PM8001_IO_DBG(pm8001_ha,
  2675. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2676. "NOT_SUPPORTED\n"));
  2677. ts->resp = SAS_TASK_COMPLETE;
  2678. ts->stat = SAS_OPEN_REJECT;
  2679. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2680. break;
  2681. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2682. PM8001_IO_DBG(pm8001_ha,
  2683. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2684. ts->resp = SAS_TASK_COMPLETE;
  2685. ts->stat = SAS_OPEN_REJECT;
  2686. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2687. break;
  2688. case IO_XFER_ERROR_RX_FRAME:
  2689. PM8001_IO_DBG(pm8001_ha,
  2690. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2691. ts->resp = SAS_TASK_COMPLETE;
  2692. ts->stat = SAS_DEV_NO_RESPONSE;
  2693. break;
  2694. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2695. PM8001_IO_DBG(pm8001_ha,
  2696. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2697. ts->resp = SAS_TASK_COMPLETE;
  2698. ts->stat = SAS_OPEN_REJECT;
  2699. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2700. break;
  2701. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2702. PM8001_IO_DBG(pm8001_ha,
  2703. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2704. ts->resp = SAS_TASK_COMPLETE;
  2705. ts->stat = SAS_QUEUE_FULL;
  2706. break;
  2707. case IO_PORT_IN_RESET:
  2708. PM8001_IO_DBG(pm8001_ha,
  2709. pm8001_printk("IO_PORT_IN_RESET\n"));
  2710. ts->resp = SAS_TASK_COMPLETE;
  2711. ts->stat = SAS_OPEN_REJECT;
  2712. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2713. break;
  2714. case IO_DS_NON_OPERATIONAL:
  2715. PM8001_IO_DBG(pm8001_ha,
  2716. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2717. ts->resp = SAS_TASK_COMPLETE;
  2718. ts->stat = SAS_DEV_NO_RESPONSE;
  2719. break;
  2720. case IO_DS_IN_RECOVERY:
  2721. PM8001_IO_DBG(pm8001_ha,
  2722. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2723. ts->resp = SAS_TASK_COMPLETE;
  2724. ts->stat = SAS_OPEN_REJECT;
  2725. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2726. break;
  2727. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2728. PM8001_IO_DBG(pm8001_ha,
  2729. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2730. ts->resp = SAS_TASK_COMPLETE;
  2731. ts->stat = SAS_OPEN_REJECT;
  2732. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2733. break;
  2734. default:
  2735. PM8001_IO_DBG(pm8001_ha,
  2736. pm8001_printk("Unknown status 0x%x\n", status));
  2737. ts->resp = SAS_TASK_COMPLETE;
  2738. ts->stat = SAS_DEV_NO_RESPONSE;
  2739. /* not allowed case. Therefore, return failed status */
  2740. break;
  2741. }
  2742. spin_lock_irqsave(&t->task_state_lock, flags);
  2743. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2744. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2745. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2746. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2747. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2748. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2749. " io_status 0x%x resp 0x%x "
  2750. "stat 0x%x but aborted by upper layer!\n",
  2751. t, status, ts->resp, ts->stat));
  2752. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2753. } else {
  2754. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2755. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2756. mb();/* in order to force CPU ordering */
  2757. t->task_done(t);
  2758. }
  2759. }
  2760. void pm8001_mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha,
  2761. void *piomb)
  2762. {
  2763. struct set_dev_state_resp *pPayload =
  2764. (struct set_dev_state_resp *)(piomb + 4);
  2765. u32 tag = le32_to_cpu(pPayload->tag);
  2766. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2767. struct pm8001_device *pm8001_dev = ccb->device;
  2768. u32 status = le32_to_cpu(pPayload->status);
  2769. u32 device_id = le32_to_cpu(pPayload->device_id);
  2770. u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
  2771. u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
  2772. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
  2773. "from 0x%x to 0x%x status = 0x%x!\n",
  2774. device_id, pds, nds, status));
  2775. complete(pm8001_dev->setds_completion);
  2776. ccb->task = NULL;
  2777. ccb->ccb_tag = 0xFFFFFFFF;
  2778. pm8001_ccb_free(pm8001_ha, tag);
  2779. }
  2780. void pm8001_mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2781. {
  2782. struct get_nvm_data_resp *pPayload =
  2783. (struct get_nvm_data_resp *)(piomb + 4);
  2784. u32 tag = le32_to_cpu(pPayload->tag);
  2785. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2786. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2787. complete(pm8001_ha->nvmd_completion);
  2788. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
  2789. if ((dlen_status & NVMD_STAT) != 0) {
  2790. PM8001_FAIL_DBG(pm8001_ha,
  2791. pm8001_printk("Set nvm data error!\n"));
  2792. return;
  2793. }
  2794. ccb->task = NULL;
  2795. ccb->ccb_tag = 0xFFFFFFFF;
  2796. pm8001_ccb_free(pm8001_ha, tag);
  2797. }
  2798. void
  2799. pm8001_mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2800. {
  2801. struct fw_control_ex *fw_control_context;
  2802. struct get_nvm_data_resp *pPayload =
  2803. (struct get_nvm_data_resp *)(piomb + 4);
  2804. u32 tag = le32_to_cpu(pPayload->tag);
  2805. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2806. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2807. u32 ir_tds_bn_dps_das_nvm =
  2808. le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
  2809. void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
  2810. fw_control_context = ccb->fw_control_context;
  2811. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
  2812. if ((dlen_status & NVMD_STAT) != 0) {
  2813. PM8001_FAIL_DBG(pm8001_ha,
  2814. pm8001_printk("Get nvm data error!\n"));
  2815. complete(pm8001_ha->nvmd_completion);
  2816. return;
  2817. }
  2818. if (ir_tds_bn_dps_das_nvm & IPMode) {
  2819. /* indirect mode - IR bit set */
  2820. PM8001_MSG_DBG(pm8001_ha,
  2821. pm8001_printk("Get NVMD success, IR=1\n"));
  2822. if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
  2823. if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
  2824. memcpy(pm8001_ha->sas_addr,
  2825. ((u8 *)virt_addr + 4),
  2826. SAS_ADDR_SIZE);
  2827. PM8001_MSG_DBG(pm8001_ha,
  2828. pm8001_printk("Get SAS address"
  2829. " from VPD successfully!\n"));
  2830. }
  2831. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
  2832. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
  2833. ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
  2834. ;
  2835. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
  2836. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
  2837. ;
  2838. } else {
  2839. /* Should not be happened*/
  2840. PM8001_MSG_DBG(pm8001_ha,
  2841. pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
  2842. ir_tds_bn_dps_das_nvm));
  2843. }
  2844. } else /* direct mode */{
  2845. PM8001_MSG_DBG(pm8001_ha,
  2846. pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
  2847. (dlen_status & NVMD_LEN) >> 24));
  2848. }
  2849. memcpy(fw_control_context->usrAddr,
  2850. pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  2851. fw_control_context->len);
  2852. complete(pm8001_ha->nvmd_completion);
  2853. ccb->task = NULL;
  2854. ccb->ccb_tag = 0xFFFFFFFF;
  2855. pm8001_ccb_free(pm8001_ha, tag);
  2856. }
  2857. int pm8001_mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2858. {
  2859. struct local_phy_ctl_resp *pPayload =
  2860. (struct local_phy_ctl_resp *)(piomb + 4);
  2861. u32 status = le32_to_cpu(pPayload->status);
  2862. u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
  2863. u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
  2864. if (status != 0) {
  2865. PM8001_MSG_DBG(pm8001_ha,
  2866. pm8001_printk("%x phy execute %x phy op failed!\n",
  2867. phy_id, phy_op));
  2868. } else
  2869. PM8001_MSG_DBG(pm8001_ha,
  2870. pm8001_printk("%x phy execute %x phy op success!\n",
  2871. phy_id, phy_op));
  2872. return 0;
  2873. }
  2874. /**
  2875. * pm8001_bytes_dmaed - one of the interface function communication with libsas
  2876. * @pm8001_ha: our hba card information
  2877. * @i: which phy that received the event.
  2878. *
  2879. * when HBA driver received the identify done event or initiate FIS received
  2880. * event(for SATA), it will invoke this function to notify the sas layer that
  2881. * the sas toplogy has formed, please discover the the whole sas domain,
  2882. * while receive a broadcast(change) primitive just tell the sas
  2883. * layer to discover the changed domain rather than the whole domain.
  2884. */
  2885. void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
  2886. {
  2887. struct pm8001_phy *phy = &pm8001_ha->phy[i];
  2888. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  2889. struct sas_ha_struct *sas_ha;
  2890. if (!phy->phy_attached)
  2891. return;
  2892. sas_ha = pm8001_ha->sas;
  2893. if (sas_phy->phy) {
  2894. struct sas_phy *sphy = sas_phy->phy;
  2895. sphy->negotiated_linkrate = sas_phy->linkrate;
  2896. sphy->minimum_linkrate = phy->minimum_linkrate;
  2897. sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2898. sphy->maximum_linkrate = phy->maximum_linkrate;
  2899. sphy->maximum_linkrate_hw = phy->maximum_linkrate;
  2900. }
  2901. if (phy->phy_type & PORT_TYPE_SAS) {
  2902. struct sas_identify_frame *id;
  2903. id = (struct sas_identify_frame *)phy->frame_rcvd;
  2904. id->dev_type = phy->identify.device_type;
  2905. id->initiator_bits = SAS_PROTOCOL_ALL;
  2906. id->target_bits = phy->identify.target_port_protocols;
  2907. } else if (phy->phy_type & PORT_TYPE_SATA) {
  2908. /*Nothing*/
  2909. }
  2910. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
  2911. sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
  2912. pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
  2913. }
  2914. /* Get the link rate speed */
  2915. void pm8001_get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
  2916. {
  2917. struct sas_phy *sas_phy = phy->sas_phy.phy;
  2918. switch (link_rate) {
  2919. case PHY_SPEED_60:
  2920. phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
  2921. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2922. break;
  2923. case PHY_SPEED_30:
  2924. phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
  2925. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
  2926. break;
  2927. case PHY_SPEED_15:
  2928. phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
  2929. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2930. break;
  2931. }
  2932. sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
  2933. sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
  2934. sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2935. sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2936. sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2937. }
  2938. /**
  2939. * asd_get_attached_sas_addr -- extract/generate attached SAS address
  2940. * @phy: pointer to asd_phy
  2941. * @sas_addr: pointer to buffer where the SAS address is to be written
  2942. *
  2943. * This function extracts the SAS address from an IDENTIFY frame
  2944. * received. If OOB is SATA, then a SAS address is generated from the
  2945. * HA tables.
  2946. *
  2947. * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
  2948. * buffer.
  2949. */
  2950. void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
  2951. u8 *sas_addr)
  2952. {
  2953. if (phy->sas_phy.frame_rcvd[0] == 0x34
  2954. && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
  2955. struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
  2956. /* FIS device-to-host */
  2957. u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
  2958. addr += phy->sas_phy.id;
  2959. *(__be64 *)sas_addr = cpu_to_be64(addr);
  2960. } else {
  2961. struct sas_identify_frame *idframe =
  2962. (void *) phy->sas_phy.frame_rcvd;
  2963. memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
  2964. }
  2965. }
  2966. /**
  2967. * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2968. * @pm8001_ha: our hba card information
  2969. * @Qnum: the outbound queue message number.
  2970. * @SEA: source of event to ack
  2971. * @port_id: port id.
  2972. * @phyId: phy id.
  2973. * @param0: parameter 0.
  2974. * @param1: parameter 1.
  2975. */
  2976. static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2977. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2978. {
  2979. struct hw_event_ack_req payload;
  2980. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2981. struct inbound_queue_table *circularQ;
  2982. memset((u8 *)&payload, 0, sizeof(payload));
  2983. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2984. payload.tag = cpu_to_le32(1);
  2985. payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2986. ((phyId & 0x0F) << 4) | (port_id & 0x0F));
  2987. payload.param0 = cpu_to_le32(param0);
  2988. payload.param1 = cpu_to_le32(param1);
  2989. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  2990. }
  2991. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2992. u32 phyId, u32 phy_op);
  2993. /**
  2994. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2995. * @pm8001_ha: our hba card information
  2996. * @piomb: IO message buffer
  2997. */
  2998. static void
  2999. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3000. {
  3001. struct hw_event_resp *pPayload =
  3002. (struct hw_event_resp *)(piomb + 4);
  3003. u32 lr_evt_status_phyid_portid =
  3004. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3005. u8 link_rate =
  3006. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  3007. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3008. u8 phy_id =
  3009. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3010. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3011. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3012. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3013. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3014. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3015. unsigned long flags;
  3016. u8 deviceType = pPayload->sas_identify.dev_type;
  3017. port->port_state = portstate;
  3018. PM8001_MSG_DBG(pm8001_ha,
  3019. pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
  3020. port_id, phy_id));
  3021. switch (deviceType) {
  3022. case SAS_PHY_UNUSED:
  3023. PM8001_MSG_DBG(pm8001_ha,
  3024. pm8001_printk("device type no device.\n"));
  3025. break;
  3026. case SAS_END_DEVICE:
  3027. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  3028. pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
  3029. PHY_NOTIFY_ENABLE_SPINUP);
  3030. port->port_attached = 1;
  3031. pm8001_get_lrate_mode(phy, link_rate);
  3032. break;
  3033. case SAS_EDGE_EXPANDER_DEVICE:
  3034. PM8001_MSG_DBG(pm8001_ha,
  3035. pm8001_printk("expander device.\n"));
  3036. port->port_attached = 1;
  3037. pm8001_get_lrate_mode(phy, link_rate);
  3038. break;
  3039. case SAS_FANOUT_EXPANDER_DEVICE:
  3040. PM8001_MSG_DBG(pm8001_ha,
  3041. pm8001_printk("fanout expander device.\n"));
  3042. port->port_attached = 1;
  3043. pm8001_get_lrate_mode(phy, link_rate);
  3044. break;
  3045. default:
  3046. PM8001_MSG_DBG(pm8001_ha,
  3047. pm8001_printk("unknown device type(%x)\n", deviceType));
  3048. break;
  3049. }
  3050. phy->phy_type |= PORT_TYPE_SAS;
  3051. phy->identify.device_type = deviceType;
  3052. phy->phy_attached = 1;
  3053. if (phy->identify.device_type == SAS_END_DEVICE)
  3054. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  3055. else if (phy->identify.device_type != SAS_PHY_UNUSED)
  3056. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  3057. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  3058. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3059. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3060. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  3061. sizeof(struct sas_identify_frame)-4);
  3062. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  3063. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3064. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3065. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3066. mdelay(200);/*delay a moment to wait disk to spinup*/
  3067. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3068. }
  3069. /**
  3070. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  3071. * @pm8001_ha: our hba card information
  3072. * @piomb: IO message buffer
  3073. */
  3074. static void
  3075. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3076. {
  3077. struct hw_event_resp *pPayload =
  3078. (struct hw_event_resp *)(piomb + 4);
  3079. u32 lr_evt_status_phyid_portid =
  3080. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3081. u8 link_rate =
  3082. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  3083. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3084. u8 phy_id =
  3085. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3086. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3087. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3088. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3089. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3090. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3091. unsigned long flags;
  3092. PM8001_MSG_DBG(pm8001_ha,
  3093. pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
  3094. " phy id = %d\n", port_id, phy_id));
  3095. port->port_state = portstate;
  3096. port->port_attached = 1;
  3097. pm8001_get_lrate_mode(phy, link_rate);
  3098. phy->phy_type |= PORT_TYPE_SATA;
  3099. phy->phy_attached = 1;
  3100. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  3101. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3102. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3103. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  3104. sizeof(struct dev_to_host_fis));
  3105. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  3106. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  3107. phy->identify.device_type = SATA_DEV;
  3108. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3109. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3110. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3111. }
  3112. /**
  3113. * hw_event_phy_down -we should notify the libsas the phy is down.
  3114. * @pm8001_ha: our hba card information
  3115. * @piomb: IO message buffer
  3116. */
  3117. static void
  3118. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3119. {
  3120. struct hw_event_resp *pPayload =
  3121. (struct hw_event_resp *)(piomb + 4);
  3122. u32 lr_evt_status_phyid_portid =
  3123. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3124. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3125. u8 phy_id =
  3126. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3127. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3128. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3129. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3130. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3131. port->port_state = portstate;
  3132. phy->phy_type = 0;
  3133. phy->identify.device_type = 0;
  3134. phy->phy_attached = 0;
  3135. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  3136. switch (portstate) {
  3137. case PORT_VALID:
  3138. break;
  3139. case PORT_INVALID:
  3140. PM8001_MSG_DBG(pm8001_ha,
  3141. pm8001_printk(" PortInvalid portID %d\n", port_id));
  3142. PM8001_MSG_DBG(pm8001_ha,
  3143. pm8001_printk(" Last phy Down and port invalid\n"));
  3144. port->port_attached = 0;
  3145. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3146. port_id, phy_id, 0, 0);
  3147. break;
  3148. case PORT_IN_RESET:
  3149. PM8001_MSG_DBG(pm8001_ha,
  3150. pm8001_printk(" Port In Reset portID %d\n", port_id));
  3151. break;
  3152. case PORT_NOT_ESTABLISHED:
  3153. PM8001_MSG_DBG(pm8001_ha,
  3154. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  3155. port->port_attached = 0;
  3156. break;
  3157. case PORT_LOSTCOMM:
  3158. PM8001_MSG_DBG(pm8001_ha,
  3159. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  3160. PM8001_MSG_DBG(pm8001_ha,
  3161. pm8001_printk(" Last phy Down and port invalid\n"));
  3162. port->port_attached = 0;
  3163. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3164. port_id, phy_id, 0, 0);
  3165. break;
  3166. default:
  3167. port->port_attached = 0;
  3168. PM8001_MSG_DBG(pm8001_ha,
  3169. pm8001_printk(" phy Down and(default) = %x\n",
  3170. portstate));
  3171. break;
  3172. }
  3173. }
  3174. /**
  3175. * pm8001_mpi_reg_resp -process register device ID response.
  3176. * @pm8001_ha: our hba card information
  3177. * @piomb: IO message buffer
  3178. *
  3179. * when sas layer find a device it will notify LLDD, then the driver register
  3180. * the domain device to FW, this event is the return device ID which the FW
  3181. * has assigned, from now,inter-communication with FW is no longer using the
  3182. * SAS address, use device ID which FW assigned.
  3183. */
  3184. int pm8001_mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3185. {
  3186. u32 status;
  3187. u32 device_id;
  3188. u32 htag;
  3189. struct pm8001_ccb_info *ccb;
  3190. struct pm8001_device *pm8001_dev;
  3191. struct dev_reg_resp *registerRespPayload =
  3192. (struct dev_reg_resp *)(piomb + 4);
  3193. htag = le32_to_cpu(registerRespPayload->tag);
  3194. ccb = &pm8001_ha->ccb_info[htag];
  3195. pm8001_dev = ccb->device;
  3196. status = le32_to_cpu(registerRespPayload->status);
  3197. device_id = le32_to_cpu(registerRespPayload->device_id);
  3198. PM8001_MSG_DBG(pm8001_ha,
  3199. pm8001_printk(" register device is status = %d\n", status));
  3200. switch (status) {
  3201. case DEVREG_SUCCESS:
  3202. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
  3203. pm8001_dev->device_id = device_id;
  3204. break;
  3205. case DEVREG_FAILURE_OUT_OF_RESOURCE:
  3206. PM8001_MSG_DBG(pm8001_ha,
  3207. pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
  3208. break;
  3209. case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
  3210. PM8001_MSG_DBG(pm8001_ha,
  3211. pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
  3212. break;
  3213. case DEVREG_FAILURE_INVALID_PHY_ID:
  3214. PM8001_MSG_DBG(pm8001_ha,
  3215. pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
  3216. break;
  3217. case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
  3218. PM8001_MSG_DBG(pm8001_ha,
  3219. pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
  3220. break;
  3221. case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
  3222. PM8001_MSG_DBG(pm8001_ha,
  3223. pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
  3224. break;
  3225. case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
  3226. PM8001_MSG_DBG(pm8001_ha,
  3227. pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
  3228. break;
  3229. case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
  3230. PM8001_MSG_DBG(pm8001_ha,
  3231. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
  3232. break;
  3233. default:
  3234. PM8001_MSG_DBG(pm8001_ha,
  3235. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
  3236. break;
  3237. }
  3238. complete(pm8001_dev->dcompletion);
  3239. ccb->task = NULL;
  3240. ccb->ccb_tag = 0xFFFFFFFF;
  3241. pm8001_ccb_free(pm8001_ha, htag);
  3242. return 0;
  3243. }
  3244. int pm8001_mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3245. {
  3246. u32 status;
  3247. u32 device_id;
  3248. struct dev_reg_resp *registerRespPayload =
  3249. (struct dev_reg_resp *)(piomb + 4);
  3250. status = le32_to_cpu(registerRespPayload->status);
  3251. device_id = le32_to_cpu(registerRespPayload->device_id);
  3252. if (status != 0)
  3253. PM8001_MSG_DBG(pm8001_ha,
  3254. pm8001_printk(" deregister device failed ,status = %x"
  3255. ", device_id = %x\n", status, device_id));
  3256. return 0;
  3257. }
  3258. /**
  3259. * fw_flash_update_resp - Response from FW for flash update command.
  3260. * @pm8001_ha: our hba card information
  3261. * @piomb: IO message buffer
  3262. */
  3263. int pm8001_mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha,
  3264. void *piomb)
  3265. {
  3266. u32 status;
  3267. struct fw_control_ex fw_control_context;
  3268. struct fw_flash_Update_resp *ppayload =
  3269. (struct fw_flash_Update_resp *)(piomb + 4);
  3270. u32 tag = le32_to_cpu(ppayload->tag);
  3271. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  3272. status = le32_to_cpu(ppayload->status);
  3273. memcpy(&fw_control_context,
  3274. ccb->fw_control_context,
  3275. sizeof(fw_control_context));
  3276. switch (status) {
  3277. case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
  3278. PM8001_MSG_DBG(pm8001_ha,
  3279. pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
  3280. break;
  3281. case FLASH_UPDATE_IN_PROGRESS:
  3282. PM8001_MSG_DBG(pm8001_ha,
  3283. pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
  3284. break;
  3285. case FLASH_UPDATE_HDR_ERR:
  3286. PM8001_MSG_DBG(pm8001_ha,
  3287. pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
  3288. break;
  3289. case FLASH_UPDATE_OFFSET_ERR:
  3290. PM8001_MSG_DBG(pm8001_ha,
  3291. pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
  3292. break;
  3293. case FLASH_UPDATE_CRC_ERR:
  3294. PM8001_MSG_DBG(pm8001_ha,
  3295. pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
  3296. break;
  3297. case FLASH_UPDATE_LENGTH_ERR:
  3298. PM8001_MSG_DBG(pm8001_ha,
  3299. pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
  3300. break;
  3301. case FLASH_UPDATE_HW_ERR:
  3302. PM8001_MSG_DBG(pm8001_ha,
  3303. pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
  3304. break;
  3305. case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
  3306. PM8001_MSG_DBG(pm8001_ha,
  3307. pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
  3308. break;
  3309. case FLASH_UPDATE_DISABLED:
  3310. PM8001_MSG_DBG(pm8001_ha,
  3311. pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
  3312. break;
  3313. default:
  3314. PM8001_MSG_DBG(pm8001_ha,
  3315. pm8001_printk("No matched status = %d\n", status));
  3316. break;
  3317. }
  3318. ccb->fw_control_context->fw_control->retcode = status;
  3319. complete(pm8001_ha->nvmd_completion);
  3320. ccb->task = NULL;
  3321. ccb->ccb_tag = 0xFFFFFFFF;
  3322. pm8001_ccb_free(pm8001_ha, tag);
  3323. return 0;
  3324. }
  3325. int pm8001_mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  3326. {
  3327. u32 status;
  3328. int i;
  3329. struct general_event_resp *pPayload =
  3330. (struct general_event_resp *)(piomb + 4);
  3331. status = le32_to_cpu(pPayload->status);
  3332. PM8001_MSG_DBG(pm8001_ha,
  3333. pm8001_printk(" status = 0x%x\n", status));
  3334. for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
  3335. PM8001_MSG_DBG(pm8001_ha,
  3336. pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
  3337. pPayload->inb_IOMB_payload[i]));
  3338. return 0;
  3339. }
  3340. int pm8001_mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3341. {
  3342. struct sas_task *t;
  3343. struct pm8001_ccb_info *ccb;
  3344. unsigned long flags;
  3345. u32 status ;
  3346. u32 tag, scp;
  3347. struct task_status_struct *ts;
  3348. struct task_abort_resp *pPayload =
  3349. (struct task_abort_resp *)(piomb + 4);
  3350. status = le32_to_cpu(pPayload->status);
  3351. tag = le32_to_cpu(pPayload->tag);
  3352. scp = le32_to_cpu(pPayload->scp);
  3353. ccb = &pm8001_ha->ccb_info[tag];
  3354. t = ccb->task;
  3355. PM8001_IO_DBG(pm8001_ha,
  3356. pm8001_printk(" status = 0x%x\n", status));
  3357. if (t == NULL)
  3358. return -1;
  3359. ts = &t->task_status;
  3360. if (status != 0)
  3361. PM8001_FAIL_DBG(pm8001_ha,
  3362. pm8001_printk("task abort failed status 0x%x ,"
  3363. "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
  3364. switch (status) {
  3365. case IO_SUCCESS:
  3366. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  3367. ts->resp = SAS_TASK_COMPLETE;
  3368. ts->stat = SAM_STAT_GOOD;
  3369. break;
  3370. case IO_NOT_VALID:
  3371. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
  3372. ts->resp = TMF_RESP_FUNC_FAILED;
  3373. break;
  3374. }
  3375. spin_lock_irqsave(&t->task_state_lock, flags);
  3376. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3377. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3378. t->task_state_flags |= SAS_TASK_STATE_DONE;
  3379. spin_unlock_irqrestore(&t->task_state_lock, flags);
  3380. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  3381. mb();
  3382. t->task_done(t);
  3383. return 0;
  3384. }
  3385. /**
  3386. * mpi_hw_event -The hw event has come.
  3387. * @pm8001_ha: our hba card information
  3388. * @piomb: IO message buffer
  3389. */
  3390. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
  3391. {
  3392. unsigned long flags;
  3393. struct hw_event_resp *pPayload =
  3394. (struct hw_event_resp *)(piomb + 4);
  3395. u32 lr_evt_status_phyid_portid =
  3396. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3397. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3398. u8 phy_id =
  3399. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3400. u16 eventType =
  3401. (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
  3402. u8 status =
  3403. (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
  3404. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3405. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3406. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  3407. PM8001_MSG_DBG(pm8001_ha,
  3408. pm8001_printk("outbound queue HW event & event type : "));
  3409. switch (eventType) {
  3410. case HW_EVENT_PHY_START_STATUS:
  3411. PM8001_MSG_DBG(pm8001_ha,
  3412. pm8001_printk("HW_EVENT_PHY_START_STATUS"
  3413. " status = %x\n", status));
  3414. if (status == 0) {
  3415. phy->phy_state = 1;
  3416. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3417. complete(phy->enable_completion);
  3418. }
  3419. break;
  3420. case HW_EVENT_SAS_PHY_UP:
  3421. PM8001_MSG_DBG(pm8001_ha,
  3422. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  3423. hw_event_sas_phy_up(pm8001_ha, piomb);
  3424. break;
  3425. case HW_EVENT_SATA_PHY_UP:
  3426. PM8001_MSG_DBG(pm8001_ha,
  3427. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  3428. hw_event_sata_phy_up(pm8001_ha, piomb);
  3429. break;
  3430. case HW_EVENT_PHY_STOP_STATUS:
  3431. PM8001_MSG_DBG(pm8001_ha,
  3432. pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
  3433. "status = %x\n", status));
  3434. if (status == 0)
  3435. phy->phy_state = 0;
  3436. break;
  3437. case HW_EVENT_SATA_SPINUP_HOLD:
  3438. PM8001_MSG_DBG(pm8001_ha,
  3439. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  3440. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  3441. break;
  3442. case HW_EVENT_PHY_DOWN:
  3443. PM8001_MSG_DBG(pm8001_ha,
  3444. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  3445. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  3446. phy->phy_attached = 0;
  3447. phy->phy_state = 0;
  3448. hw_event_phy_down(pm8001_ha, piomb);
  3449. break;
  3450. case HW_EVENT_PORT_INVALID:
  3451. PM8001_MSG_DBG(pm8001_ha,
  3452. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  3453. sas_phy_disconnected(sas_phy);
  3454. phy->phy_attached = 0;
  3455. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3456. break;
  3457. /* the broadcast change primitive received, tell the LIBSAS this event
  3458. to revalidate the sas domain*/
  3459. case HW_EVENT_BROADCAST_CHANGE:
  3460. PM8001_MSG_DBG(pm8001_ha,
  3461. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  3462. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  3463. port_id, phy_id, 1, 0);
  3464. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3465. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  3466. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3467. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3468. break;
  3469. case HW_EVENT_PHY_ERROR:
  3470. PM8001_MSG_DBG(pm8001_ha,
  3471. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  3472. sas_phy_disconnected(&phy->sas_phy);
  3473. phy->phy_attached = 0;
  3474. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  3475. break;
  3476. case HW_EVENT_BROADCAST_EXP:
  3477. PM8001_MSG_DBG(pm8001_ha,
  3478. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  3479. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3480. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  3481. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3482. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3483. break;
  3484. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  3485. PM8001_MSG_DBG(pm8001_ha,
  3486. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  3487. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3488. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  3489. sas_phy_disconnected(sas_phy);
  3490. phy->phy_attached = 0;
  3491. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3492. break;
  3493. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  3494. PM8001_MSG_DBG(pm8001_ha,
  3495. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  3496. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3497. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  3498. port_id, phy_id, 0, 0);
  3499. sas_phy_disconnected(sas_phy);
  3500. phy->phy_attached = 0;
  3501. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3502. break;
  3503. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  3504. PM8001_MSG_DBG(pm8001_ha,
  3505. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  3506. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3507. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  3508. port_id, phy_id, 0, 0);
  3509. sas_phy_disconnected(sas_phy);
  3510. phy->phy_attached = 0;
  3511. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3512. break;
  3513. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  3514. PM8001_MSG_DBG(pm8001_ha,
  3515. pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  3516. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3517. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  3518. port_id, phy_id, 0, 0);
  3519. sas_phy_disconnected(sas_phy);
  3520. phy->phy_attached = 0;
  3521. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3522. break;
  3523. case HW_EVENT_MALFUNCTION:
  3524. PM8001_MSG_DBG(pm8001_ha,
  3525. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  3526. break;
  3527. case HW_EVENT_BROADCAST_SES:
  3528. PM8001_MSG_DBG(pm8001_ha,
  3529. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  3530. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3531. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  3532. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3533. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3534. break;
  3535. case HW_EVENT_INBOUND_CRC_ERROR:
  3536. PM8001_MSG_DBG(pm8001_ha,
  3537. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  3538. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3539. HW_EVENT_INBOUND_CRC_ERROR,
  3540. port_id, phy_id, 0, 0);
  3541. break;
  3542. case HW_EVENT_HARD_RESET_RECEIVED:
  3543. PM8001_MSG_DBG(pm8001_ha,
  3544. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  3545. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  3546. break;
  3547. case HW_EVENT_ID_FRAME_TIMEOUT:
  3548. PM8001_MSG_DBG(pm8001_ha,
  3549. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  3550. sas_phy_disconnected(sas_phy);
  3551. phy->phy_attached = 0;
  3552. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3553. break;
  3554. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  3555. PM8001_MSG_DBG(pm8001_ha,
  3556. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  3557. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3558. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  3559. port_id, phy_id, 0, 0);
  3560. sas_phy_disconnected(sas_phy);
  3561. phy->phy_attached = 0;
  3562. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3563. break;
  3564. case HW_EVENT_PORT_RESET_TIMER_TMO:
  3565. PM8001_MSG_DBG(pm8001_ha,
  3566. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  3567. sas_phy_disconnected(sas_phy);
  3568. phy->phy_attached = 0;
  3569. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3570. break;
  3571. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  3572. PM8001_MSG_DBG(pm8001_ha,
  3573. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  3574. sas_phy_disconnected(sas_phy);
  3575. phy->phy_attached = 0;
  3576. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3577. break;
  3578. case HW_EVENT_PORT_RECOVER:
  3579. PM8001_MSG_DBG(pm8001_ha,
  3580. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  3581. break;
  3582. case HW_EVENT_PORT_RESET_COMPLETE:
  3583. PM8001_MSG_DBG(pm8001_ha,
  3584. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  3585. break;
  3586. case EVENT_BROADCAST_ASYNCH_EVENT:
  3587. PM8001_MSG_DBG(pm8001_ha,
  3588. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  3589. break;
  3590. default:
  3591. PM8001_MSG_DBG(pm8001_ha,
  3592. pm8001_printk("Unknown event type = %x\n", eventType));
  3593. break;
  3594. }
  3595. return 0;
  3596. }
  3597. /**
  3598. * process_one_iomb - process one outbound Queue memory block
  3599. * @pm8001_ha: our hba card information
  3600. * @piomb: IO message buffer
  3601. */
  3602. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3603. {
  3604. __le32 pHeader = *(__le32 *)piomb;
  3605. u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
  3606. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
  3607. switch (opc) {
  3608. case OPC_OUB_ECHO:
  3609. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  3610. break;
  3611. case OPC_OUB_HW_EVENT:
  3612. PM8001_MSG_DBG(pm8001_ha,
  3613. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  3614. mpi_hw_event(pm8001_ha, piomb);
  3615. break;
  3616. case OPC_OUB_SSP_COMP:
  3617. PM8001_MSG_DBG(pm8001_ha,
  3618. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  3619. mpi_ssp_completion(pm8001_ha, piomb);
  3620. break;
  3621. case OPC_OUB_SMP_COMP:
  3622. PM8001_MSG_DBG(pm8001_ha,
  3623. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3624. mpi_smp_completion(pm8001_ha, piomb);
  3625. break;
  3626. case OPC_OUB_LOCAL_PHY_CNTRL:
  3627. PM8001_MSG_DBG(pm8001_ha,
  3628. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3629. pm8001_mpi_local_phy_ctl(pm8001_ha, piomb);
  3630. break;
  3631. case OPC_OUB_DEV_REGIST:
  3632. PM8001_MSG_DBG(pm8001_ha,
  3633. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3634. pm8001_mpi_reg_resp(pm8001_ha, piomb);
  3635. break;
  3636. case OPC_OUB_DEREG_DEV:
  3637. PM8001_MSG_DBG(pm8001_ha,
  3638. pm8001_printk("unregister the device\n"));
  3639. pm8001_mpi_dereg_resp(pm8001_ha, piomb);
  3640. break;
  3641. case OPC_OUB_GET_DEV_HANDLE:
  3642. PM8001_MSG_DBG(pm8001_ha,
  3643. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3644. break;
  3645. case OPC_OUB_SATA_COMP:
  3646. PM8001_MSG_DBG(pm8001_ha,
  3647. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3648. mpi_sata_completion(pm8001_ha, piomb);
  3649. break;
  3650. case OPC_OUB_SATA_EVENT:
  3651. PM8001_MSG_DBG(pm8001_ha,
  3652. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3653. mpi_sata_event(pm8001_ha, piomb);
  3654. break;
  3655. case OPC_OUB_SSP_EVENT:
  3656. PM8001_MSG_DBG(pm8001_ha,
  3657. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3658. mpi_ssp_event(pm8001_ha, piomb);
  3659. break;
  3660. case OPC_OUB_DEV_HANDLE_ARRIV:
  3661. PM8001_MSG_DBG(pm8001_ha,
  3662. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3663. /*This is for target*/
  3664. break;
  3665. case OPC_OUB_SSP_RECV_EVENT:
  3666. PM8001_MSG_DBG(pm8001_ha,
  3667. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3668. /*This is for target*/
  3669. break;
  3670. case OPC_OUB_DEV_INFO:
  3671. PM8001_MSG_DBG(pm8001_ha,
  3672. pm8001_printk("OPC_OUB_DEV_INFO\n"));
  3673. break;
  3674. case OPC_OUB_FW_FLASH_UPDATE:
  3675. PM8001_MSG_DBG(pm8001_ha,
  3676. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3677. pm8001_mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3678. break;
  3679. case OPC_OUB_GPIO_RESPONSE:
  3680. PM8001_MSG_DBG(pm8001_ha,
  3681. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3682. break;
  3683. case OPC_OUB_GPIO_EVENT:
  3684. PM8001_MSG_DBG(pm8001_ha,
  3685. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3686. break;
  3687. case OPC_OUB_GENERAL_EVENT:
  3688. PM8001_MSG_DBG(pm8001_ha,
  3689. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3690. pm8001_mpi_general_event(pm8001_ha, piomb);
  3691. break;
  3692. case OPC_OUB_SSP_ABORT_RSP:
  3693. PM8001_MSG_DBG(pm8001_ha,
  3694. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3695. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3696. break;
  3697. case OPC_OUB_SATA_ABORT_RSP:
  3698. PM8001_MSG_DBG(pm8001_ha,
  3699. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3700. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3701. break;
  3702. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3703. PM8001_MSG_DBG(pm8001_ha,
  3704. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3705. break;
  3706. case OPC_OUB_SAS_DIAG_EXECUTE:
  3707. PM8001_MSG_DBG(pm8001_ha,
  3708. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3709. break;
  3710. case OPC_OUB_GET_TIME_STAMP:
  3711. PM8001_MSG_DBG(pm8001_ha,
  3712. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3713. break;
  3714. case OPC_OUB_SAS_HW_EVENT_ACK:
  3715. PM8001_MSG_DBG(pm8001_ha,
  3716. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3717. break;
  3718. case OPC_OUB_PORT_CONTROL:
  3719. PM8001_MSG_DBG(pm8001_ha,
  3720. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3721. break;
  3722. case OPC_OUB_SMP_ABORT_RSP:
  3723. PM8001_MSG_DBG(pm8001_ha,
  3724. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3725. pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
  3726. break;
  3727. case OPC_OUB_GET_NVMD_DATA:
  3728. PM8001_MSG_DBG(pm8001_ha,
  3729. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3730. pm8001_mpi_get_nvmd_resp(pm8001_ha, piomb);
  3731. break;
  3732. case OPC_OUB_SET_NVMD_DATA:
  3733. PM8001_MSG_DBG(pm8001_ha,
  3734. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3735. pm8001_mpi_set_nvmd_resp(pm8001_ha, piomb);
  3736. break;
  3737. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3738. PM8001_MSG_DBG(pm8001_ha,
  3739. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3740. break;
  3741. case OPC_OUB_SET_DEVICE_STATE:
  3742. PM8001_MSG_DBG(pm8001_ha,
  3743. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3744. pm8001_mpi_set_dev_state_resp(pm8001_ha, piomb);
  3745. break;
  3746. case OPC_OUB_GET_DEVICE_STATE:
  3747. PM8001_MSG_DBG(pm8001_ha,
  3748. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3749. break;
  3750. case OPC_OUB_SET_DEV_INFO:
  3751. PM8001_MSG_DBG(pm8001_ha,
  3752. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3753. break;
  3754. case OPC_OUB_SAS_RE_INITIALIZE:
  3755. PM8001_MSG_DBG(pm8001_ha,
  3756. pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
  3757. break;
  3758. default:
  3759. PM8001_MSG_DBG(pm8001_ha,
  3760. pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
  3761. opc));
  3762. break;
  3763. }
  3764. }
  3765. static int process_oq(struct pm8001_hba_info *pm8001_ha, u8 vec)
  3766. {
  3767. struct outbound_queue_table *circularQ;
  3768. void *pMsg1 = NULL;
  3769. u8 uninitialized_var(bc);
  3770. u32 ret = MPI_IO_STATUS_FAIL;
  3771. unsigned long flags;
  3772. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3773. circularQ = &pm8001_ha->outbnd_q_tbl[vec];
  3774. do {
  3775. ret = pm8001_mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3776. if (MPI_IO_STATUS_SUCCESS == ret) {
  3777. /* process the outbound message */
  3778. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3779. /* free the message from the outbound circular buffer */
  3780. pm8001_mpi_msg_free_set(pm8001_ha, pMsg1,
  3781. circularQ, bc);
  3782. }
  3783. if (MPI_IO_STATUS_BUSY == ret) {
  3784. /* Update the producer index from SPC */
  3785. circularQ->producer_index =
  3786. cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
  3787. if (le32_to_cpu(circularQ->producer_index) ==
  3788. circularQ->consumer_idx)
  3789. /* OQ is empty */
  3790. break;
  3791. }
  3792. } while (1);
  3793. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3794. return ret;
  3795. }
  3796. /* PCI_DMA_... to our direction translation. */
  3797. static const u8 data_dir_flags[] = {
  3798. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3799. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3800. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3801. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3802. };
  3803. void
  3804. pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
  3805. {
  3806. int i;
  3807. struct scatterlist *sg;
  3808. struct pm8001_prd *buf_prd = prd;
  3809. for_each_sg(scatter, sg, nr, i) {
  3810. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  3811. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  3812. buf_prd->im_len.e = 0;
  3813. buf_prd++;
  3814. }
  3815. }
  3816. static void build_smp_cmd(u32 deviceID, __le32 hTag, struct smp_req *psmp_cmd)
  3817. {
  3818. psmp_cmd->tag = hTag;
  3819. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3820. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3821. }
  3822. /**
  3823. * pm8001_chip_smp_req - send a SMP task to FW
  3824. * @pm8001_ha: our hba card information.
  3825. * @ccb: the ccb information this request used.
  3826. */
  3827. static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3828. struct pm8001_ccb_info *ccb)
  3829. {
  3830. int elem, rc;
  3831. struct sas_task *task = ccb->task;
  3832. struct domain_device *dev = task->dev;
  3833. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3834. struct scatterlist *sg_req, *sg_resp;
  3835. u32 req_len, resp_len;
  3836. struct smp_req smp_cmd;
  3837. u32 opc;
  3838. struct inbound_queue_table *circularQ;
  3839. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3840. /*
  3841. * DMA-map SMP request, response buffers
  3842. */
  3843. sg_req = &task->smp_task.smp_req;
  3844. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3845. if (!elem)
  3846. return -ENOMEM;
  3847. req_len = sg_dma_len(sg_req);
  3848. sg_resp = &task->smp_task.smp_resp;
  3849. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3850. if (!elem) {
  3851. rc = -ENOMEM;
  3852. goto err_out;
  3853. }
  3854. resp_len = sg_dma_len(sg_resp);
  3855. /* must be in dwords */
  3856. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3857. rc = -EINVAL;
  3858. goto err_out_2;
  3859. }
  3860. opc = OPC_INB_SMP_REQUEST;
  3861. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3862. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3863. smp_cmd.long_smp_req.long_req_addr =
  3864. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3865. smp_cmd.long_smp_req.long_req_size =
  3866. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3867. smp_cmd.long_smp_req.long_resp_addr =
  3868. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
  3869. smp_cmd.long_smp_req.long_resp_size =
  3870. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3871. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
  3872. pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd, 0);
  3873. return 0;
  3874. err_out_2:
  3875. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3876. PCI_DMA_FROMDEVICE);
  3877. err_out:
  3878. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3879. PCI_DMA_TODEVICE);
  3880. return rc;
  3881. }
  3882. /**
  3883. * pm8001_chip_ssp_io_req - send a SSP task to FW
  3884. * @pm8001_ha: our hba card information.
  3885. * @ccb: the ccb information this request used.
  3886. */
  3887. static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3888. struct pm8001_ccb_info *ccb)
  3889. {
  3890. struct sas_task *task = ccb->task;
  3891. struct domain_device *dev = task->dev;
  3892. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3893. struct ssp_ini_io_start_req ssp_cmd;
  3894. u32 tag = ccb->ccb_tag;
  3895. int ret;
  3896. u64 phys_addr;
  3897. struct inbound_queue_table *circularQ;
  3898. u32 opc = OPC_INB_SSPINIIOSTART;
  3899. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3900. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3901. ssp_cmd.dir_m_tlr =
  3902. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
  3903. SAS 1.1 compatible TLR*/
  3904. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3905. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3906. ssp_cmd.tag = cpu_to_le32(tag);
  3907. if (task->ssp_task.enable_first_burst)
  3908. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3909. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3910. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3911. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
  3912. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3913. /* fill in PRD (scatter/gather) table, if any */
  3914. if (task->num_scatter > 1) {
  3915. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3916. phys_addr = ccb->ccb_dma_handle +
  3917. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3918. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(phys_addr));
  3919. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(phys_addr));
  3920. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3921. } else if (task->num_scatter == 1) {
  3922. u64 dma_addr = sg_dma_address(task->scatter);
  3923. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
  3924. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(dma_addr));
  3925. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3926. ssp_cmd.esgl = 0;
  3927. } else if (task->num_scatter == 0) {
  3928. ssp_cmd.addr_low = 0;
  3929. ssp_cmd.addr_high = 0;
  3930. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3931. ssp_cmd.esgl = 0;
  3932. }
  3933. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd, 0);
  3934. return ret;
  3935. }
  3936. static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3937. struct pm8001_ccb_info *ccb)
  3938. {
  3939. struct sas_task *task = ccb->task;
  3940. struct domain_device *dev = task->dev;
  3941. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3942. u32 tag = ccb->ccb_tag;
  3943. int ret;
  3944. struct sata_start_req sata_cmd;
  3945. u32 hdr_tag, ncg_tag = 0;
  3946. u64 phys_addr;
  3947. u32 ATAP = 0x0;
  3948. u32 dir;
  3949. struct inbound_queue_table *circularQ;
  3950. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3951. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3952. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3953. if (task->data_dir == PCI_DMA_NONE) {
  3954. ATAP = 0x04; /* no data*/
  3955. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  3956. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3957. if (task->ata_task.dma_xfer) {
  3958. ATAP = 0x06; /* DMA */
  3959. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  3960. } else {
  3961. ATAP = 0x05; /* PIO*/
  3962. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  3963. }
  3964. if (task->ata_task.use_ncq &&
  3965. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3966. ATAP = 0x07; /* FPDMA */
  3967. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  3968. }
  3969. }
  3970. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
  3971. ncg_tag = hdr_tag;
  3972. dir = data_dir_flags[task->data_dir] << 8;
  3973. sata_cmd.tag = cpu_to_le32(tag);
  3974. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3975. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3976. sata_cmd.ncqtag_atap_dir_m =
  3977. cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
  3978. sata_cmd.sata_fis = task->ata_task.fis;
  3979. if (likely(!task->ata_task.device_control_reg_update))
  3980. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3981. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3982. /* fill in PRD (scatter/gather) table, if any */
  3983. if (task->num_scatter > 1) {
  3984. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3985. phys_addr = ccb->ccb_dma_handle +
  3986. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3987. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3988. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3989. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3990. } else if (task->num_scatter == 1) {
  3991. u64 dma_addr = sg_dma_address(task->scatter);
  3992. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3993. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3994. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3995. sata_cmd.esgl = 0;
  3996. } else if (task->num_scatter == 0) {
  3997. sata_cmd.addr_low = 0;
  3998. sata_cmd.addr_high = 0;
  3999. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  4000. sata_cmd.esgl = 0;
  4001. }
  4002. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd, 0);
  4003. return ret;
  4004. }
  4005. /**
  4006. * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
  4007. * @pm8001_ha: our hba card information.
  4008. * @num: the inbound queue number
  4009. * @phy_id: the phy id which we wanted to start up.
  4010. */
  4011. static int
  4012. pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  4013. {
  4014. struct phy_start_req payload;
  4015. struct inbound_queue_table *circularQ;
  4016. int ret;
  4017. u32 tag = 0x01;
  4018. u32 opcode = OPC_INB_PHYSTART;
  4019. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4020. memset(&payload, 0, sizeof(payload));
  4021. payload.tag = cpu_to_le32(tag);
  4022. /*
  4023. ** [0:7] PHY Identifier
  4024. ** [8:11] link rate 1.5G, 3G, 6G
  4025. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
  4026. ** [14] 0b disable spin up hold; 1b enable spin up hold
  4027. */
  4028. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  4029. LINKMODE_AUTO | LINKRATE_15 |
  4030. LINKRATE_30 | LINKRATE_60 | phy_id);
  4031. payload.sas_identify.dev_type = SAS_END_DEV;
  4032. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  4033. memcpy(payload.sas_identify.sas_addr,
  4034. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  4035. payload.sas_identify.phy_id = phy_id;
  4036. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  4037. return ret;
  4038. }
  4039. /**
  4040. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  4041. * @pm8001_ha: our hba card information.
  4042. * @num: the inbound queue number
  4043. * @phy_id: the phy id which we wanted to start up.
  4044. */
  4045. int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  4046. u8 phy_id)
  4047. {
  4048. struct phy_stop_req payload;
  4049. struct inbound_queue_table *circularQ;
  4050. int ret;
  4051. u32 tag = 0x01;
  4052. u32 opcode = OPC_INB_PHYSTOP;
  4053. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4054. memset(&payload, 0, sizeof(payload));
  4055. payload.tag = cpu_to_le32(tag);
  4056. payload.phy_id = cpu_to_le32(phy_id);
  4057. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload, 0);
  4058. return ret;
  4059. }
  4060. /**
  4061. * see comments on pm8001_mpi_reg_resp.
  4062. */
  4063. static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4064. struct pm8001_device *pm8001_dev, u32 flag)
  4065. {
  4066. struct reg_dev_req payload;
  4067. u32 opc;
  4068. u32 stp_sspsmp_sata = 0x4;
  4069. struct inbound_queue_table *circularQ;
  4070. u32 linkrate, phy_id;
  4071. int rc, tag = 0xdeadbeef;
  4072. struct pm8001_ccb_info *ccb;
  4073. u8 retryFlag = 0x1;
  4074. u16 firstBurstSize = 0;
  4075. u16 ITNT = 2000;
  4076. struct domain_device *dev = pm8001_dev->sas_device;
  4077. struct domain_device *parent_dev = dev->parent;
  4078. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4079. memset(&payload, 0, sizeof(payload));
  4080. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4081. if (rc)
  4082. return rc;
  4083. ccb = &pm8001_ha->ccb_info[tag];
  4084. ccb->device = pm8001_dev;
  4085. ccb->ccb_tag = tag;
  4086. payload.tag = cpu_to_le32(tag);
  4087. if (flag == 1)
  4088. stp_sspsmp_sata = 0x02; /*direct attached sata */
  4089. else {
  4090. if (pm8001_dev->dev_type == SATA_DEV)
  4091. stp_sspsmp_sata = 0x00; /* stp*/
  4092. else if (pm8001_dev->dev_type == SAS_END_DEV ||
  4093. pm8001_dev->dev_type == EDGE_DEV ||
  4094. pm8001_dev->dev_type == FANOUT_DEV)
  4095. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  4096. }
  4097. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  4098. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  4099. else
  4100. phy_id = pm8001_dev->attached_phy;
  4101. opc = OPC_INB_REG_DEV;
  4102. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  4103. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  4104. payload.phyid_portid =
  4105. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
  4106. ((phy_id & 0x0F) << 4));
  4107. payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
  4108. ((linkrate & 0x0F) * 0x1000000) |
  4109. ((stp_sspsmp_sata & 0x03) * 0x10000000));
  4110. payload.firstburstsize_ITNexustimeout =
  4111. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  4112. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  4113. SAS_ADDR_SIZE);
  4114. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4115. return rc;
  4116. }
  4117. /**
  4118. * see comments on pm8001_mpi_reg_resp.
  4119. */
  4120. int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4121. u32 device_id)
  4122. {
  4123. struct dereg_dev_req payload;
  4124. u32 opc = OPC_INB_DEREG_DEV_HANDLE;
  4125. int ret;
  4126. struct inbound_queue_table *circularQ;
  4127. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4128. memset(&payload, 0, sizeof(payload));
  4129. payload.tag = cpu_to_le32(1);
  4130. payload.device_id = cpu_to_le32(device_id);
  4131. PM8001_MSG_DBG(pm8001_ha,
  4132. pm8001_printk("unregister device device_id = %d\n", device_id));
  4133. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4134. return ret;
  4135. }
  4136. /**
  4137. * pm8001_chip_phy_ctl_req - support the local phy operation
  4138. * @pm8001_ha: our hba card information.
  4139. * @num: the inbound queue number
  4140. * @phy_id: the phy id which we wanted to operate
  4141. * @phy_op:
  4142. */
  4143. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  4144. u32 phyId, u32 phy_op)
  4145. {
  4146. struct local_phy_ctl_req payload;
  4147. struct inbound_queue_table *circularQ;
  4148. int ret;
  4149. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  4150. memset(&payload, 0, sizeof(payload));
  4151. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4152. payload.tag = cpu_to_le32(1);
  4153. payload.phyop_phyid =
  4154. cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
  4155. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4156. return ret;
  4157. }
  4158. static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  4159. {
  4160. u32 value;
  4161. #ifdef PM8001_USE_MSIX
  4162. return 1;
  4163. #endif
  4164. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  4165. if (value)
  4166. return 1;
  4167. return 0;
  4168. }
  4169. /**
  4170. * pm8001_chip_isr - PM8001 isr handler.
  4171. * @pm8001_ha: our hba card information.
  4172. * @irq: irq number.
  4173. * @stat: stat.
  4174. */
  4175. static irqreturn_t
  4176. pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha, u8 vec)
  4177. {
  4178. pm8001_chip_interrupt_disable(pm8001_ha, vec);
  4179. process_oq(pm8001_ha, vec);
  4180. pm8001_chip_interrupt_enable(pm8001_ha, vec);
  4181. return IRQ_HANDLED;
  4182. }
  4183. static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
  4184. u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
  4185. {
  4186. struct task_abort_req task_abort;
  4187. struct inbound_queue_table *circularQ;
  4188. int ret;
  4189. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4190. memset(&task_abort, 0, sizeof(task_abort));
  4191. if (ABORT_SINGLE == (flag & ABORT_MASK)) {
  4192. task_abort.abort_all = 0;
  4193. task_abort.device_id = cpu_to_le32(dev_id);
  4194. task_abort.tag_to_abort = cpu_to_le32(task_tag);
  4195. task_abort.tag = cpu_to_le32(cmd_tag);
  4196. } else if (ABORT_ALL == (flag & ABORT_MASK)) {
  4197. task_abort.abort_all = cpu_to_le32(1);
  4198. task_abort.device_id = cpu_to_le32(dev_id);
  4199. task_abort.tag = cpu_to_le32(cmd_tag);
  4200. }
  4201. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort, 0);
  4202. return ret;
  4203. }
  4204. /**
  4205. * pm8001_chip_abort_task - SAS abort task when error or exception happened.
  4206. * @task: the task we wanted to aborted.
  4207. * @flag: the abort flag.
  4208. */
  4209. int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  4210. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
  4211. {
  4212. u32 opc, device_id;
  4213. int rc = TMF_RESP_FUNC_FAILED;
  4214. PM8001_EH_DBG(pm8001_ha,
  4215. pm8001_printk("cmd_tag = %x, abort task tag = 0x%x",
  4216. cmd_tag, task_tag));
  4217. if (pm8001_dev->dev_type == SAS_END_DEV)
  4218. opc = OPC_INB_SSP_ABORT;
  4219. else if (pm8001_dev->dev_type == SATA_DEV)
  4220. opc = OPC_INB_SATA_ABORT;
  4221. else
  4222. opc = OPC_INB_SMP_ABORT;/* SMP */
  4223. device_id = pm8001_dev->device_id;
  4224. rc = send_task_abort(pm8001_ha, opc, device_id, flag,
  4225. task_tag, cmd_tag);
  4226. if (rc != TMF_RESP_FUNC_COMPLETE)
  4227. PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
  4228. return rc;
  4229. }
  4230. /**
  4231. * pm8001_chip_ssp_tm_req - built the task management command.
  4232. * @pm8001_ha: our hba card information.
  4233. * @ccb: the ccb information.
  4234. * @tmf: task management function.
  4235. */
  4236. int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  4237. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
  4238. {
  4239. struct sas_task *task = ccb->task;
  4240. struct domain_device *dev = task->dev;
  4241. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  4242. u32 opc = OPC_INB_SSPINITMSTART;
  4243. struct inbound_queue_table *circularQ;
  4244. struct ssp_ini_tm_start_req sspTMCmd;
  4245. int ret;
  4246. memset(&sspTMCmd, 0, sizeof(sspTMCmd));
  4247. sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  4248. sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
  4249. sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
  4250. memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
  4251. sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
  4252. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4253. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd, 0);
  4254. return ret;
  4255. }
  4256. int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4257. void *payload)
  4258. {
  4259. u32 opc = OPC_INB_GET_NVMD_DATA;
  4260. u32 nvmd_type;
  4261. int rc;
  4262. u32 tag;
  4263. struct pm8001_ccb_info *ccb;
  4264. struct inbound_queue_table *circularQ;
  4265. struct get_nvm_data_req nvmd_req;
  4266. struct fw_control_ex *fw_control_context;
  4267. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4268. nvmd_type = ioctl_payload->minor_function;
  4269. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4270. if (!fw_control_context)
  4271. return -ENOMEM;
  4272. fw_control_context->usrAddr = (u8 *)ioctl_payload->func_specific;
  4273. fw_control_context->len = ioctl_payload->length;
  4274. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4275. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4276. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4277. if (rc) {
  4278. kfree(fw_control_context);
  4279. return rc;
  4280. }
  4281. ccb = &pm8001_ha->ccb_info[tag];
  4282. ccb->ccb_tag = tag;
  4283. ccb->fw_control_context = fw_control_context;
  4284. nvmd_req.tag = cpu_to_le32(tag);
  4285. switch (nvmd_type) {
  4286. case TWI_DEVICE: {
  4287. u32 twi_addr, twi_page_size;
  4288. twi_addr = 0xa8;
  4289. twi_page_size = 2;
  4290. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4291. twi_page_size << 8 | TWI_DEVICE);
  4292. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4293. nvmd_req.resp_addr_hi =
  4294. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4295. nvmd_req.resp_addr_lo =
  4296. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4297. break;
  4298. }
  4299. case C_SEEPROM: {
  4300. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4301. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4302. nvmd_req.resp_addr_hi =
  4303. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4304. nvmd_req.resp_addr_lo =
  4305. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4306. break;
  4307. }
  4308. case VPD_FLASH: {
  4309. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4310. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4311. nvmd_req.resp_addr_hi =
  4312. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4313. nvmd_req.resp_addr_lo =
  4314. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4315. break;
  4316. }
  4317. case EXPAN_ROM: {
  4318. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4319. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4320. nvmd_req.resp_addr_hi =
  4321. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4322. nvmd_req.resp_addr_lo =
  4323. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4324. break;
  4325. }
  4326. default:
  4327. break;
  4328. }
  4329. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req, 0);
  4330. return rc;
  4331. }
  4332. int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4333. void *payload)
  4334. {
  4335. u32 opc = OPC_INB_SET_NVMD_DATA;
  4336. u32 nvmd_type;
  4337. int rc;
  4338. u32 tag;
  4339. struct pm8001_ccb_info *ccb;
  4340. struct inbound_queue_table *circularQ;
  4341. struct set_nvm_data_req nvmd_req;
  4342. struct fw_control_ex *fw_control_context;
  4343. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4344. nvmd_type = ioctl_payload->minor_function;
  4345. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4346. if (!fw_control_context)
  4347. return -ENOMEM;
  4348. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4349. memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  4350. &ioctl_payload->func_specific,
  4351. ioctl_payload->length);
  4352. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4353. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4354. if (rc) {
  4355. kfree(fw_control_context);
  4356. return rc;
  4357. }
  4358. ccb = &pm8001_ha->ccb_info[tag];
  4359. ccb->fw_control_context = fw_control_context;
  4360. ccb->ccb_tag = tag;
  4361. nvmd_req.tag = cpu_to_le32(tag);
  4362. switch (nvmd_type) {
  4363. case TWI_DEVICE: {
  4364. u32 twi_addr, twi_page_size;
  4365. twi_addr = 0xa8;
  4366. twi_page_size = 2;
  4367. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4368. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4369. twi_page_size << 8 | TWI_DEVICE);
  4370. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4371. nvmd_req.resp_addr_hi =
  4372. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4373. nvmd_req.resp_addr_lo =
  4374. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4375. break;
  4376. }
  4377. case C_SEEPROM:
  4378. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4379. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4380. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4381. nvmd_req.resp_addr_hi =
  4382. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4383. nvmd_req.resp_addr_lo =
  4384. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4385. break;
  4386. case VPD_FLASH:
  4387. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4388. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4389. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4390. nvmd_req.resp_addr_hi =
  4391. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4392. nvmd_req.resp_addr_lo =
  4393. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4394. break;
  4395. case EXPAN_ROM:
  4396. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4397. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4398. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4399. nvmd_req.resp_addr_hi =
  4400. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4401. nvmd_req.resp_addr_lo =
  4402. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4403. break;
  4404. default:
  4405. break;
  4406. }
  4407. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req, 0);
  4408. return rc;
  4409. }
  4410. /**
  4411. * pm8001_chip_fw_flash_update_build - support the firmware update operation
  4412. * @pm8001_ha: our hba card information.
  4413. * @fw_flash_updata_info: firmware flash update param
  4414. */
  4415. int
  4416. pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  4417. void *fw_flash_updata_info, u32 tag)
  4418. {
  4419. struct fw_flash_Update_req payload;
  4420. struct fw_flash_updata_info *info;
  4421. struct inbound_queue_table *circularQ;
  4422. int ret;
  4423. u32 opc = OPC_INB_FW_FLASH_UPDATE;
  4424. memset(&payload, 0, sizeof(struct fw_flash_Update_req));
  4425. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4426. info = fw_flash_updata_info;
  4427. payload.tag = cpu_to_le32(tag);
  4428. payload.cur_image_len = cpu_to_le32(info->cur_image_len);
  4429. payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
  4430. payload.total_image_len = cpu_to_le32(info->total_image_len);
  4431. payload.len = info->sgl.im_len.len ;
  4432. payload.sgl_addr_lo =
  4433. cpu_to_le32(lower_32_bits(le64_to_cpu(info->sgl.addr)));
  4434. payload.sgl_addr_hi =
  4435. cpu_to_le32(upper_32_bits(le64_to_cpu(info->sgl.addr)));
  4436. ret = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4437. return ret;
  4438. }
  4439. int
  4440. pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  4441. void *payload)
  4442. {
  4443. struct fw_flash_updata_info flash_update_info;
  4444. struct fw_control_info *fw_control;
  4445. struct fw_control_ex *fw_control_context;
  4446. int rc;
  4447. u32 tag;
  4448. struct pm8001_ccb_info *ccb;
  4449. void *buffer = pm8001_ha->memoryMap.region[FW_FLASH].virt_ptr;
  4450. dma_addr_t phys_addr = pm8001_ha->memoryMap.region[FW_FLASH].phys_addr;
  4451. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4452. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4453. if (!fw_control_context)
  4454. return -ENOMEM;
  4455. fw_control = (struct fw_control_info *)&ioctl_payload->func_specific;
  4456. memcpy(buffer, fw_control->buffer, fw_control->len);
  4457. flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
  4458. flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
  4459. flash_update_info.sgl.im_len.e = 0;
  4460. flash_update_info.cur_image_offset = fw_control->offset;
  4461. flash_update_info.cur_image_len = fw_control->len;
  4462. flash_update_info.total_image_len = fw_control->size;
  4463. fw_control_context->fw_control = fw_control;
  4464. fw_control_context->virtAddr = buffer;
  4465. fw_control_context->phys_addr = phys_addr;
  4466. fw_control_context->len = fw_control->len;
  4467. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4468. if (rc) {
  4469. kfree(fw_control_context);
  4470. return rc;
  4471. }
  4472. ccb = &pm8001_ha->ccb_info[tag];
  4473. ccb->fw_control_context = fw_control_context;
  4474. ccb->ccb_tag = tag;
  4475. rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
  4476. tag);
  4477. return rc;
  4478. }
  4479. int
  4480. pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  4481. struct pm8001_device *pm8001_dev, u32 state)
  4482. {
  4483. struct set_dev_state_req payload;
  4484. struct inbound_queue_table *circularQ;
  4485. struct pm8001_ccb_info *ccb;
  4486. int rc;
  4487. u32 tag;
  4488. u32 opc = OPC_INB_SET_DEVICE_STATE;
  4489. memset(&payload, 0, sizeof(payload));
  4490. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4491. if (rc)
  4492. return -1;
  4493. ccb = &pm8001_ha->ccb_info[tag];
  4494. ccb->ccb_tag = tag;
  4495. ccb->device = pm8001_dev;
  4496. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4497. payload.tag = cpu_to_le32(tag);
  4498. payload.device_id = cpu_to_le32(pm8001_dev->device_id);
  4499. payload.nds = cpu_to_le32(state);
  4500. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4501. return rc;
  4502. }
  4503. static int
  4504. pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
  4505. {
  4506. struct sas_re_initialization_req payload;
  4507. struct inbound_queue_table *circularQ;
  4508. struct pm8001_ccb_info *ccb;
  4509. int rc;
  4510. u32 tag;
  4511. u32 opc = OPC_INB_SAS_RE_INITIALIZE;
  4512. memset(&payload, 0, sizeof(payload));
  4513. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4514. if (rc)
  4515. return -1;
  4516. ccb = &pm8001_ha->ccb_info[tag];
  4517. ccb->ccb_tag = tag;
  4518. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4519. payload.tag = cpu_to_le32(tag);
  4520. payload.SSAHOLT = cpu_to_le32(0xd << 25);
  4521. payload.sata_hol_tmo = cpu_to_le32(80);
  4522. payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
  4523. rc = pm8001_mpi_build_cmd(pm8001_ha, circularQ, opc, &payload, 0);
  4524. return rc;
  4525. }
  4526. const struct pm8001_dispatch pm8001_8001_dispatch = {
  4527. .name = "pmc8001",
  4528. .chip_init = pm8001_chip_init,
  4529. .chip_soft_rst = pm8001_chip_soft_rst,
  4530. .chip_rst = pm8001_hw_chip_rst,
  4531. .chip_iounmap = pm8001_chip_iounmap,
  4532. .isr = pm8001_chip_isr,
  4533. .is_our_interupt = pm8001_chip_is_our_interupt,
  4534. .isr_process_oq = process_oq,
  4535. .interrupt_enable = pm8001_chip_interrupt_enable,
  4536. .interrupt_disable = pm8001_chip_interrupt_disable,
  4537. .make_prd = pm8001_chip_make_sg,
  4538. .smp_req = pm8001_chip_smp_req,
  4539. .ssp_io_req = pm8001_chip_ssp_io_req,
  4540. .sata_req = pm8001_chip_sata_req,
  4541. .phy_start_req = pm8001_chip_phy_start_req,
  4542. .phy_stop_req = pm8001_chip_phy_stop_req,
  4543. .reg_dev_req = pm8001_chip_reg_dev_req,
  4544. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4545. .phy_ctl_req = pm8001_chip_phy_ctl_req,
  4546. .task_abort = pm8001_chip_abort_task,
  4547. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4548. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4549. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4550. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4551. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4552. .sas_re_init_req = pm8001_chip_sas_re_initialization,
  4553. };