i915_gem_gtt.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. #define GEN6_PPGTT_PD_ENTRIES 512
  30. #define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
  31. /* PPGTT stuff */
  32. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  33. #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
  34. #define GEN6_PDE_VALID (1 << 0)
  35. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  36. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  37. #define GEN6_PTE_VALID (1 << 0)
  38. #define GEN6_PTE_UNCACHED (1 << 1)
  39. #define HSW_PTE_UNCACHED (0)
  40. #define GEN6_PTE_CACHE_LLC (2 << 1)
  41. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  42. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  43. #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
  44. /* Cacheability Control is a 4-bit value. The low three bits are stored in *
  45. * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
  46. */
  47. #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
  48. (((bits) & 0x8) << (11 - 3)))
  49. #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
  50. #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
  51. #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
  52. static gen6_gtt_pte_t gen6_pte_encode(dma_addr_t addr,
  53. enum i915_cache_level level)
  54. {
  55. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  56. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  57. switch (level) {
  58. case I915_CACHE_LLC_MLC:
  59. pte |= GEN6_PTE_CACHE_LLC_MLC;
  60. break;
  61. case I915_CACHE_LLC:
  62. pte |= GEN6_PTE_CACHE_LLC;
  63. break;
  64. case I915_CACHE_NONE:
  65. pte |= GEN6_PTE_UNCACHED;
  66. break;
  67. default:
  68. BUG();
  69. }
  70. return pte;
  71. }
  72. #define BYT_PTE_WRITEABLE (1 << 1)
  73. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  74. static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
  75. enum i915_cache_level level)
  76. {
  77. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  78. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  79. /* Mark the page as writeable. Other platforms don't have a
  80. * setting for read-only/writable, so this matches that behavior.
  81. */
  82. pte |= BYT_PTE_WRITEABLE;
  83. if (level != I915_CACHE_NONE)
  84. pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
  85. return pte;
  86. }
  87. static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
  88. enum i915_cache_level level)
  89. {
  90. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  91. pte |= HSW_PTE_ADDR_ENCODE(addr);
  92. if (level != I915_CACHE_NONE)
  93. pte |= HSW_WB_LLC_AGE3;
  94. return pte;
  95. }
  96. static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
  97. enum i915_cache_level level)
  98. {
  99. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  100. pte |= HSW_PTE_ADDR_ENCODE(addr);
  101. if (level != I915_CACHE_NONE)
  102. pte |= HSW_WB_ELLC_LLC_AGE0;
  103. return pte;
  104. }
  105. static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
  106. {
  107. struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
  108. gen6_gtt_pte_t __iomem *pd_addr;
  109. uint32_t pd_entry;
  110. int i;
  111. WARN_ON(ppgtt->pd_offset & 0x3f);
  112. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  113. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  114. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  115. dma_addr_t pt_addr;
  116. pt_addr = ppgtt->pt_dma_addr[i];
  117. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  118. pd_entry |= GEN6_PDE_VALID;
  119. writel(pd_entry, pd_addr + i);
  120. }
  121. readl(pd_addr);
  122. }
  123. static int gen6_ppgtt_enable(struct drm_device *dev)
  124. {
  125. drm_i915_private_t *dev_priv = dev->dev_private;
  126. uint32_t pd_offset;
  127. struct intel_ring_buffer *ring;
  128. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  129. int i;
  130. BUG_ON(ppgtt->pd_offset & 0x3f);
  131. gen6_write_pdes(ppgtt);
  132. pd_offset = ppgtt->pd_offset;
  133. pd_offset /= 64; /* in cachelines, */
  134. pd_offset <<= 16;
  135. if (INTEL_INFO(dev)->gen == 6) {
  136. uint32_t ecochk, gab_ctl, ecobits;
  137. ecobits = I915_READ(GAC_ECO_BITS);
  138. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  139. ECOBITS_PPGTT_CACHE64B);
  140. gab_ctl = I915_READ(GAB_CTL);
  141. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  142. ecochk = I915_READ(GAM_ECOCHK);
  143. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  144. ECOCHK_PPGTT_CACHE64B);
  145. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  146. } else if (INTEL_INFO(dev)->gen >= 7) {
  147. uint32_t ecochk, ecobits;
  148. ecobits = I915_READ(GAC_ECO_BITS);
  149. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  150. ecochk = I915_READ(GAM_ECOCHK);
  151. if (IS_HASWELL(dev)) {
  152. ecochk |= ECOCHK_PPGTT_WB_HSW;
  153. } else {
  154. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  155. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  156. }
  157. I915_WRITE(GAM_ECOCHK, ecochk);
  158. /* GFX_MODE is per-ring on gen7+ */
  159. }
  160. for_each_ring(ring, dev_priv, i) {
  161. if (INTEL_INFO(dev)->gen >= 7)
  162. I915_WRITE(RING_MODE_GEN7(ring),
  163. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  164. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  165. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  166. }
  167. return 0;
  168. }
  169. /* PPGTT support for Sandybdrige/Gen6 and later */
  170. static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
  171. unsigned first_entry,
  172. unsigned num_entries)
  173. {
  174. struct i915_hw_ppgtt *ppgtt =
  175. container_of(vm, struct i915_hw_ppgtt, base);
  176. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  177. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  178. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  179. unsigned last_pte, i;
  180. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC);
  181. while (num_entries) {
  182. last_pte = first_pte + num_entries;
  183. if (last_pte > I915_PPGTT_PT_ENTRIES)
  184. last_pte = I915_PPGTT_PT_ENTRIES;
  185. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  186. for (i = first_pte; i < last_pte; i++)
  187. pt_vaddr[i] = scratch_pte;
  188. kunmap_atomic(pt_vaddr);
  189. num_entries -= last_pte - first_pte;
  190. first_pte = 0;
  191. act_pt++;
  192. }
  193. }
  194. static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
  195. struct sg_table *pages,
  196. unsigned first_entry,
  197. enum i915_cache_level cache_level)
  198. {
  199. struct i915_hw_ppgtt *ppgtt =
  200. container_of(vm, struct i915_hw_ppgtt, base);
  201. gen6_gtt_pte_t *pt_vaddr;
  202. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  203. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  204. struct sg_page_iter sg_iter;
  205. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  206. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  207. dma_addr_t page_addr;
  208. page_addr = sg_page_iter_dma_address(&sg_iter);
  209. pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level);
  210. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  211. kunmap_atomic(pt_vaddr);
  212. act_pt++;
  213. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  214. act_pte = 0;
  215. }
  216. }
  217. kunmap_atomic(pt_vaddr);
  218. }
  219. static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
  220. {
  221. struct i915_hw_ppgtt *ppgtt =
  222. container_of(vm, struct i915_hw_ppgtt, base);
  223. int i;
  224. drm_mm_takedown(&ppgtt->base.mm);
  225. if (ppgtt->pt_dma_addr) {
  226. for (i = 0; i < ppgtt->num_pd_entries; i++)
  227. pci_unmap_page(ppgtt->base.dev->pdev,
  228. ppgtt->pt_dma_addr[i],
  229. 4096, PCI_DMA_BIDIRECTIONAL);
  230. }
  231. kfree(ppgtt->pt_dma_addr);
  232. for (i = 0; i < ppgtt->num_pd_entries; i++)
  233. __free_page(ppgtt->pt_pages[i]);
  234. kfree(ppgtt->pt_pages);
  235. kfree(ppgtt);
  236. }
  237. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  238. {
  239. struct drm_device *dev = ppgtt->base.dev;
  240. struct drm_i915_private *dev_priv = dev->dev_private;
  241. unsigned first_pd_entry_in_global_pt;
  242. int i;
  243. int ret = -ENOMEM;
  244. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  245. * entries. For aliasing ppgtt support we just steal them at the end for
  246. * now. */
  247. first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
  248. ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
  249. ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
  250. ppgtt->enable = gen6_ppgtt_enable;
  251. ppgtt->base.clear_range = gen6_ppgtt_clear_range;
  252. ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
  253. ppgtt->base.cleanup = gen6_ppgtt_cleanup;
  254. ppgtt->base.scratch = dev_priv->gtt.base.scratch;
  255. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  256. GFP_KERNEL);
  257. if (!ppgtt->pt_pages)
  258. return -ENOMEM;
  259. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  260. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  261. if (!ppgtt->pt_pages[i])
  262. goto err_pt_alloc;
  263. }
  264. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  265. GFP_KERNEL);
  266. if (!ppgtt->pt_dma_addr)
  267. goto err_pt_alloc;
  268. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  269. dma_addr_t pt_addr;
  270. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  271. PCI_DMA_BIDIRECTIONAL);
  272. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  273. ret = -EIO;
  274. goto err_pd_pin;
  275. }
  276. ppgtt->pt_dma_addr[i] = pt_addr;
  277. }
  278. ppgtt->base.clear_range(&ppgtt->base, 0,
  279. ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES);
  280. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  281. return 0;
  282. err_pd_pin:
  283. if (ppgtt->pt_dma_addr) {
  284. for (i--; i >= 0; i--)
  285. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  286. 4096, PCI_DMA_BIDIRECTIONAL);
  287. }
  288. err_pt_alloc:
  289. kfree(ppgtt->pt_dma_addr);
  290. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  291. if (ppgtt->pt_pages[i])
  292. __free_page(ppgtt->pt_pages[i]);
  293. }
  294. kfree(ppgtt->pt_pages);
  295. return ret;
  296. }
  297. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  298. {
  299. struct drm_i915_private *dev_priv = dev->dev_private;
  300. struct i915_hw_ppgtt *ppgtt;
  301. int ret;
  302. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  303. if (!ppgtt)
  304. return -ENOMEM;
  305. ppgtt->base.dev = dev;
  306. if (INTEL_INFO(dev)->gen < 8)
  307. ret = gen6_ppgtt_init(ppgtt);
  308. else
  309. BUG();
  310. if (ret)
  311. kfree(ppgtt);
  312. else {
  313. dev_priv->mm.aliasing_ppgtt = ppgtt;
  314. drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
  315. ppgtt->base.total);
  316. }
  317. return ret;
  318. }
  319. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  320. {
  321. struct drm_i915_private *dev_priv = dev->dev_private;
  322. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  323. if (!ppgtt)
  324. return;
  325. ppgtt->base.cleanup(&ppgtt->base);
  326. dev_priv->mm.aliasing_ppgtt = NULL;
  327. }
  328. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  329. struct drm_i915_gem_object *obj,
  330. enum i915_cache_level cache_level)
  331. {
  332. ppgtt->base.insert_entries(&ppgtt->base, obj->pages,
  333. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  334. cache_level);
  335. }
  336. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  337. struct drm_i915_gem_object *obj)
  338. {
  339. ppgtt->base.clear_range(&ppgtt->base,
  340. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  341. obj->base.size >> PAGE_SHIFT);
  342. }
  343. extern int intel_iommu_gfx_mapped;
  344. /* Certain Gen5 chipsets require require idling the GPU before
  345. * unmapping anything from the GTT when VT-d is enabled.
  346. */
  347. static inline bool needs_idle_maps(struct drm_device *dev)
  348. {
  349. #ifdef CONFIG_INTEL_IOMMU
  350. /* Query intel_iommu to see if we need the workaround. Presumably that
  351. * was loaded first.
  352. */
  353. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  354. return true;
  355. #endif
  356. return false;
  357. }
  358. static bool do_idling(struct drm_i915_private *dev_priv)
  359. {
  360. bool ret = dev_priv->mm.interruptible;
  361. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  362. dev_priv->mm.interruptible = false;
  363. if (i915_gpu_idle(dev_priv->dev)) {
  364. DRM_ERROR("Couldn't idle GPU\n");
  365. /* Wait a bit, in hopes it avoids the hang */
  366. udelay(10);
  367. }
  368. }
  369. return ret;
  370. }
  371. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  372. {
  373. if (unlikely(dev_priv->gtt.do_idle_maps))
  374. dev_priv->mm.interruptible = interruptible;
  375. }
  376. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  377. {
  378. struct drm_i915_private *dev_priv = dev->dev_private;
  379. struct drm_i915_gem_object *obj;
  380. /* First fill our portion of the GTT with scratch pages */
  381. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  382. dev_priv->gtt.base.start / PAGE_SIZE,
  383. dev_priv->gtt.base.total / PAGE_SIZE);
  384. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  385. i915_gem_clflush_object(obj);
  386. i915_gem_gtt_bind_object(obj, obj->cache_level);
  387. }
  388. i915_gem_chipset_flush(dev);
  389. }
  390. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  391. {
  392. if (obj->has_dma_mapping)
  393. return 0;
  394. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  395. obj->pages->sgl, obj->pages->nents,
  396. PCI_DMA_BIDIRECTIONAL))
  397. return -ENOSPC;
  398. return 0;
  399. }
  400. /*
  401. * Binds an object into the global gtt with the specified cache level. The object
  402. * will be accessible to the GPU via commands whose operands reference offsets
  403. * within the global GTT as well as accessible by the GPU through the GMADR
  404. * mapped BAR (dev_priv->mm.gtt->gtt).
  405. */
  406. static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
  407. struct sg_table *st,
  408. unsigned int first_entry,
  409. enum i915_cache_level level)
  410. {
  411. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  412. gen6_gtt_pte_t __iomem *gtt_entries =
  413. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  414. int i = 0;
  415. struct sg_page_iter sg_iter;
  416. dma_addr_t addr;
  417. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  418. addr = sg_page_iter_dma_address(&sg_iter);
  419. iowrite32(vm->pte_encode(addr, level), &gtt_entries[i]);
  420. i++;
  421. }
  422. /* XXX: This serves as a posting read to make sure that the PTE has
  423. * actually been updated. There is some concern that even though
  424. * registers and PTEs are within the same BAR that they are potentially
  425. * of NUMA access patterns. Therefore, even with the way we assume
  426. * hardware should work, we must keep this posting read for paranoia.
  427. */
  428. if (i != 0)
  429. WARN_ON(readl(&gtt_entries[i-1]) !=
  430. vm->pte_encode(addr, level));
  431. /* This next bit makes the above posting read even more important. We
  432. * want to flush the TLBs only after we're certain all the PTE updates
  433. * have finished.
  434. */
  435. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  436. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  437. }
  438. static void gen6_ggtt_clear_range(struct i915_address_space *vm,
  439. unsigned int first_entry,
  440. unsigned int num_entries)
  441. {
  442. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  443. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  444. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  445. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  446. int i;
  447. if (WARN(num_entries > max_entries,
  448. "First entry = %d; Num entries = %d (max=%d)\n",
  449. first_entry, num_entries, max_entries))
  450. num_entries = max_entries;
  451. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC);
  452. for (i = 0; i < num_entries; i++)
  453. iowrite32(scratch_pte, &gtt_base[i]);
  454. readl(gtt_base);
  455. }
  456. static void i915_ggtt_insert_entries(struct i915_address_space *vm,
  457. struct sg_table *st,
  458. unsigned int pg_start,
  459. enum i915_cache_level cache_level)
  460. {
  461. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  462. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  463. intel_gtt_insert_sg_entries(st, pg_start, flags);
  464. }
  465. static void i915_ggtt_clear_range(struct i915_address_space *vm,
  466. unsigned int first_entry,
  467. unsigned int num_entries)
  468. {
  469. intel_gtt_clear_range(first_entry, num_entries);
  470. }
  471. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  472. enum i915_cache_level cache_level)
  473. {
  474. struct drm_device *dev = obj->base.dev;
  475. struct drm_i915_private *dev_priv = dev->dev_private;
  476. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  477. dev_priv->gtt.base.insert_entries(&dev_priv->gtt.base, obj->pages,
  478. entry,
  479. cache_level);
  480. obj->has_global_gtt_mapping = 1;
  481. }
  482. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  483. {
  484. struct drm_device *dev = obj->base.dev;
  485. struct drm_i915_private *dev_priv = dev->dev_private;
  486. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  487. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  488. entry,
  489. obj->base.size >> PAGE_SHIFT);
  490. obj->has_global_gtt_mapping = 0;
  491. }
  492. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  493. {
  494. struct drm_device *dev = obj->base.dev;
  495. struct drm_i915_private *dev_priv = dev->dev_private;
  496. bool interruptible;
  497. interruptible = do_idling(dev_priv);
  498. if (!obj->has_dma_mapping)
  499. dma_unmap_sg(&dev->pdev->dev,
  500. obj->pages->sgl, obj->pages->nents,
  501. PCI_DMA_BIDIRECTIONAL);
  502. undo_idling(dev_priv, interruptible);
  503. }
  504. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  505. unsigned long color,
  506. unsigned long *start,
  507. unsigned long *end)
  508. {
  509. if (node->color != color)
  510. *start += 4096;
  511. if (!list_empty(&node->node_list)) {
  512. node = list_entry(node->node_list.next,
  513. struct drm_mm_node,
  514. node_list);
  515. if (node->allocated && node->color != color)
  516. *end -= 4096;
  517. }
  518. }
  519. void i915_gem_setup_global_gtt(struct drm_device *dev,
  520. unsigned long start,
  521. unsigned long mappable_end,
  522. unsigned long end)
  523. {
  524. /* Let GEM Manage all of the aperture.
  525. *
  526. * However, leave one page at the end still bound to the scratch page.
  527. * There are a number of places where the hardware apparently prefetches
  528. * past the end of the object, and we've seen multiple hangs with the
  529. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  530. * aperture. One page should be enough to keep any prefetching inside
  531. * of the aperture.
  532. */
  533. drm_i915_private_t *dev_priv = dev->dev_private;
  534. struct drm_mm_node *entry;
  535. struct drm_i915_gem_object *obj;
  536. unsigned long hole_start, hole_end;
  537. BUG_ON(mappable_end > end);
  538. /* Subtract the guard page ... */
  539. drm_mm_init(&dev_priv->gtt.base.mm, start, end - start - PAGE_SIZE);
  540. if (!HAS_LLC(dev))
  541. dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
  542. /* Mark any preallocated objects as occupied */
  543. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  544. struct i915_vma *vma = i915_gem_obj_to_vma(obj, &dev_priv->gtt.base);
  545. int ret;
  546. DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
  547. i915_gem_obj_ggtt_offset(obj), obj->base.size);
  548. WARN_ON(i915_gem_obj_ggtt_bound(obj));
  549. ret = drm_mm_reserve_node(&dev_priv->gtt.base.mm, &vma->node);
  550. if (ret)
  551. DRM_DEBUG_KMS("Reservation failed\n");
  552. obj->has_global_gtt_mapping = 1;
  553. list_add(&vma->vma_link, &obj->vma_list);
  554. }
  555. dev_priv->gtt.base.start = start;
  556. dev_priv->gtt.base.total = end - start;
  557. /* Clear any non-preallocated blocks */
  558. drm_mm_for_each_hole(entry, &dev_priv->gtt.base.mm,
  559. hole_start, hole_end) {
  560. const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
  561. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  562. hole_start, hole_end);
  563. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  564. hole_start / PAGE_SIZE,
  565. count);
  566. }
  567. /* And finally clear the reserved guard page */
  568. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  569. end / PAGE_SIZE - 1, 1);
  570. }
  571. static bool
  572. intel_enable_ppgtt(struct drm_device *dev)
  573. {
  574. if (i915_enable_ppgtt >= 0)
  575. return i915_enable_ppgtt;
  576. #ifdef CONFIG_INTEL_IOMMU
  577. /* Disable ppgtt on SNB if VT-d is on. */
  578. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  579. return false;
  580. #endif
  581. return true;
  582. }
  583. void i915_gem_init_global_gtt(struct drm_device *dev)
  584. {
  585. struct drm_i915_private *dev_priv = dev->dev_private;
  586. unsigned long gtt_size, mappable_size;
  587. gtt_size = dev_priv->gtt.base.total;
  588. mappable_size = dev_priv->gtt.mappable_end;
  589. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  590. int ret;
  591. if (INTEL_INFO(dev)->gen <= 7) {
  592. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  593. * aperture accordingly when using aliasing ppgtt. */
  594. gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  595. }
  596. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  597. ret = i915_gem_init_aliasing_ppgtt(dev);
  598. if (!ret)
  599. return;
  600. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  601. drm_mm_takedown(&dev_priv->gtt.base.mm);
  602. gtt_size += GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  603. }
  604. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  605. }
  606. static int setup_scratch_page(struct drm_device *dev)
  607. {
  608. struct drm_i915_private *dev_priv = dev->dev_private;
  609. struct page *page;
  610. dma_addr_t dma_addr;
  611. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  612. if (page == NULL)
  613. return -ENOMEM;
  614. get_page(page);
  615. set_pages_uc(page, 1);
  616. #ifdef CONFIG_INTEL_IOMMU
  617. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  618. PCI_DMA_BIDIRECTIONAL);
  619. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  620. return -EINVAL;
  621. #else
  622. dma_addr = page_to_phys(page);
  623. #endif
  624. dev_priv->gtt.base.scratch.page = page;
  625. dev_priv->gtt.base.scratch.addr = dma_addr;
  626. return 0;
  627. }
  628. static void teardown_scratch_page(struct drm_device *dev)
  629. {
  630. struct drm_i915_private *dev_priv = dev->dev_private;
  631. struct page *page = dev_priv->gtt.base.scratch.page;
  632. set_pages_wb(page, 1);
  633. pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
  634. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  635. put_page(page);
  636. __free_page(page);
  637. }
  638. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  639. {
  640. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  641. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  642. return snb_gmch_ctl << 20;
  643. }
  644. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  645. {
  646. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  647. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  648. return snb_gmch_ctl << 25; /* 32 MB units */
  649. }
  650. static int gen6_gmch_probe(struct drm_device *dev,
  651. size_t *gtt_total,
  652. size_t *stolen,
  653. phys_addr_t *mappable_base,
  654. unsigned long *mappable_end)
  655. {
  656. struct drm_i915_private *dev_priv = dev->dev_private;
  657. phys_addr_t gtt_bus_addr;
  658. unsigned int gtt_size;
  659. u16 snb_gmch_ctl;
  660. int ret;
  661. *mappable_base = pci_resource_start(dev->pdev, 2);
  662. *mappable_end = pci_resource_len(dev->pdev, 2);
  663. /* 64/512MB is the current min/max we actually know of, but this is just
  664. * a coarse sanity check.
  665. */
  666. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  667. DRM_ERROR("Unknown GMADR size (%lx)\n",
  668. dev_priv->gtt.mappable_end);
  669. return -ENXIO;
  670. }
  671. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  672. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  673. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  674. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  675. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  676. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  677. /* For Modern GENs the PTEs and register space are split in the BAR */
  678. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  679. (pci_resource_len(dev->pdev, 0) / 2);
  680. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  681. if (!dev_priv->gtt.gsm) {
  682. DRM_ERROR("Failed to map the gtt page table\n");
  683. return -ENOMEM;
  684. }
  685. ret = setup_scratch_page(dev);
  686. if (ret)
  687. DRM_ERROR("Scratch setup failed\n");
  688. dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
  689. dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
  690. return ret;
  691. }
  692. static void gen6_gmch_remove(struct i915_address_space *vm)
  693. {
  694. struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
  695. iounmap(gtt->gsm);
  696. teardown_scratch_page(vm->dev);
  697. }
  698. static int i915_gmch_probe(struct drm_device *dev,
  699. size_t *gtt_total,
  700. size_t *stolen,
  701. phys_addr_t *mappable_base,
  702. unsigned long *mappable_end)
  703. {
  704. struct drm_i915_private *dev_priv = dev->dev_private;
  705. int ret;
  706. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  707. if (!ret) {
  708. DRM_ERROR("failed to set up gmch\n");
  709. return -EIO;
  710. }
  711. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  712. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  713. dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
  714. dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
  715. return 0;
  716. }
  717. static void i915_gmch_remove(struct i915_address_space *vm)
  718. {
  719. intel_gmch_remove();
  720. }
  721. int i915_gem_gtt_init(struct drm_device *dev)
  722. {
  723. struct drm_i915_private *dev_priv = dev->dev_private;
  724. struct i915_gtt *gtt = &dev_priv->gtt;
  725. int ret;
  726. if (INTEL_INFO(dev)->gen <= 5) {
  727. gtt->gtt_probe = i915_gmch_probe;
  728. gtt->base.cleanup = i915_gmch_remove;
  729. } else {
  730. gtt->gtt_probe = gen6_gmch_probe;
  731. gtt->base.cleanup = gen6_gmch_remove;
  732. if (IS_HASWELL(dev) && dev_priv->ellc_size)
  733. gtt->base.pte_encode = iris_pte_encode;
  734. else if (IS_HASWELL(dev))
  735. gtt->base.pte_encode = hsw_pte_encode;
  736. else if (IS_VALLEYVIEW(dev))
  737. gtt->base.pte_encode = byt_pte_encode;
  738. else
  739. gtt->base.pte_encode = gen6_pte_encode;
  740. }
  741. ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
  742. &gtt->mappable_base, &gtt->mappable_end);
  743. if (ret)
  744. return ret;
  745. gtt->base.dev = dev;
  746. /* GMADR is the PCI mmio aperture into the global GTT. */
  747. DRM_INFO("Memory usable by graphics device = %zdM\n",
  748. gtt->base.total >> 20);
  749. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
  750. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
  751. return 0;
  752. }