emulate.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  140. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  141. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  142. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  143. #define X2(x...) x, x
  144. #define X3(x...) X2(x), x
  145. #define X4(x...) X2(x), X2(x)
  146. #define X5(x...) X4(x), x
  147. #define X6(x...) X4(x), X2(x)
  148. #define X7(x...) X4(x), X3(x)
  149. #define X8(x...) X4(x), X4(x)
  150. #define X16(x...) X8(x), X8(x)
  151. struct opcode {
  152. u64 flags : 56;
  153. u64 intercept : 8;
  154. union {
  155. int (*execute)(struct x86_emulate_ctxt *ctxt);
  156. struct opcode *group;
  157. struct group_dual *gdual;
  158. struct gprefix *gprefix;
  159. } u;
  160. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  161. };
  162. struct group_dual {
  163. struct opcode mod012[8];
  164. struct opcode mod3[8];
  165. };
  166. struct gprefix {
  167. struct opcode pfx_no;
  168. struct opcode pfx_66;
  169. struct opcode pfx_f2;
  170. struct opcode pfx_f3;
  171. };
  172. /* EFLAGS bit definitions. */
  173. #define EFLG_ID (1<<21)
  174. #define EFLG_VIP (1<<20)
  175. #define EFLG_VIF (1<<19)
  176. #define EFLG_AC (1<<18)
  177. #define EFLG_VM (1<<17)
  178. #define EFLG_RF (1<<16)
  179. #define EFLG_IOPL (3<<12)
  180. #define EFLG_NT (1<<14)
  181. #define EFLG_OF (1<<11)
  182. #define EFLG_DF (1<<10)
  183. #define EFLG_IF (1<<9)
  184. #define EFLG_TF (1<<8)
  185. #define EFLG_SF (1<<7)
  186. #define EFLG_ZF (1<<6)
  187. #define EFLG_AF (1<<4)
  188. #define EFLG_PF (1<<2)
  189. #define EFLG_CF (1<<0)
  190. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  191. #define EFLG_RESERVED_ONE_MASK 2
  192. /*
  193. * Instruction emulation:
  194. * Most instructions are emulated directly via a fragment of inline assembly
  195. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  196. * any modified flags.
  197. */
  198. #if defined(CONFIG_X86_64)
  199. #define _LO32 "k" /* force 32-bit operand */
  200. #define _STK "%%rsp" /* stack pointer */
  201. #elif defined(__i386__)
  202. #define _LO32 "" /* force 32-bit operand */
  203. #define _STK "%%esp" /* stack pointer */
  204. #endif
  205. /*
  206. * These EFLAGS bits are restored from saved value during emulation, and
  207. * any changes are written back to the saved value after emulation.
  208. */
  209. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  210. /* Before executing instruction: restore necessary bits in EFLAGS. */
  211. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  212. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  213. "movl %"_sav",%"_LO32 _tmp"; " \
  214. "push %"_tmp"; " \
  215. "push %"_tmp"; " \
  216. "movl %"_msk",%"_LO32 _tmp"; " \
  217. "andl %"_LO32 _tmp",("_STK"); " \
  218. "pushf; " \
  219. "notl %"_LO32 _tmp"; " \
  220. "andl %"_LO32 _tmp",("_STK"); " \
  221. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  222. "pop %"_tmp"; " \
  223. "orl %"_LO32 _tmp",("_STK"); " \
  224. "popf; " \
  225. "pop %"_sav"; "
  226. /* After executing instruction: write-back necessary bits in EFLAGS. */
  227. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  228. /* _sav |= EFLAGS & _msk; */ \
  229. "pushf; " \
  230. "pop %"_tmp"; " \
  231. "andl %"_msk",%"_LO32 _tmp"; " \
  232. "orl %"_LO32 _tmp",%"_sav"; "
  233. #ifdef CONFIG_X86_64
  234. #define ON64(x) x
  235. #else
  236. #define ON64(x)
  237. #endif
  238. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  239. do { \
  240. __asm__ __volatile__ ( \
  241. _PRE_EFLAGS("0", "4", "2") \
  242. _op _suffix " %"_x"3,%1; " \
  243. _POST_EFLAGS("0", "4", "2") \
  244. : "=m" ((ctxt)->eflags), \
  245. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  246. "=&r" (_tmp) \
  247. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  248. } while (0)
  249. /* Raw emulation: instruction has two explicit operands. */
  250. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  251. do { \
  252. unsigned long _tmp; \
  253. \
  254. switch ((ctxt)->dst.bytes) { \
  255. case 2: \
  256. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  257. break; \
  258. case 4: \
  259. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  260. break; \
  261. case 8: \
  262. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  263. break; \
  264. } \
  265. } while (0)
  266. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  267. do { \
  268. unsigned long _tmp; \
  269. switch ((ctxt)->dst.bytes) { \
  270. case 1: \
  271. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  272. break; \
  273. default: \
  274. __emulate_2op_nobyte(ctxt, _op, \
  275. _wx, _wy, _lx, _ly, _qx, _qy); \
  276. break; \
  277. } \
  278. } while (0)
  279. /* Source operand is byte-sized and may be restricted to just %cl. */
  280. #define emulate_2op_SrcB(ctxt, _op) \
  281. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  282. /* Source operand is byte, word, long or quad sized. */
  283. #define emulate_2op_SrcV(ctxt, _op) \
  284. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  285. /* Source operand is word, long or quad sized. */
  286. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  287. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  288. /* Instruction has three operands and one operand is stored in ECX register */
  289. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  290. do { \
  291. unsigned long _tmp; \
  292. _type _clv = (ctxt)->src2.val; \
  293. _type _srcv = (ctxt)->src.val; \
  294. _type _dstv = (ctxt)->dst.val; \
  295. \
  296. __asm__ __volatile__ ( \
  297. _PRE_EFLAGS("0", "5", "2") \
  298. _op _suffix " %4,%1 \n" \
  299. _POST_EFLAGS("0", "5", "2") \
  300. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  301. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  302. ); \
  303. \
  304. (ctxt)->src2.val = (unsigned long) _clv; \
  305. (ctxt)->src2.val = (unsigned long) _srcv; \
  306. (ctxt)->dst.val = (unsigned long) _dstv; \
  307. } while (0)
  308. #define emulate_2op_cl(ctxt, _op) \
  309. do { \
  310. switch ((ctxt)->dst.bytes) { \
  311. case 2: \
  312. __emulate_2op_cl(ctxt, _op, "w", u16); \
  313. break; \
  314. case 4: \
  315. __emulate_2op_cl(ctxt, _op, "l", u32); \
  316. break; \
  317. case 8: \
  318. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  319. break; \
  320. } \
  321. } while (0)
  322. #define __emulate_1op(ctxt, _op, _suffix) \
  323. do { \
  324. unsigned long _tmp; \
  325. \
  326. __asm__ __volatile__ ( \
  327. _PRE_EFLAGS("0", "3", "2") \
  328. _op _suffix " %1; " \
  329. _POST_EFLAGS("0", "3", "2") \
  330. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  331. "=&r" (_tmp) \
  332. : "i" (EFLAGS_MASK)); \
  333. } while (0)
  334. /* Instruction has only one explicit operand (no source operand). */
  335. #define emulate_1op(ctxt, _op) \
  336. do { \
  337. switch ((ctxt)->dst.bytes) { \
  338. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  339. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  340. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  341. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  342. } \
  343. } while (0)
  344. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  345. do { \
  346. unsigned long _tmp; \
  347. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  348. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  349. \
  350. __asm__ __volatile__ ( \
  351. _PRE_EFLAGS("0", "5", "1") \
  352. "1: \n\t" \
  353. _op _suffix " %6; " \
  354. "2: \n\t" \
  355. _POST_EFLAGS("0", "5", "1") \
  356. ".pushsection .fixup,\"ax\" \n\t" \
  357. "3: movb $1, %4 \n\t" \
  358. "jmp 2b \n\t" \
  359. ".popsection \n\t" \
  360. _ASM_EXTABLE(1b, 3b) \
  361. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  362. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  363. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  364. "a" (*rax), "d" (*rdx)); \
  365. } while (0)
  366. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  367. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  368. do { \
  369. switch((ctxt)->src.bytes) { \
  370. case 1: \
  371. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  372. break; \
  373. case 2: \
  374. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  375. break; \
  376. case 4: \
  377. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  378. break; \
  379. case 8: ON64( \
  380. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  381. break; \
  382. } \
  383. } while (0)
  384. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  385. enum x86_intercept intercept,
  386. enum x86_intercept_stage stage)
  387. {
  388. struct x86_instruction_info info = {
  389. .intercept = intercept,
  390. .rep_prefix = ctxt->rep_prefix,
  391. .modrm_mod = ctxt->modrm_mod,
  392. .modrm_reg = ctxt->modrm_reg,
  393. .modrm_rm = ctxt->modrm_rm,
  394. .src_val = ctxt->src.val64,
  395. .src_bytes = ctxt->src.bytes,
  396. .dst_bytes = ctxt->dst.bytes,
  397. .ad_bytes = ctxt->ad_bytes,
  398. .next_rip = ctxt->eip,
  399. };
  400. return ctxt->ops->intercept(ctxt, &info, stage);
  401. }
  402. static void assign_masked(ulong *dest, ulong src, ulong mask)
  403. {
  404. *dest = (*dest & ~mask) | (src & mask);
  405. }
  406. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  407. {
  408. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  409. }
  410. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  411. {
  412. u16 sel;
  413. struct desc_struct ss;
  414. if (ctxt->mode == X86EMUL_MODE_PROT64)
  415. return ~0UL;
  416. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  417. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  418. }
  419. /* Access/update address held in a register, based on addressing mode. */
  420. static inline unsigned long
  421. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  422. {
  423. if (ctxt->ad_bytes == sizeof(unsigned long))
  424. return reg;
  425. else
  426. return reg & ad_mask(ctxt);
  427. }
  428. static inline unsigned long
  429. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  430. {
  431. return address_mask(ctxt, reg);
  432. }
  433. static inline void
  434. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  435. {
  436. if (ctxt->ad_bytes == sizeof(unsigned long))
  437. *reg += inc;
  438. else
  439. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  440. }
  441. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  442. {
  443. register_address_increment(ctxt, &ctxt->_eip, rel);
  444. }
  445. static u32 desc_limit_scaled(struct desc_struct *desc)
  446. {
  447. u32 limit = get_desc_limit(desc);
  448. return desc->g ? (limit << 12) | 0xfff : limit;
  449. }
  450. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  451. {
  452. ctxt->has_seg_override = true;
  453. ctxt->seg_override = seg;
  454. }
  455. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  456. {
  457. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  458. return 0;
  459. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  460. }
  461. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  462. {
  463. if (!ctxt->has_seg_override)
  464. return 0;
  465. return ctxt->seg_override;
  466. }
  467. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  468. u32 error, bool valid)
  469. {
  470. ctxt->exception.vector = vec;
  471. ctxt->exception.error_code = error;
  472. ctxt->exception.error_code_valid = valid;
  473. return X86EMUL_PROPAGATE_FAULT;
  474. }
  475. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  476. {
  477. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  478. }
  479. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  480. {
  481. return emulate_exception(ctxt, GP_VECTOR, err, true);
  482. }
  483. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  484. {
  485. return emulate_exception(ctxt, SS_VECTOR, err, true);
  486. }
  487. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  488. {
  489. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  490. }
  491. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  492. {
  493. return emulate_exception(ctxt, TS_VECTOR, err, true);
  494. }
  495. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  496. {
  497. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  498. }
  499. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  500. {
  501. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  502. }
  503. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  504. {
  505. u16 selector;
  506. struct desc_struct desc;
  507. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  508. return selector;
  509. }
  510. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  511. unsigned seg)
  512. {
  513. u16 dummy;
  514. u32 base3;
  515. struct desc_struct desc;
  516. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  517. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  518. }
  519. /*
  520. * x86 defines three classes of vector instructions: explicitly
  521. * aligned, explicitly unaligned, and the rest, which change behaviour
  522. * depending on whether they're AVX encoded or not.
  523. *
  524. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  525. * subject to the same check.
  526. */
  527. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  528. {
  529. if (likely(size < 16))
  530. return false;
  531. if (ctxt->d & Aligned)
  532. return true;
  533. else if (ctxt->d & Unaligned)
  534. return false;
  535. else if (ctxt->d & Avx)
  536. return false;
  537. else
  538. return true;
  539. }
  540. static int __linearize(struct x86_emulate_ctxt *ctxt,
  541. struct segmented_address addr,
  542. unsigned size, bool write, bool fetch,
  543. ulong *linear)
  544. {
  545. struct desc_struct desc;
  546. bool usable;
  547. ulong la;
  548. u32 lim;
  549. u16 sel;
  550. unsigned cpl, rpl;
  551. la = seg_base(ctxt, addr.seg) + addr.ea;
  552. switch (ctxt->mode) {
  553. case X86EMUL_MODE_REAL:
  554. break;
  555. case X86EMUL_MODE_PROT64:
  556. if (((signed long)la << 16) >> 16 != la)
  557. return emulate_gp(ctxt, 0);
  558. break;
  559. default:
  560. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  561. addr.seg);
  562. if (!usable)
  563. goto bad;
  564. /* code segment or read-only data segment */
  565. if (((desc.type & 8) || !(desc.type & 2)) && write)
  566. goto bad;
  567. /* unreadable code segment */
  568. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  569. goto bad;
  570. lim = desc_limit_scaled(&desc);
  571. if ((desc.type & 8) || !(desc.type & 4)) {
  572. /* expand-up segment */
  573. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  574. goto bad;
  575. } else {
  576. /* exapand-down segment */
  577. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  578. goto bad;
  579. lim = desc.d ? 0xffffffff : 0xffff;
  580. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  581. goto bad;
  582. }
  583. cpl = ctxt->ops->cpl(ctxt);
  584. rpl = sel & 3;
  585. cpl = max(cpl, rpl);
  586. if (!(desc.type & 8)) {
  587. /* data segment */
  588. if (cpl > desc.dpl)
  589. goto bad;
  590. } else if ((desc.type & 8) && !(desc.type & 4)) {
  591. /* nonconforming code segment */
  592. if (cpl != desc.dpl)
  593. goto bad;
  594. } else if ((desc.type & 8) && (desc.type & 4)) {
  595. /* conforming code segment */
  596. if (cpl < desc.dpl)
  597. goto bad;
  598. }
  599. break;
  600. }
  601. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  602. la &= (u32)-1;
  603. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  604. return emulate_gp(ctxt, 0);
  605. *linear = la;
  606. return X86EMUL_CONTINUE;
  607. bad:
  608. if (addr.seg == VCPU_SREG_SS)
  609. return emulate_ss(ctxt, addr.seg);
  610. else
  611. return emulate_gp(ctxt, addr.seg);
  612. }
  613. static int linearize(struct x86_emulate_ctxt *ctxt,
  614. struct segmented_address addr,
  615. unsigned size, bool write,
  616. ulong *linear)
  617. {
  618. return __linearize(ctxt, addr, size, write, false, linear);
  619. }
  620. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  621. struct segmented_address addr,
  622. void *data,
  623. unsigned size)
  624. {
  625. int rc;
  626. ulong linear;
  627. rc = linearize(ctxt, addr, size, false, &linear);
  628. if (rc != X86EMUL_CONTINUE)
  629. return rc;
  630. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  631. }
  632. /*
  633. * Fetch the next byte of the instruction being emulated which is pointed to
  634. * by ctxt->_eip, then increment ctxt->_eip.
  635. *
  636. * Also prefetch the remaining bytes of the instruction without crossing page
  637. * boundary if they are not in fetch_cache yet.
  638. */
  639. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  640. {
  641. struct fetch_cache *fc = &ctxt->fetch;
  642. int rc;
  643. int size, cur_size;
  644. if (ctxt->_eip == fc->end) {
  645. unsigned long linear;
  646. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  647. .ea = ctxt->_eip };
  648. cur_size = fc->end - fc->start;
  649. size = min(15UL - cur_size,
  650. PAGE_SIZE - offset_in_page(ctxt->_eip));
  651. rc = __linearize(ctxt, addr, size, false, true, &linear);
  652. if (unlikely(rc != X86EMUL_CONTINUE))
  653. return rc;
  654. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  655. size, &ctxt->exception);
  656. if (unlikely(rc != X86EMUL_CONTINUE))
  657. return rc;
  658. fc->end += size;
  659. }
  660. *dest = fc->data[ctxt->_eip - fc->start];
  661. ctxt->_eip++;
  662. return X86EMUL_CONTINUE;
  663. }
  664. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  665. void *dest, unsigned size)
  666. {
  667. int rc;
  668. /* x86 instructions are limited to 15 bytes. */
  669. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  670. return X86EMUL_UNHANDLEABLE;
  671. while (size--) {
  672. rc = do_insn_fetch_byte(ctxt, dest++);
  673. if (rc != X86EMUL_CONTINUE)
  674. return rc;
  675. }
  676. return X86EMUL_CONTINUE;
  677. }
  678. /* Fetch next part of the instruction being emulated. */
  679. #define insn_fetch(_type, _ctxt) \
  680. ({ unsigned long _x; \
  681. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  682. if (rc != X86EMUL_CONTINUE) \
  683. goto done; \
  684. (_type)_x; \
  685. })
  686. #define insn_fetch_arr(_arr, _size, _ctxt) \
  687. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  688. if (rc != X86EMUL_CONTINUE) \
  689. goto done; \
  690. })
  691. /*
  692. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  693. * pointer into the block that addresses the relevant register.
  694. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  695. */
  696. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  697. int highbyte_regs)
  698. {
  699. void *p;
  700. p = &regs[modrm_reg];
  701. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  702. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  703. return p;
  704. }
  705. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  706. struct segmented_address addr,
  707. u16 *size, unsigned long *address, int op_bytes)
  708. {
  709. int rc;
  710. if (op_bytes == 2)
  711. op_bytes = 3;
  712. *address = 0;
  713. rc = segmented_read_std(ctxt, addr, size, 2);
  714. if (rc != X86EMUL_CONTINUE)
  715. return rc;
  716. addr.ea += 2;
  717. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  718. return rc;
  719. }
  720. static int test_cc(unsigned int condition, unsigned int flags)
  721. {
  722. int rc = 0;
  723. switch ((condition & 15) >> 1) {
  724. case 0: /* o */
  725. rc |= (flags & EFLG_OF);
  726. break;
  727. case 1: /* b/c/nae */
  728. rc |= (flags & EFLG_CF);
  729. break;
  730. case 2: /* z/e */
  731. rc |= (flags & EFLG_ZF);
  732. break;
  733. case 3: /* be/na */
  734. rc |= (flags & (EFLG_CF|EFLG_ZF));
  735. break;
  736. case 4: /* s */
  737. rc |= (flags & EFLG_SF);
  738. break;
  739. case 5: /* p/pe */
  740. rc |= (flags & EFLG_PF);
  741. break;
  742. case 7: /* le/ng */
  743. rc |= (flags & EFLG_ZF);
  744. /* fall through */
  745. case 6: /* l/nge */
  746. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  747. break;
  748. }
  749. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  750. return (!!rc ^ (condition & 1));
  751. }
  752. static void fetch_register_operand(struct operand *op)
  753. {
  754. switch (op->bytes) {
  755. case 1:
  756. op->val = *(u8 *)op->addr.reg;
  757. break;
  758. case 2:
  759. op->val = *(u16 *)op->addr.reg;
  760. break;
  761. case 4:
  762. op->val = *(u32 *)op->addr.reg;
  763. break;
  764. case 8:
  765. op->val = *(u64 *)op->addr.reg;
  766. break;
  767. }
  768. }
  769. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  770. {
  771. ctxt->ops->get_fpu(ctxt);
  772. switch (reg) {
  773. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  774. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  775. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  776. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  777. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  778. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  779. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  780. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  781. #ifdef CONFIG_X86_64
  782. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  783. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  784. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  785. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  786. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  787. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  788. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  789. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  790. #endif
  791. default: BUG();
  792. }
  793. ctxt->ops->put_fpu(ctxt);
  794. }
  795. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  796. int reg)
  797. {
  798. ctxt->ops->get_fpu(ctxt);
  799. switch (reg) {
  800. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  801. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  802. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  803. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  804. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  805. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  806. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  807. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  808. #ifdef CONFIG_X86_64
  809. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  810. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  811. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  812. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  813. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  814. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  815. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  816. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  817. #endif
  818. default: BUG();
  819. }
  820. ctxt->ops->put_fpu(ctxt);
  821. }
  822. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  823. {
  824. ctxt->ops->get_fpu(ctxt);
  825. switch (reg) {
  826. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  827. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  828. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  829. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  830. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  831. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  832. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  833. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  834. default: BUG();
  835. }
  836. ctxt->ops->put_fpu(ctxt);
  837. }
  838. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  839. {
  840. ctxt->ops->get_fpu(ctxt);
  841. switch (reg) {
  842. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  843. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  844. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  845. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  846. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  847. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  848. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  849. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  850. default: BUG();
  851. }
  852. ctxt->ops->put_fpu(ctxt);
  853. }
  854. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  855. struct operand *op)
  856. {
  857. unsigned reg = ctxt->modrm_reg;
  858. int highbyte_regs = ctxt->rex_prefix == 0;
  859. if (!(ctxt->d & ModRM))
  860. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  861. if (ctxt->d & Sse) {
  862. op->type = OP_XMM;
  863. op->bytes = 16;
  864. op->addr.xmm = reg;
  865. read_sse_reg(ctxt, &op->vec_val, reg);
  866. return;
  867. }
  868. if (ctxt->d & Mmx) {
  869. reg &= 7;
  870. op->type = OP_MM;
  871. op->bytes = 8;
  872. op->addr.mm = reg;
  873. return;
  874. }
  875. op->type = OP_REG;
  876. if (ctxt->d & ByteOp) {
  877. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  878. op->bytes = 1;
  879. } else {
  880. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  881. op->bytes = ctxt->op_bytes;
  882. }
  883. fetch_register_operand(op);
  884. op->orig_val = op->val;
  885. }
  886. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  887. {
  888. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  889. ctxt->modrm_seg = VCPU_SREG_SS;
  890. }
  891. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  892. struct operand *op)
  893. {
  894. u8 sib;
  895. int index_reg = 0, base_reg = 0, scale;
  896. int rc = X86EMUL_CONTINUE;
  897. ulong modrm_ea = 0;
  898. if (ctxt->rex_prefix) {
  899. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  900. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  901. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  902. }
  903. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  904. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  905. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  906. ctxt->modrm_seg = VCPU_SREG_DS;
  907. if (ctxt->modrm_mod == 3) {
  908. op->type = OP_REG;
  909. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  910. op->addr.reg = decode_register(ctxt->modrm_rm,
  911. ctxt->regs, ctxt->d & ByteOp);
  912. if (ctxt->d & Sse) {
  913. op->type = OP_XMM;
  914. op->bytes = 16;
  915. op->addr.xmm = ctxt->modrm_rm;
  916. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  917. return rc;
  918. }
  919. if (ctxt->d & Mmx) {
  920. op->type = OP_MM;
  921. op->bytes = 8;
  922. op->addr.xmm = ctxt->modrm_rm & 7;
  923. return rc;
  924. }
  925. fetch_register_operand(op);
  926. return rc;
  927. }
  928. op->type = OP_MEM;
  929. if (ctxt->ad_bytes == 2) {
  930. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  931. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  932. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  933. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  934. /* 16-bit ModR/M decode. */
  935. switch (ctxt->modrm_mod) {
  936. case 0:
  937. if (ctxt->modrm_rm == 6)
  938. modrm_ea += insn_fetch(u16, ctxt);
  939. break;
  940. case 1:
  941. modrm_ea += insn_fetch(s8, ctxt);
  942. break;
  943. case 2:
  944. modrm_ea += insn_fetch(u16, ctxt);
  945. break;
  946. }
  947. switch (ctxt->modrm_rm) {
  948. case 0:
  949. modrm_ea += bx + si;
  950. break;
  951. case 1:
  952. modrm_ea += bx + di;
  953. break;
  954. case 2:
  955. modrm_ea += bp + si;
  956. break;
  957. case 3:
  958. modrm_ea += bp + di;
  959. break;
  960. case 4:
  961. modrm_ea += si;
  962. break;
  963. case 5:
  964. modrm_ea += di;
  965. break;
  966. case 6:
  967. if (ctxt->modrm_mod != 0)
  968. modrm_ea += bp;
  969. break;
  970. case 7:
  971. modrm_ea += bx;
  972. break;
  973. }
  974. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  975. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  976. ctxt->modrm_seg = VCPU_SREG_SS;
  977. modrm_ea = (u16)modrm_ea;
  978. } else {
  979. /* 32/64-bit ModR/M decode. */
  980. if ((ctxt->modrm_rm & 7) == 4) {
  981. sib = insn_fetch(u8, ctxt);
  982. index_reg |= (sib >> 3) & 7;
  983. base_reg |= sib & 7;
  984. scale = sib >> 6;
  985. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  986. modrm_ea += insn_fetch(s32, ctxt);
  987. else {
  988. modrm_ea += ctxt->regs[base_reg];
  989. adjust_modrm_seg(ctxt, base_reg);
  990. }
  991. if (index_reg != 4)
  992. modrm_ea += ctxt->regs[index_reg] << scale;
  993. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  994. if (ctxt->mode == X86EMUL_MODE_PROT64)
  995. ctxt->rip_relative = 1;
  996. } else {
  997. base_reg = ctxt->modrm_rm;
  998. modrm_ea += ctxt->regs[base_reg];
  999. adjust_modrm_seg(ctxt, base_reg);
  1000. }
  1001. switch (ctxt->modrm_mod) {
  1002. case 0:
  1003. if (ctxt->modrm_rm == 5)
  1004. modrm_ea += insn_fetch(s32, ctxt);
  1005. break;
  1006. case 1:
  1007. modrm_ea += insn_fetch(s8, ctxt);
  1008. break;
  1009. case 2:
  1010. modrm_ea += insn_fetch(s32, ctxt);
  1011. break;
  1012. }
  1013. }
  1014. op->addr.mem.ea = modrm_ea;
  1015. done:
  1016. return rc;
  1017. }
  1018. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1019. struct operand *op)
  1020. {
  1021. int rc = X86EMUL_CONTINUE;
  1022. op->type = OP_MEM;
  1023. switch (ctxt->ad_bytes) {
  1024. case 2:
  1025. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1026. break;
  1027. case 4:
  1028. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1029. break;
  1030. case 8:
  1031. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1032. break;
  1033. }
  1034. done:
  1035. return rc;
  1036. }
  1037. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1038. {
  1039. long sv = 0, mask;
  1040. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1041. mask = ~(ctxt->dst.bytes * 8 - 1);
  1042. if (ctxt->src.bytes == 2)
  1043. sv = (s16)ctxt->src.val & (s16)mask;
  1044. else if (ctxt->src.bytes == 4)
  1045. sv = (s32)ctxt->src.val & (s32)mask;
  1046. ctxt->dst.addr.mem.ea += (sv >> 3);
  1047. }
  1048. /* only subword offset */
  1049. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1050. }
  1051. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1052. unsigned long addr, void *dest, unsigned size)
  1053. {
  1054. int rc;
  1055. struct read_cache *mc = &ctxt->mem_read;
  1056. while (size) {
  1057. int n = min(size, 8u);
  1058. size -= n;
  1059. if (mc->pos < mc->end)
  1060. goto read_cached;
  1061. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  1062. &ctxt->exception);
  1063. if (rc != X86EMUL_CONTINUE)
  1064. return rc;
  1065. mc->end += n;
  1066. read_cached:
  1067. memcpy(dest, mc->data + mc->pos, n);
  1068. mc->pos += n;
  1069. dest += n;
  1070. addr += n;
  1071. }
  1072. return X86EMUL_CONTINUE;
  1073. }
  1074. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1075. struct segmented_address addr,
  1076. void *data,
  1077. unsigned size)
  1078. {
  1079. int rc;
  1080. ulong linear;
  1081. rc = linearize(ctxt, addr, size, false, &linear);
  1082. if (rc != X86EMUL_CONTINUE)
  1083. return rc;
  1084. return read_emulated(ctxt, linear, data, size);
  1085. }
  1086. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1087. struct segmented_address addr,
  1088. const void *data,
  1089. unsigned size)
  1090. {
  1091. int rc;
  1092. ulong linear;
  1093. rc = linearize(ctxt, addr, size, true, &linear);
  1094. if (rc != X86EMUL_CONTINUE)
  1095. return rc;
  1096. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1097. &ctxt->exception);
  1098. }
  1099. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1100. struct segmented_address addr,
  1101. const void *orig_data, const void *data,
  1102. unsigned size)
  1103. {
  1104. int rc;
  1105. ulong linear;
  1106. rc = linearize(ctxt, addr, size, true, &linear);
  1107. if (rc != X86EMUL_CONTINUE)
  1108. return rc;
  1109. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1110. size, &ctxt->exception);
  1111. }
  1112. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1113. unsigned int size, unsigned short port,
  1114. void *dest)
  1115. {
  1116. struct read_cache *rc = &ctxt->io_read;
  1117. if (rc->pos == rc->end) { /* refill pio read ahead */
  1118. unsigned int in_page, n;
  1119. unsigned int count = ctxt->rep_prefix ?
  1120. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1121. in_page = (ctxt->eflags & EFLG_DF) ?
  1122. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1123. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1124. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1125. count);
  1126. if (n == 0)
  1127. n = 1;
  1128. rc->pos = rc->end = 0;
  1129. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1130. return 0;
  1131. rc->end = n * size;
  1132. }
  1133. memcpy(dest, rc->data + rc->pos, size);
  1134. rc->pos += size;
  1135. return 1;
  1136. }
  1137. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1138. u16 index, struct desc_struct *desc)
  1139. {
  1140. struct desc_ptr dt;
  1141. ulong addr;
  1142. ctxt->ops->get_idt(ctxt, &dt);
  1143. if (dt.size < index * 8 + 7)
  1144. return emulate_gp(ctxt, index << 3 | 0x2);
  1145. addr = dt.address + index * 8;
  1146. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1147. &ctxt->exception);
  1148. }
  1149. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1150. u16 selector, struct desc_ptr *dt)
  1151. {
  1152. struct x86_emulate_ops *ops = ctxt->ops;
  1153. if (selector & 1 << 2) {
  1154. struct desc_struct desc;
  1155. u16 sel;
  1156. memset (dt, 0, sizeof *dt);
  1157. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1158. return;
  1159. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1160. dt->address = get_desc_base(&desc);
  1161. } else
  1162. ops->get_gdt(ctxt, dt);
  1163. }
  1164. /* allowed just for 8 bytes segments */
  1165. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1166. u16 selector, struct desc_struct *desc)
  1167. {
  1168. struct desc_ptr dt;
  1169. u16 index = selector >> 3;
  1170. ulong addr;
  1171. get_descriptor_table_ptr(ctxt, selector, &dt);
  1172. if (dt.size < index * 8 + 7)
  1173. return emulate_gp(ctxt, selector & 0xfffc);
  1174. addr = dt.address + index * 8;
  1175. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1176. &ctxt->exception);
  1177. }
  1178. /* allowed just for 8 bytes segments */
  1179. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1180. u16 selector, struct desc_struct *desc)
  1181. {
  1182. struct desc_ptr dt;
  1183. u16 index = selector >> 3;
  1184. ulong addr;
  1185. get_descriptor_table_ptr(ctxt, selector, &dt);
  1186. if (dt.size < index * 8 + 7)
  1187. return emulate_gp(ctxt, selector & 0xfffc);
  1188. addr = dt.address + index * 8;
  1189. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1190. &ctxt->exception);
  1191. }
  1192. /* Does not support long mode */
  1193. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1194. u16 selector, int seg)
  1195. {
  1196. struct desc_struct seg_desc;
  1197. u8 dpl, rpl, cpl;
  1198. unsigned err_vec = GP_VECTOR;
  1199. u32 err_code = 0;
  1200. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1201. int ret;
  1202. memset(&seg_desc, 0, sizeof seg_desc);
  1203. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1204. || ctxt->mode == X86EMUL_MODE_REAL) {
  1205. /* set real mode segment descriptor */
  1206. set_desc_base(&seg_desc, selector << 4);
  1207. set_desc_limit(&seg_desc, 0xffff);
  1208. seg_desc.type = 3;
  1209. seg_desc.p = 1;
  1210. seg_desc.s = 1;
  1211. if (ctxt->mode == X86EMUL_MODE_VM86)
  1212. seg_desc.dpl = 3;
  1213. goto load;
  1214. }
  1215. rpl = selector & 3;
  1216. cpl = ctxt->ops->cpl(ctxt);
  1217. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1218. if ((seg == VCPU_SREG_CS
  1219. || (seg == VCPU_SREG_SS
  1220. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1221. || seg == VCPU_SREG_TR)
  1222. && null_selector)
  1223. goto exception;
  1224. /* TR should be in GDT only */
  1225. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1226. goto exception;
  1227. if (null_selector) /* for NULL selector skip all following checks */
  1228. goto load;
  1229. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1230. if (ret != X86EMUL_CONTINUE)
  1231. return ret;
  1232. err_code = selector & 0xfffc;
  1233. err_vec = GP_VECTOR;
  1234. /* can't load system descriptor into segment selecor */
  1235. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1236. goto exception;
  1237. if (!seg_desc.p) {
  1238. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1239. goto exception;
  1240. }
  1241. dpl = seg_desc.dpl;
  1242. switch (seg) {
  1243. case VCPU_SREG_SS:
  1244. /*
  1245. * segment is not a writable data segment or segment
  1246. * selector's RPL != CPL or segment selector's RPL != CPL
  1247. */
  1248. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1249. goto exception;
  1250. break;
  1251. case VCPU_SREG_CS:
  1252. if (!(seg_desc.type & 8))
  1253. goto exception;
  1254. if (seg_desc.type & 4) {
  1255. /* conforming */
  1256. if (dpl > cpl)
  1257. goto exception;
  1258. } else {
  1259. /* nonconforming */
  1260. if (rpl > cpl || dpl != cpl)
  1261. goto exception;
  1262. }
  1263. /* CS(RPL) <- CPL */
  1264. selector = (selector & 0xfffc) | cpl;
  1265. break;
  1266. case VCPU_SREG_TR:
  1267. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1268. goto exception;
  1269. break;
  1270. case VCPU_SREG_LDTR:
  1271. if (seg_desc.s || seg_desc.type != 2)
  1272. goto exception;
  1273. break;
  1274. default: /* DS, ES, FS, or GS */
  1275. /*
  1276. * segment is not a data or readable code segment or
  1277. * ((segment is a data or nonconforming code segment)
  1278. * and (both RPL and CPL > DPL))
  1279. */
  1280. if ((seg_desc.type & 0xa) == 0x8 ||
  1281. (((seg_desc.type & 0xc) != 0xc) &&
  1282. (rpl > dpl && cpl > dpl)))
  1283. goto exception;
  1284. break;
  1285. }
  1286. if (seg_desc.s) {
  1287. /* mark segment as accessed */
  1288. seg_desc.type |= 1;
  1289. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1290. if (ret != X86EMUL_CONTINUE)
  1291. return ret;
  1292. }
  1293. load:
  1294. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1295. return X86EMUL_CONTINUE;
  1296. exception:
  1297. emulate_exception(ctxt, err_vec, err_code, true);
  1298. return X86EMUL_PROPAGATE_FAULT;
  1299. }
  1300. static void write_register_operand(struct operand *op)
  1301. {
  1302. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1303. switch (op->bytes) {
  1304. case 1:
  1305. *(u8 *)op->addr.reg = (u8)op->val;
  1306. break;
  1307. case 2:
  1308. *(u16 *)op->addr.reg = (u16)op->val;
  1309. break;
  1310. case 4:
  1311. *op->addr.reg = (u32)op->val;
  1312. break; /* 64b: zero-extend */
  1313. case 8:
  1314. *op->addr.reg = op->val;
  1315. break;
  1316. }
  1317. }
  1318. static int writeback(struct x86_emulate_ctxt *ctxt)
  1319. {
  1320. int rc;
  1321. switch (ctxt->dst.type) {
  1322. case OP_REG:
  1323. write_register_operand(&ctxt->dst);
  1324. break;
  1325. case OP_MEM:
  1326. if (ctxt->lock_prefix)
  1327. rc = segmented_cmpxchg(ctxt,
  1328. ctxt->dst.addr.mem,
  1329. &ctxt->dst.orig_val,
  1330. &ctxt->dst.val,
  1331. ctxt->dst.bytes);
  1332. else
  1333. rc = segmented_write(ctxt,
  1334. ctxt->dst.addr.mem,
  1335. &ctxt->dst.val,
  1336. ctxt->dst.bytes);
  1337. if (rc != X86EMUL_CONTINUE)
  1338. return rc;
  1339. break;
  1340. case OP_XMM:
  1341. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1342. break;
  1343. case OP_MM:
  1344. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1345. break;
  1346. case OP_NONE:
  1347. /* no writeback */
  1348. break;
  1349. default:
  1350. break;
  1351. }
  1352. return X86EMUL_CONTINUE;
  1353. }
  1354. static int em_push(struct x86_emulate_ctxt *ctxt)
  1355. {
  1356. struct segmented_address addr;
  1357. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1358. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1359. addr.seg = VCPU_SREG_SS;
  1360. /* Disable writeback. */
  1361. ctxt->dst.type = OP_NONE;
  1362. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1363. }
  1364. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1365. void *dest, int len)
  1366. {
  1367. int rc;
  1368. struct segmented_address addr;
  1369. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1370. addr.seg = VCPU_SREG_SS;
  1371. rc = segmented_read(ctxt, addr, dest, len);
  1372. if (rc != X86EMUL_CONTINUE)
  1373. return rc;
  1374. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1375. return rc;
  1376. }
  1377. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1378. {
  1379. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1380. }
  1381. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1382. void *dest, int len)
  1383. {
  1384. int rc;
  1385. unsigned long val, change_mask;
  1386. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1387. int cpl = ctxt->ops->cpl(ctxt);
  1388. rc = emulate_pop(ctxt, &val, len);
  1389. if (rc != X86EMUL_CONTINUE)
  1390. return rc;
  1391. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1392. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1393. switch(ctxt->mode) {
  1394. case X86EMUL_MODE_PROT64:
  1395. case X86EMUL_MODE_PROT32:
  1396. case X86EMUL_MODE_PROT16:
  1397. if (cpl == 0)
  1398. change_mask |= EFLG_IOPL;
  1399. if (cpl <= iopl)
  1400. change_mask |= EFLG_IF;
  1401. break;
  1402. case X86EMUL_MODE_VM86:
  1403. if (iopl < 3)
  1404. return emulate_gp(ctxt, 0);
  1405. change_mask |= EFLG_IF;
  1406. break;
  1407. default: /* real mode */
  1408. change_mask |= (EFLG_IOPL | EFLG_IF);
  1409. break;
  1410. }
  1411. *(unsigned long *)dest =
  1412. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1413. return rc;
  1414. }
  1415. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1416. {
  1417. ctxt->dst.type = OP_REG;
  1418. ctxt->dst.addr.reg = &ctxt->eflags;
  1419. ctxt->dst.bytes = ctxt->op_bytes;
  1420. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1421. }
  1422. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1423. {
  1424. assign_masked(&ctxt->regs[VCPU_REGS_RSP], ctxt->regs[VCPU_REGS_RBP],
  1425. stack_mask(ctxt));
  1426. return emulate_pop(ctxt, &ctxt->regs[VCPU_REGS_RBP], ctxt->op_bytes);
  1427. }
  1428. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1429. {
  1430. int seg = ctxt->src2.val;
  1431. ctxt->src.val = get_segment_selector(ctxt, seg);
  1432. return em_push(ctxt);
  1433. }
  1434. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1435. {
  1436. int seg = ctxt->src2.val;
  1437. unsigned long selector;
  1438. int rc;
  1439. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1440. if (rc != X86EMUL_CONTINUE)
  1441. return rc;
  1442. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1443. return rc;
  1444. }
  1445. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1446. {
  1447. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1448. int rc = X86EMUL_CONTINUE;
  1449. int reg = VCPU_REGS_RAX;
  1450. while (reg <= VCPU_REGS_RDI) {
  1451. (reg == VCPU_REGS_RSP) ?
  1452. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1453. rc = em_push(ctxt);
  1454. if (rc != X86EMUL_CONTINUE)
  1455. return rc;
  1456. ++reg;
  1457. }
  1458. return rc;
  1459. }
  1460. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1461. {
  1462. ctxt->src.val = (unsigned long)ctxt->eflags;
  1463. return em_push(ctxt);
  1464. }
  1465. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1466. {
  1467. int rc = X86EMUL_CONTINUE;
  1468. int reg = VCPU_REGS_RDI;
  1469. while (reg >= VCPU_REGS_RAX) {
  1470. if (reg == VCPU_REGS_RSP) {
  1471. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1472. ctxt->op_bytes);
  1473. --reg;
  1474. }
  1475. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1476. if (rc != X86EMUL_CONTINUE)
  1477. break;
  1478. --reg;
  1479. }
  1480. return rc;
  1481. }
  1482. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1483. {
  1484. struct x86_emulate_ops *ops = ctxt->ops;
  1485. int rc;
  1486. struct desc_ptr dt;
  1487. gva_t cs_addr;
  1488. gva_t eip_addr;
  1489. u16 cs, eip;
  1490. /* TODO: Add limit checks */
  1491. ctxt->src.val = ctxt->eflags;
  1492. rc = em_push(ctxt);
  1493. if (rc != X86EMUL_CONTINUE)
  1494. return rc;
  1495. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1496. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1497. rc = em_push(ctxt);
  1498. if (rc != X86EMUL_CONTINUE)
  1499. return rc;
  1500. ctxt->src.val = ctxt->_eip;
  1501. rc = em_push(ctxt);
  1502. if (rc != X86EMUL_CONTINUE)
  1503. return rc;
  1504. ops->get_idt(ctxt, &dt);
  1505. eip_addr = dt.address + (irq << 2);
  1506. cs_addr = dt.address + (irq << 2) + 2;
  1507. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1508. if (rc != X86EMUL_CONTINUE)
  1509. return rc;
  1510. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1511. if (rc != X86EMUL_CONTINUE)
  1512. return rc;
  1513. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1514. if (rc != X86EMUL_CONTINUE)
  1515. return rc;
  1516. ctxt->_eip = eip;
  1517. return rc;
  1518. }
  1519. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1520. {
  1521. switch(ctxt->mode) {
  1522. case X86EMUL_MODE_REAL:
  1523. return emulate_int_real(ctxt, irq);
  1524. case X86EMUL_MODE_VM86:
  1525. case X86EMUL_MODE_PROT16:
  1526. case X86EMUL_MODE_PROT32:
  1527. case X86EMUL_MODE_PROT64:
  1528. default:
  1529. /* Protected mode interrupts unimplemented yet */
  1530. return X86EMUL_UNHANDLEABLE;
  1531. }
  1532. }
  1533. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1534. {
  1535. int rc = X86EMUL_CONTINUE;
  1536. unsigned long temp_eip = 0;
  1537. unsigned long temp_eflags = 0;
  1538. unsigned long cs = 0;
  1539. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1540. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1541. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1542. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1543. /* TODO: Add stack limit check */
  1544. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1545. if (rc != X86EMUL_CONTINUE)
  1546. return rc;
  1547. if (temp_eip & ~0xffff)
  1548. return emulate_gp(ctxt, 0);
  1549. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1550. if (rc != X86EMUL_CONTINUE)
  1551. return rc;
  1552. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1553. if (rc != X86EMUL_CONTINUE)
  1554. return rc;
  1555. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1556. if (rc != X86EMUL_CONTINUE)
  1557. return rc;
  1558. ctxt->_eip = temp_eip;
  1559. if (ctxt->op_bytes == 4)
  1560. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1561. else if (ctxt->op_bytes == 2) {
  1562. ctxt->eflags &= ~0xffff;
  1563. ctxt->eflags |= temp_eflags;
  1564. }
  1565. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1566. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1567. return rc;
  1568. }
  1569. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1570. {
  1571. switch(ctxt->mode) {
  1572. case X86EMUL_MODE_REAL:
  1573. return emulate_iret_real(ctxt);
  1574. case X86EMUL_MODE_VM86:
  1575. case X86EMUL_MODE_PROT16:
  1576. case X86EMUL_MODE_PROT32:
  1577. case X86EMUL_MODE_PROT64:
  1578. default:
  1579. /* iret from protected mode unimplemented yet */
  1580. return X86EMUL_UNHANDLEABLE;
  1581. }
  1582. }
  1583. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1584. {
  1585. int rc;
  1586. unsigned short sel;
  1587. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1588. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1589. if (rc != X86EMUL_CONTINUE)
  1590. return rc;
  1591. ctxt->_eip = 0;
  1592. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1593. return X86EMUL_CONTINUE;
  1594. }
  1595. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1596. {
  1597. switch (ctxt->modrm_reg) {
  1598. case 0: /* rol */
  1599. emulate_2op_SrcB(ctxt, "rol");
  1600. break;
  1601. case 1: /* ror */
  1602. emulate_2op_SrcB(ctxt, "ror");
  1603. break;
  1604. case 2: /* rcl */
  1605. emulate_2op_SrcB(ctxt, "rcl");
  1606. break;
  1607. case 3: /* rcr */
  1608. emulate_2op_SrcB(ctxt, "rcr");
  1609. break;
  1610. case 4: /* sal/shl */
  1611. case 6: /* sal/shl */
  1612. emulate_2op_SrcB(ctxt, "sal");
  1613. break;
  1614. case 5: /* shr */
  1615. emulate_2op_SrcB(ctxt, "shr");
  1616. break;
  1617. case 7: /* sar */
  1618. emulate_2op_SrcB(ctxt, "sar");
  1619. break;
  1620. }
  1621. return X86EMUL_CONTINUE;
  1622. }
  1623. static int em_not(struct x86_emulate_ctxt *ctxt)
  1624. {
  1625. ctxt->dst.val = ~ctxt->dst.val;
  1626. return X86EMUL_CONTINUE;
  1627. }
  1628. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1629. {
  1630. emulate_1op(ctxt, "neg");
  1631. return X86EMUL_CONTINUE;
  1632. }
  1633. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1634. {
  1635. u8 ex = 0;
  1636. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1637. return X86EMUL_CONTINUE;
  1638. }
  1639. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1640. {
  1641. u8 ex = 0;
  1642. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1643. return X86EMUL_CONTINUE;
  1644. }
  1645. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1646. {
  1647. u8 de = 0;
  1648. emulate_1op_rax_rdx(ctxt, "div", de);
  1649. if (de)
  1650. return emulate_de(ctxt);
  1651. return X86EMUL_CONTINUE;
  1652. }
  1653. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1654. {
  1655. u8 de = 0;
  1656. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1657. if (de)
  1658. return emulate_de(ctxt);
  1659. return X86EMUL_CONTINUE;
  1660. }
  1661. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1662. {
  1663. int rc = X86EMUL_CONTINUE;
  1664. switch (ctxt->modrm_reg) {
  1665. case 0: /* inc */
  1666. emulate_1op(ctxt, "inc");
  1667. break;
  1668. case 1: /* dec */
  1669. emulate_1op(ctxt, "dec");
  1670. break;
  1671. case 2: /* call near abs */ {
  1672. long int old_eip;
  1673. old_eip = ctxt->_eip;
  1674. ctxt->_eip = ctxt->src.val;
  1675. ctxt->src.val = old_eip;
  1676. rc = em_push(ctxt);
  1677. break;
  1678. }
  1679. case 4: /* jmp abs */
  1680. ctxt->_eip = ctxt->src.val;
  1681. break;
  1682. case 5: /* jmp far */
  1683. rc = em_jmp_far(ctxt);
  1684. break;
  1685. case 6: /* push */
  1686. rc = em_push(ctxt);
  1687. break;
  1688. }
  1689. return rc;
  1690. }
  1691. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1692. {
  1693. u64 old = ctxt->dst.orig_val64;
  1694. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1695. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1696. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1697. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1698. ctxt->eflags &= ~EFLG_ZF;
  1699. } else {
  1700. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1701. (u32) ctxt->regs[VCPU_REGS_RBX];
  1702. ctxt->eflags |= EFLG_ZF;
  1703. }
  1704. return X86EMUL_CONTINUE;
  1705. }
  1706. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1707. {
  1708. ctxt->dst.type = OP_REG;
  1709. ctxt->dst.addr.reg = &ctxt->_eip;
  1710. ctxt->dst.bytes = ctxt->op_bytes;
  1711. return em_pop(ctxt);
  1712. }
  1713. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1714. {
  1715. int rc;
  1716. unsigned long cs;
  1717. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1718. if (rc != X86EMUL_CONTINUE)
  1719. return rc;
  1720. if (ctxt->op_bytes == 4)
  1721. ctxt->_eip = (u32)ctxt->_eip;
  1722. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1723. if (rc != X86EMUL_CONTINUE)
  1724. return rc;
  1725. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1726. return rc;
  1727. }
  1728. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1729. {
  1730. /* Save real source value, then compare EAX against destination. */
  1731. ctxt->src.orig_val = ctxt->src.val;
  1732. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1733. emulate_2op_SrcV(ctxt, "cmp");
  1734. if (ctxt->eflags & EFLG_ZF) {
  1735. /* Success: write back to memory. */
  1736. ctxt->dst.val = ctxt->src.orig_val;
  1737. } else {
  1738. /* Failure: write the value we saw to EAX. */
  1739. ctxt->dst.type = OP_REG;
  1740. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1741. }
  1742. return X86EMUL_CONTINUE;
  1743. }
  1744. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1745. {
  1746. int seg = ctxt->src2.val;
  1747. unsigned short sel;
  1748. int rc;
  1749. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1750. rc = load_segment_descriptor(ctxt, sel, seg);
  1751. if (rc != X86EMUL_CONTINUE)
  1752. return rc;
  1753. ctxt->dst.val = ctxt->src.val;
  1754. return rc;
  1755. }
  1756. static void
  1757. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1758. struct desc_struct *cs, struct desc_struct *ss)
  1759. {
  1760. u16 selector;
  1761. memset(cs, 0, sizeof(struct desc_struct));
  1762. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1763. memset(ss, 0, sizeof(struct desc_struct));
  1764. cs->l = 0; /* will be adjusted later */
  1765. set_desc_base(cs, 0); /* flat segment */
  1766. cs->g = 1; /* 4kb granularity */
  1767. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1768. cs->type = 0x0b; /* Read, Execute, Accessed */
  1769. cs->s = 1;
  1770. cs->dpl = 0; /* will be adjusted later */
  1771. cs->p = 1;
  1772. cs->d = 1;
  1773. set_desc_base(ss, 0); /* flat segment */
  1774. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1775. ss->g = 1; /* 4kb granularity */
  1776. ss->s = 1;
  1777. ss->type = 0x03; /* Read/Write, Accessed */
  1778. ss->d = 1; /* 32bit stack segment */
  1779. ss->dpl = 0;
  1780. ss->p = 1;
  1781. }
  1782. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1783. {
  1784. u32 eax, ebx, ecx, edx;
  1785. eax = ecx = 0;
  1786. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1787. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1788. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1789. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1790. }
  1791. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1792. {
  1793. struct x86_emulate_ops *ops = ctxt->ops;
  1794. u32 eax, ebx, ecx, edx;
  1795. /*
  1796. * syscall should always be enabled in longmode - so only become
  1797. * vendor specific (cpuid) if other modes are active...
  1798. */
  1799. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1800. return true;
  1801. eax = 0x00000000;
  1802. ecx = 0x00000000;
  1803. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1804. /*
  1805. * Intel ("GenuineIntel")
  1806. * remark: Intel CPUs only support "syscall" in 64bit
  1807. * longmode. Also an 64bit guest with a
  1808. * 32bit compat-app running will #UD !! While this
  1809. * behaviour can be fixed (by emulating) into AMD
  1810. * response - CPUs of AMD can't behave like Intel.
  1811. */
  1812. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1813. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1814. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1815. return false;
  1816. /* AMD ("AuthenticAMD") */
  1817. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1818. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1819. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1820. return true;
  1821. /* AMD ("AMDisbetter!") */
  1822. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1823. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1824. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1825. return true;
  1826. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1827. return false;
  1828. }
  1829. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1830. {
  1831. struct x86_emulate_ops *ops = ctxt->ops;
  1832. struct desc_struct cs, ss;
  1833. u64 msr_data;
  1834. u16 cs_sel, ss_sel;
  1835. u64 efer = 0;
  1836. /* syscall is not available in real mode */
  1837. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1838. ctxt->mode == X86EMUL_MODE_VM86)
  1839. return emulate_ud(ctxt);
  1840. if (!(em_syscall_is_enabled(ctxt)))
  1841. return emulate_ud(ctxt);
  1842. ops->get_msr(ctxt, MSR_EFER, &efer);
  1843. setup_syscalls_segments(ctxt, &cs, &ss);
  1844. if (!(efer & EFER_SCE))
  1845. return emulate_ud(ctxt);
  1846. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1847. msr_data >>= 32;
  1848. cs_sel = (u16)(msr_data & 0xfffc);
  1849. ss_sel = (u16)(msr_data + 8);
  1850. if (efer & EFER_LMA) {
  1851. cs.d = 0;
  1852. cs.l = 1;
  1853. }
  1854. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1855. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1856. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1857. if (efer & EFER_LMA) {
  1858. #ifdef CONFIG_X86_64
  1859. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1860. ops->get_msr(ctxt,
  1861. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1862. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1863. ctxt->_eip = msr_data;
  1864. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1865. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1866. #endif
  1867. } else {
  1868. /* legacy mode */
  1869. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1870. ctxt->_eip = (u32)msr_data;
  1871. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1872. }
  1873. return X86EMUL_CONTINUE;
  1874. }
  1875. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1876. {
  1877. struct x86_emulate_ops *ops = ctxt->ops;
  1878. struct desc_struct cs, ss;
  1879. u64 msr_data;
  1880. u16 cs_sel, ss_sel;
  1881. u64 efer = 0;
  1882. ops->get_msr(ctxt, MSR_EFER, &efer);
  1883. /* inject #GP if in real mode */
  1884. if (ctxt->mode == X86EMUL_MODE_REAL)
  1885. return emulate_gp(ctxt, 0);
  1886. /*
  1887. * Not recognized on AMD in compat mode (but is recognized in legacy
  1888. * mode).
  1889. */
  1890. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1891. && !vendor_intel(ctxt))
  1892. return emulate_ud(ctxt);
  1893. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1894. * Therefore, we inject an #UD.
  1895. */
  1896. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1897. return emulate_ud(ctxt);
  1898. setup_syscalls_segments(ctxt, &cs, &ss);
  1899. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1900. switch (ctxt->mode) {
  1901. case X86EMUL_MODE_PROT32:
  1902. if ((msr_data & 0xfffc) == 0x0)
  1903. return emulate_gp(ctxt, 0);
  1904. break;
  1905. case X86EMUL_MODE_PROT64:
  1906. if (msr_data == 0x0)
  1907. return emulate_gp(ctxt, 0);
  1908. break;
  1909. }
  1910. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1911. cs_sel = (u16)msr_data;
  1912. cs_sel &= ~SELECTOR_RPL_MASK;
  1913. ss_sel = cs_sel + 8;
  1914. ss_sel &= ~SELECTOR_RPL_MASK;
  1915. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1916. cs.d = 0;
  1917. cs.l = 1;
  1918. }
  1919. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1920. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1921. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1922. ctxt->_eip = msr_data;
  1923. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1924. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1925. return X86EMUL_CONTINUE;
  1926. }
  1927. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1928. {
  1929. struct x86_emulate_ops *ops = ctxt->ops;
  1930. struct desc_struct cs, ss;
  1931. u64 msr_data;
  1932. int usermode;
  1933. u16 cs_sel = 0, ss_sel = 0;
  1934. /* inject #GP if in real mode or Virtual 8086 mode */
  1935. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1936. ctxt->mode == X86EMUL_MODE_VM86)
  1937. return emulate_gp(ctxt, 0);
  1938. setup_syscalls_segments(ctxt, &cs, &ss);
  1939. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1940. usermode = X86EMUL_MODE_PROT64;
  1941. else
  1942. usermode = X86EMUL_MODE_PROT32;
  1943. cs.dpl = 3;
  1944. ss.dpl = 3;
  1945. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1946. switch (usermode) {
  1947. case X86EMUL_MODE_PROT32:
  1948. cs_sel = (u16)(msr_data + 16);
  1949. if ((msr_data & 0xfffc) == 0x0)
  1950. return emulate_gp(ctxt, 0);
  1951. ss_sel = (u16)(msr_data + 24);
  1952. break;
  1953. case X86EMUL_MODE_PROT64:
  1954. cs_sel = (u16)(msr_data + 32);
  1955. if (msr_data == 0x0)
  1956. return emulate_gp(ctxt, 0);
  1957. ss_sel = cs_sel + 8;
  1958. cs.d = 0;
  1959. cs.l = 1;
  1960. break;
  1961. }
  1962. cs_sel |= SELECTOR_RPL_MASK;
  1963. ss_sel |= SELECTOR_RPL_MASK;
  1964. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1965. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1966. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1967. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1968. return X86EMUL_CONTINUE;
  1969. }
  1970. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1971. {
  1972. int iopl;
  1973. if (ctxt->mode == X86EMUL_MODE_REAL)
  1974. return false;
  1975. if (ctxt->mode == X86EMUL_MODE_VM86)
  1976. return true;
  1977. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1978. return ctxt->ops->cpl(ctxt) > iopl;
  1979. }
  1980. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1981. u16 port, u16 len)
  1982. {
  1983. struct x86_emulate_ops *ops = ctxt->ops;
  1984. struct desc_struct tr_seg;
  1985. u32 base3;
  1986. int r;
  1987. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1988. unsigned mask = (1 << len) - 1;
  1989. unsigned long base;
  1990. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1991. if (!tr_seg.p)
  1992. return false;
  1993. if (desc_limit_scaled(&tr_seg) < 103)
  1994. return false;
  1995. base = get_desc_base(&tr_seg);
  1996. #ifdef CONFIG_X86_64
  1997. base |= ((u64)base3) << 32;
  1998. #endif
  1999. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2000. if (r != X86EMUL_CONTINUE)
  2001. return false;
  2002. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2003. return false;
  2004. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2005. if (r != X86EMUL_CONTINUE)
  2006. return false;
  2007. if ((perm >> bit_idx) & mask)
  2008. return false;
  2009. return true;
  2010. }
  2011. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2012. u16 port, u16 len)
  2013. {
  2014. if (ctxt->perm_ok)
  2015. return true;
  2016. if (emulator_bad_iopl(ctxt))
  2017. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2018. return false;
  2019. ctxt->perm_ok = true;
  2020. return true;
  2021. }
  2022. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2023. struct tss_segment_16 *tss)
  2024. {
  2025. tss->ip = ctxt->_eip;
  2026. tss->flag = ctxt->eflags;
  2027. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  2028. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  2029. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  2030. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  2031. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  2032. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  2033. tss->si = ctxt->regs[VCPU_REGS_RSI];
  2034. tss->di = ctxt->regs[VCPU_REGS_RDI];
  2035. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2036. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2037. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2038. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2039. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2040. }
  2041. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2042. struct tss_segment_16 *tss)
  2043. {
  2044. int ret;
  2045. ctxt->_eip = tss->ip;
  2046. ctxt->eflags = tss->flag | 2;
  2047. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  2048. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  2049. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  2050. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  2051. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  2052. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  2053. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  2054. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  2055. /*
  2056. * SDM says that segment selectors are loaded before segment
  2057. * descriptors
  2058. */
  2059. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2060. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2061. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2062. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2063. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2064. /*
  2065. * Now load segment descriptors. If fault happenes at this stage
  2066. * it is handled in a context of new task
  2067. */
  2068. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2069. if (ret != X86EMUL_CONTINUE)
  2070. return ret;
  2071. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2072. if (ret != X86EMUL_CONTINUE)
  2073. return ret;
  2074. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2075. if (ret != X86EMUL_CONTINUE)
  2076. return ret;
  2077. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2078. if (ret != X86EMUL_CONTINUE)
  2079. return ret;
  2080. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2081. if (ret != X86EMUL_CONTINUE)
  2082. return ret;
  2083. return X86EMUL_CONTINUE;
  2084. }
  2085. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2086. u16 tss_selector, u16 old_tss_sel,
  2087. ulong old_tss_base, struct desc_struct *new_desc)
  2088. {
  2089. struct x86_emulate_ops *ops = ctxt->ops;
  2090. struct tss_segment_16 tss_seg;
  2091. int ret;
  2092. u32 new_tss_base = get_desc_base(new_desc);
  2093. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2094. &ctxt->exception);
  2095. if (ret != X86EMUL_CONTINUE)
  2096. /* FIXME: need to provide precise fault address */
  2097. return ret;
  2098. save_state_to_tss16(ctxt, &tss_seg);
  2099. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2100. &ctxt->exception);
  2101. if (ret != X86EMUL_CONTINUE)
  2102. /* FIXME: need to provide precise fault address */
  2103. return ret;
  2104. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2105. &ctxt->exception);
  2106. if (ret != X86EMUL_CONTINUE)
  2107. /* FIXME: need to provide precise fault address */
  2108. return ret;
  2109. if (old_tss_sel != 0xffff) {
  2110. tss_seg.prev_task_link = old_tss_sel;
  2111. ret = ops->write_std(ctxt, new_tss_base,
  2112. &tss_seg.prev_task_link,
  2113. sizeof tss_seg.prev_task_link,
  2114. &ctxt->exception);
  2115. if (ret != X86EMUL_CONTINUE)
  2116. /* FIXME: need to provide precise fault address */
  2117. return ret;
  2118. }
  2119. return load_state_from_tss16(ctxt, &tss_seg);
  2120. }
  2121. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2122. struct tss_segment_32 *tss)
  2123. {
  2124. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2125. tss->eip = ctxt->_eip;
  2126. tss->eflags = ctxt->eflags;
  2127. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  2128. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  2129. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  2130. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  2131. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  2132. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  2133. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  2134. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  2135. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2136. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2137. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2138. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2139. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2140. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2141. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2142. }
  2143. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2144. struct tss_segment_32 *tss)
  2145. {
  2146. int ret;
  2147. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2148. return emulate_gp(ctxt, 0);
  2149. ctxt->_eip = tss->eip;
  2150. ctxt->eflags = tss->eflags | 2;
  2151. /* General purpose registers */
  2152. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  2153. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  2154. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  2155. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  2156. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  2157. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  2158. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  2159. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  2160. /*
  2161. * SDM says that segment selectors are loaded before segment
  2162. * descriptors
  2163. */
  2164. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2165. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2166. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2167. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2168. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2169. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2170. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2171. /*
  2172. * If we're switching between Protected Mode and VM86, we need to make
  2173. * sure to update the mode before loading the segment descriptors so
  2174. * that the selectors are interpreted correctly.
  2175. *
  2176. * Need to get rflags to the vcpu struct immediately because it
  2177. * influences the CPL which is checked at least when loading the segment
  2178. * descriptors and when pushing an error code to the new kernel stack.
  2179. *
  2180. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2181. */
  2182. if (ctxt->eflags & X86_EFLAGS_VM)
  2183. ctxt->mode = X86EMUL_MODE_VM86;
  2184. else
  2185. ctxt->mode = X86EMUL_MODE_PROT32;
  2186. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2187. /*
  2188. * Now load segment descriptors. If fault happenes at this stage
  2189. * it is handled in a context of new task
  2190. */
  2191. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2192. if (ret != X86EMUL_CONTINUE)
  2193. return ret;
  2194. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2195. if (ret != X86EMUL_CONTINUE)
  2196. return ret;
  2197. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2198. if (ret != X86EMUL_CONTINUE)
  2199. return ret;
  2200. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2201. if (ret != X86EMUL_CONTINUE)
  2202. return ret;
  2203. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2204. if (ret != X86EMUL_CONTINUE)
  2205. return ret;
  2206. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2207. if (ret != X86EMUL_CONTINUE)
  2208. return ret;
  2209. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2210. if (ret != X86EMUL_CONTINUE)
  2211. return ret;
  2212. return X86EMUL_CONTINUE;
  2213. }
  2214. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2215. u16 tss_selector, u16 old_tss_sel,
  2216. ulong old_tss_base, struct desc_struct *new_desc)
  2217. {
  2218. struct x86_emulate_ops *ops = ctxt->ops;
  2219. struct tss_segment_32 tss_seg;
  2220. int ret;
  2221. u32 new_tss_base = get_desc_base(new_desc);
  2222. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2223. &ctxt->exception);
  2224. if (ret != X86EMUL_CONTINUE)
  2225. /* FIXME: need to provide precise fault address */
  2226. return ret;
  2227. save_state_to_tss32(ctxt, &tss_seg);
  2228. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2229. &ctxt->exception);
  2230. if (ret != X86EMUL_CONTINUE)
  2231. /* FIXME: need to provide precise fault address */
  2232. return ret;
  2233. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2234. &ctxt->exception);
  2235. if (ret != X86EMUL_CONTINUE)
  2236. /* FIXME: need to provide precise fault address */
  2237. return ret;
  2238. if (old_tss_sel != 0xffff) {
  2239. tss_seg.prev_task_link = old_tss_sel;
  2240. ret = ops->write_std(ctxt, new_tss_base,
  2241. &tss_seg.prev_task_link,
  2242. sizeof tss_seg.prev_task_link,
  2243. &ctxt->exception);
  2244. if (ret != X86EMUL_CONTINUE)
  2245. /* FIXME: need to provide precise fault address */
  2246. return ret;
  2247. }
  2248. return load_state_from_tss32(ctxt, &tss_seg);
  2249. }
  2250. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2251. u16 tss_selector, int idt_index, int reason,
  2252. bool has_error_code, u32 error_code)
  2253. {
  2254. struct x86_emulate_ops *ops = ctxt->ops;
  2255. struct desc_struct curr_tss_desc, next_tss_desc;
  2256. int ret;
  2257. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2258. ulong old_tss_base =
  2259. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2260. u32 desc_limit;
  2261. /* FIXME: old_tss_base == ~0 ? */
  2262. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2263. if (ret != X86EMUL_CONTINUE)
  2264. return ret;
  2265. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2266. if (ret != X86EMUL_CONTINUE)
  2267. return ret;
  2268. /* FIXME: check that next_tss_desc is tss */
  2269. /*
  2270. * Check privileges. The three cases are task switch caused by...
  2271. *
  2272. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2273. * 2. Exception/IRQ/iret: No check is performed
  2274. * 3. jmp/call to TSS: Check agains DPL of the TSS
  2275. */
  2276. if (reason == TASK_SWITCH_GATE) {
  2277. if (idt_index != -1) {
  2278. /* Software interrupts */
  2279. struct desc_struct task_gate_desc;
  2280. int dpl;
  2281. ret = read_interrupt_descriptor(ctxt, idt_index,
  2282. &task_gate_desc);
  2283. if (ret != X86EMUL_CONTINUE)
  2284. return ret;
  2285. dpl = task_gate_desc.dpl;
  2286. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2287. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2288. }
  2289. } else if (reason != TASK_SWITCH_IRET) {
  2290. int dpl = next_tss_desc.dpl;
  2291. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2292. return emulate_gp(ctxt, tss_selector);
  2293. }
  2294. desc_limit = desc_limit_scaled(&next_tss_desc);
  2295. if (!next_tss_desc.p ||
  2296. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2297. desc_limit < 0x2b)) {
  2298. emulate_ts(ctxt, tss_selector & 0xfffc);
  2299. return X86EMUL_PROPAGATE_FAULT;
  2300. }
  2301. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2302. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2303. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2304. }
  2305. if (reason == TASK_SWITCH_IRET)
  2306. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2307. /* set back link to prev task only if NT bit is set in eflags
  2308. note that old_tss_sel is not used afetr this point */
  2309. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2310. old_tss_sel = 0xffff;
  2311. if (next_tss_desc.type & 8)
  2312. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2313. old_tss_base, &next_tss_desc);
  2314. else
  2315. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2316. old_tss_base, &next_tss_desc);
  2317. if (ret != X86EMUL_CONTINUE)
  2318. return ret;
  2319. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2320. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2321. if (reason != TASK_SWITCH_IRET) {
  2322. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2323. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2324. }
  2325. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2326. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2327. if (has_error_code) {
  2328. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2329. ctxt->lock_prefix = 0;
  2330. ctxt->src.val = (unsigned long) error_code;
  2331. ret = em_push(ctxt);
  2332. }
  2333. return ret;
  2334. }
  2335. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2336. u16 tss_selector, int idt_index, int reason,
  2337. bool has_error_code, u32 error_code)
  2338. {
  2339. int rc;
  2340. ctxt->_eip = ctxt->eip;
  2341. ctxt->dst.type = OP_NONE;
  2342. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2343. has_error_code, error_code);
  2344. if (rc == X86EMUL_CONTINUE)
  2345. ctxt->eip = ctxt->_eip;
  2346. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2347. }
  2348. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2349. int reg, struct operand *op)
  2350. {
  2351. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2352. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2353. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2354. op->addr.mem.seg = seg;
  2355. }
  2356. static int em_das(struct x86_emulate_ctxt *ctxt)
  2357. {
  2358. u8 al, old_al;
  2359. bool af, cf, old_cf;
  2360. cf = ctxt->eflags & X86_EFLAGS_CF;
  2361. al = ctxt->dst.val;
  2362. old_al = al;
  2363. old_cf = cf;
  2364. cf = false;
  2365. af = ctxt->eflags & X86_EFLAGS_AF;
  2366. if ((al & 0x0f) > 9 || af) {
  2367. al -= 6;
  2368. cf = old_cf | (al >= 250);
  2369. af = true;
  2370. } else {
  2371. af = false;
  2372. }
  2373. if (old_al > 0x99 || old_cf) {
  2374. al -= 0x60;
  2375. cf = true;
  2376. }
  2377. ctxt->dst.val = al;
  2378. /* Set PF, ZF, SF */
  2379. ctxt->src.type = OP_IMM;
  2380. ctxt->src.val = 0;
  2381. ctxt->src.bytes = 1;
  2382. emulate_2op_SrcV(ctxt, "or");
  2383. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2384. if (cf)
  2385. ctxt->eflags |= X86_EFLAGS_CF;
  2386. if (af)
  2387. ctxt->eflags |= X86_EFLAGS_AF;
  2388. return X86EMUL_CONTINUE;
  2389. }
  2390. static int em_call(struct x86_emulate_ctxt *ctxt)
  2391. {
  2392. long rel = ctxt->src.val;
  2393. ctxt->src.val = (unsigned long)ctxt->_eip;
  2394. jmp_rel(ctxt, rel);
  2395. return em_push(ctxt);
  2396. }
  2397. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2398. {
  2399. u16 sel, old_cs;
  2400. ulong old_eip;
  2401. int rc;
  2402. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2403. old_eip = ctxt->_eip;
  2404. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2405. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2406. return X86EMUL_CONTINUE;
  2407. ctxt->_eip = 0;
  2408. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2409. ctxt->src.val = old_cs;
  2410. rc = em_push(ctxt);
  2411. if (rc != X86EMUL_CONTINUE)
  2412. return rc;
  2413. ctxt->src.val = old_eip;
  2414. return em_push(ctxt);
  2415. }
  2416. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2417. {
  2418. int rc;
  2419. ctxt->dst.type = OP_REG;
  2420. ctxt->dst.addr.reg = &ctxt->_eip;
  2421. ctxt->dst.bytes = ctxt->op_bytes;
  2422. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2423. if (rc != X86EMUL_CONTINUE)
  2424. return rc;
  2425. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2426. return X86EMUL_CONTINUE;
  2427. }
  2428. static int em_add(struct x86_emulate_ctxt *ctxt)
  2429. {
  2430. emulate_2op_SrcV(ctxt, "add");
  2431. return X86EMUL_CONTINUE;
  2432. }
  2433. static int em_or(struct x86_emulate_ctxt *ctxt)
  2434. {
  2435. emulate_2op_SrcV(ctxt, "or");
  2436. return X86EMUL_CONTINUE;
  2437. }
  2438. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2439. {
  2440. emulate_2op_SrcV(ctxt, "adc");
  2441. return X86EMUL_CONTINUE;
  2442. }
  2443. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2444. {
  2445. emulate_2op_SrcV(ctxt, "sbb");
  2446. return X86EMUL_CONTINUE;
  2447. }
  2448. static int em_and(struct x86_emulate_ctxt *ctxt)
  2449. {
  2450. emulate_2op_SrcV(ctxt, "and");
  2451. return X86EMUL_CONTINUE;
  2452. }
  2453. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2454. {
  2455. emulate_2op_SrcV(ctxt, "sub");
  2456. return X86EMUL_CONTINUE;
  2457. }
  2458. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2459. {
  2460. emulate_2op_SrcV(ctxt, "xor");
  2461. return X86EMUL_CONTINUE;
  2462. }
  2463. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2464. {
  2465. emulate_2op_SrcV(ctxt, "cmp");
  2466. /* Disable writeback. */
  2467. ctxt->dst.type = OP_NONE;
  2468. return X86EMUL_CONTINUE;
  2469. }
  2470. static int em_test(struct x86_emulate_ctxt *ctxt)
  2471. {
  2472. emulate_2op_SrcV(ctxt, "test");
  2473. /* Disable writeback. */
  2474. ctxt->dst.type = OP_NONE;
  2475. return X86EMUL_CONTINUE;
  2476. }
  2477. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2478. {
  2479. /* Write back the register source. */
  2480. ctxt->src.val = ctxt->dst.val;
  2481. write_register_operand(&ctxt->src);
  2482. /* Write back the memory destination with implicit LOCK prefix. */
  2483. ctxt->dst.val = ctxt->src.orig_val;
  2484. ctxt->lock_prefix = 1;
  2485. return X86EMUL_CONTINUE;
  2486. }
  2487. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2488. {
  2489. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2490. return X86EMUL_CONTINUE;
  2491. }
  2492. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2493. {
  2494. ctxt->dst.val = ctxt->src2.val;
  2495. return em_imul(ctxt);
  2496. }
  2497. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2498. {
  2499. ctxt->dst.type = OP_REG;
  2500. ctxt->dst.bytes = ctxt->src.bytes;
  2501. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2502. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2503. return X86EMUL_CONTINUE;
  2504. }
  2505. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2506. {
  2507. u64 tsc = 0;
  2508. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2509. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2510. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2511. return X86EMUL_CONTINUE;
  2512. }
  2513. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2514. {
  2515. u64 pmc;
  2516. if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
  2517. return emulate_gp(ctxt, 0);
  2518. ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
  2519. ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
  2520. return X86EMUL_CONTINUE;
  2521. }
  2522. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2523. {
  2524. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2525. return X86EMUL_CONTINUE;
  2526. }
  2527. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2528. {
  2529. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2530. return emulate_gp(ctxt, 0);
  2531. /* Disable writeback. */
  2532. ctxt->dst.type = OP_NONE;
  2533. return X86EMUL_CONTINUE;
  2534. }
  2535. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2536. {
  2537. unsigned long val;
  2538. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2539. val = ctxt->src.val & ~0ULL;
  2540. else
  2541. val = ctxt->src.val & ~0U;
  2542. /* #UD condition is already handled. */
  2543. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2544. return emulate_gp(ctxt, 0);
  2545. /* Disable writeback. */
  2546. ctxt->dst.type = OP_NONE;
  2547. return X86EMUL_CONTINUE;
  2548. }
  2549. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2550. {
  2551. u64 msr_data;
  2552. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2553. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2554. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2555. return emulate_gp(ctxt, 0);
  2556. return X86EMUL_CONTINUE;
  2557. }
  2558. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2559. {
  2560. u64 msr_data;
  2561. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2562. return emulate_gp(ctxt, 0);
  2563. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2564. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2565. return X86EMUL_CONTINUE;
  2566. }
  2567. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2568. {
  2569. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2570. return emulate_ud(ctxt);
  2571. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2572. return X86EMUL_CONTINUE;
  2573. }
  2574. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2575. {
  2576. u16 sel = ctxt->src.val;
  2577. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2578. return emulate_ud(ctxt);
  2579. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2580. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2581. /* Disable writeback. */
  2582. ctxt->dst.type = OP_NONE;
  2583. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2584. }
  2585. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2586. {
  2587. int rc;
  2588. ulong linear;
  2589. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2590. if (rc == X86EMUL_CONTINUE)
  2591. ctxt->ops->invlpg(ctxt, linear);
  2592. /* Disable writeback. */
  2593. ctxt->dst.type = OP_NONE;
  2594. return X86EMUL_CONTINUE;
  2595. }
  2596. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2597. {
  2598. ulong cr0;
  2599. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2600. cr0 &= ~X86_CR0_TS;
  2601. ctxt->ops->set_cr(ctxt, 0, cr0);
  2602. return X86EMUL_CONTINUE;
  2603. }
  2604. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2605. {
  2606. int rc;
  2607. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2608. return X86EMUL_UNHANDLEABLE;
  2609. rc = ctxt->ops->fix_hypercall(ctxt);
  2610. if (rc != X86EMUL_CONTINUE)
  2611. return rc;
  2612. /* Let the processor re-execute the fixed hypercall */
  2613. ctxt->_eip = ctxt->eip;
  2614. /* Disable writeback. */
  2615. ctxt->dst.type = OP_NONE;
  2616. return X86EMUL_CONTINUE;
  2617. }
  2618. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2619. {
  2620. struct desc_ptr desc_ptr;
  2621. int rc;
  2622. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2623. ctxt->op_bytes = 8;
  2624. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2625. &desc_ptr.size, &desc_ptr.address,
  2626. ctxt->op_bytes);
  2627. if (rc != X86EMUL_CONTINUE)
  2628. return rc;
  2629. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2630. /* Disable writeback. */
  2631. ctxt->dst.type = OP_NONE;
  2632. return X86EMUL_CONTINUE;
  2633. }
  2634. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2635. {
  2636. int rc;
  2637. rc = ctxt->ops->fix_hypercall(ctxt);
  2638. /* Disable writeback. */
  2639. ctxt->dst.type = OP_NONE;
  2640. return rc;
  2641. }
  2642. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2643. {
  2644. struct desc_ptr desc_ptr;
  2645. int rc;
  2646. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2647. ctxt->op_bytes = 8;
  2648. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2649. &desc_ptr.size, &desc_ptr.address,
  2650. ctxt->op_bytes);
  2651. if (rc != X86EMUL_CONTINUE)
  2652. return rc;
  2653. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2654. /* Disable writeback. */
  2655. ctxt->dst.type = OP_NONE;
  2656. return X86EMUL_CONTINUE;
  2657. }
  2658. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2659. {
  2660. ctxt->dst.bytes = 2;
  2661. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2662. return X86EMUL_CONTINUE;
  2663. }
  2664. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2665. {
  2666. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2667. | (ctxt->src.val & 0x0f));
  2668. ctxt->dst.type = OP_NONE;
  2669. return X86EMUL_CONTINUE;
  2670. }
  2671. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2672. {
  2673. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2674. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2675. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2676. jmp_rel(ctxt, ctxt->src.val);
  2677. return X86EMUL_CONTINUE;
  2678. }
  2679. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2680. {
  2681. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2682. jmp_rel(ctxt, ctxt->src.val);
  2683. return X86EMUL_CONTINUE;
  2684. }
  2685. static int em_in(struct x86_emulate_ctxt *ctxt)
  2686. {
  2687. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2688. &ctxt->dst.val))
  2689. return X86EMUL_IO_NEEDED;
  2690. return X86EMUL_CONTINUE;
  2691. }
  2692. static int em_out(struct x86_emulate_ctxt *ctxt)
  2693. {
  2694. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2695. &ctxt->src.val, 1);
  2696. /* Disable writeback. */
  2697. ctxt->dst.type = OP_NONE;
  2698. return X86EMUL_CONTINUE;
  2699. }
  2700. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2701. {
  2702. if (emulator_bad_iopl(ctxt))
  2703. return emulate_gp(ctxt, 0);
  2704. ctxt->eflags &= ~X86_EFLAGS_IF;
  2705. return X86EMUL_CONTINUE;
  2706. }
  2707. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2708. {
  2709. if (emulator_bad_iopl(ctxt))
  2710. return emulate_gp(ctxt, 0);
  2711. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2712. ctxt->eflags |= X86_EFLAGS_IF;
  2713. return X86EMUL_CONTINUE;
  2714. }
  2715. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2716. {
  2717. /* Disable writeback. */
  2718. ctxt->dst.type = OP_NONE;
  2719. /* only subword offset */
  2720. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2721. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2722. return X86EMUL_CONTINUE;
  2723. }
  2724. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2725. {
  2726. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2727. return X86EMUL_CONTINUE;
  2728. }
  2729. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2730. {
  2731. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2732. return X86EMUL_CONTINUE;
  2733. }
  2734. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2735. {
  2736. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2737. return X86EMUL_CONTINUE;
  2738. }
  2739. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2740. {
  2741. emulate_2op_SrcV_nobyte(ctxt, "bsf");
  2742. return X86EMUL_CONTINUE;
  2743. }
  2744. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2745. {
  2746. emulate_2op_SrcV_nobyte(ctxt, "bsr");
  2747. return X86EMUL_CONTINUE;
  2748. }
  2749. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2750. {
  2751. u32 eax, ebx, ecx, edx;
  2752. eax = ctxt->regs[VCPU_REGS_RAX];
  2753. ecx = ctxt->regs[VCPU_REGS_RCX];
  2754. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2755. ctxt->regs[VCPU_REGS_RAX] = eax;
  2756. ctxt->regs[VCPU_REGS_RBX] = ebx;
  2757. ctxt->regs[VCPU_REGS_RCX] = ecx;
  2758. ctxt->regs[VCPU_REGS_RDX] = edx;
  2759. return X86EMUL_CONTINUE;
  2760. }
  2761. static bool valid_cr(int nr)
  2762. {
  2763. switch (nr) {
  2764. case 0:
  2765. case 2 ... 4:
  2766. case 8:
  2767. return true;
  2768. default:
  2769. return false;
  2770. }
  2771. }
  2772. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2773. {
  2774. if (!valid_cr(ctxt->modrm_reg))
  2775. return emulate_ud(ctxt);
  2776. return X86EMUL_CONTINUE;
  2777. }
  2778. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2779. {
  2780. u64 new_val = ctxt->src.val64;
  2781. int cr = ctxt->modrm_reg;
  2782. u64 efer = 0;
  2783. static u64 cr_reserved_bits[] = {
  2784. 0xffffffff00000000ULL,
  2785. 0, 0, 0, /* CR3 checked later */
  2786. CR4_RESERVED_BITS,
  2787. 0, 0, 0,
  2788. CR8_RESERVED_BITS,
  2789. };
  2790. if (!valid_cr(cr))
  2791. return emulate_ud(ctxt);
  2792. if (new_val & cr_reserved_bits[cr])
  2793. return emulate_gp(ctxt, 0);
  2794. switch (cr) {
  2795. case 0: {
  2796. u64 cr4;
  2797. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2798. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2799. return emulate_gp(ctxt, 0);
  2800. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2801. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2802. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2803. !(cr4 & X86_CR4_PAE))
  2804. return emulate_gp(ctxt, 0);
  2805. break;
  2806. }
  2807. case 3: {
  2808. u64 rsvd = 0;
  2809. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2810. if (efer & EFER_LMA)
  2811. rsvd = CR3_L_MODE_RESERVED_BITS;
  2812. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2813. rsvd = CR3_PAE_RESERVED_BITS;
  2814. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2815. rsvd = CR3_NONPAE_RESERVED_BITS;
  2816. if (new_val & rsvd)
  2817. return emulate_gp(ctxt, 0);
  2818. break;
  2819. }
  2820. case 4: {
  2821. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2822. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2823. return emulate_gp(ctxt, 0);
  2824. break;
  2825. }
  2826. }
  2827. return X86EMUL_CONTINUE;
  2828. }
  2829. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2830. {
  2831. unsigned long dr7;
  2832. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2833. /* Check if DR7.Global_Enable is set */
  2834. return dr7 & (1 << 13);
  2835. }
  2836. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2837. {
  2838. int dr = ctxt->modrm_reg;
  2839. u64 cr4;
  2840. if (dr > 7)
  2841. return emulate_ud(ctxt);
  2842. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2843. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2844. return emulate_ud(ctxt);
  2845. if (check_dr7_gd(ctxt))
  2846. return emulate_db(ctxt);
  2847. return X86EMUL_CONTINUE;
  2848. }
  2849. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2850. {
  2851. u64 new_val = ctxt->src.val64;
  2852. int dr = ctxt->modrm_reg;
  2853. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2854. return emulate_gp(ctxt, 0);
  2855. return check_dr_read(ctxt);
  2856. }
  2857. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2858. {
  2859. u64 efer;
  2860. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2861. if (!(efer & EFER_SVME))
  2862. return emulate_ud(ctxt);
  2863. return X86EMUL_CONTINUE;
  2864. }
  2865. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2866. {
  2867. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2868. /* Valid physical address? */
  2869. if (rax & 0xffff000000000000ULL)
  2870. return emulate_gp(ctxt, 0);
  2871. return check_svme(ctxt);
  2872. }
  2873. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2874. {
  2875. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2876. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2877. return emulate_ud(ctxt);
  2878. return X86EMUL_CONTINUE;
  2879. }
  2880. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2881. {
  2882. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2883. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2884. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2885. (rcx > 3))
  2886. return emulate_gp(ctxt, 0);
  2887. return X86EMUL_CONTINUE;
  2888. }
  2889. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2890. {
  2891. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2892. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2893. return emulate_gp(ctxt, 0);
  2894. return X86EMUL_CONTINUE;
  2895. }
  2896. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2897. {
  2898. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2899. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2900. return emulate_gp(ctxt, 0);
  2901. return X86EMUL_CONTINUE;
  2902. }
  2903. #define D(_y) { .flags = (_y) }
  2904. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2905. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2906. .check_perm = (_p) }
  2907. #define N D(0)
  2908. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2909. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  2910. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  2911. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2912. #define II(_f, _e, _i) \
  2913. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2914. #define IIP(_f, _e, _i, _p) \
  2915. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2916. .check_perm = (_p) }
  2917. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2918. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2919. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2920. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2921. #define I2bvIP(_f, _e, _i, _p) \
  2922. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  2923. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2924. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2925. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2926. static struct opcode group7_rm1[] = {
  2927. DI(SrcNone | Priv, monitor),
  2928. DI(SrcNone | Priv, mwait),
  2929. N, N, N, N, N, N,
  2930. };
  2931. static struct opcode group7_rm3[] = {
  2932. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  2933. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2934. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  2935. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  2936. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  2937. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  2938. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  2939. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  2940. };
  2941. static struct opcode group7_rm7[] = {
  2942. N,
  2943. DIP(SrcNone, rdtscp, check_rdtsc),
  2944. N, N, N, N, N, N,
  2945. };
  2946. static struct opcode group1[] = {
  2947. I(Lock, em_add),
  2948. I(Lock | PageTable, em_or),
  2949. I(Lock, em_adc),
  2950. I(Lock, em_sbb),
  2951. I(Lock | PageTable, em_and),
  2952. I(Lock, em_sub),
  2953. I(Lock, em_xor),
  2954. I(0, em_cmp),
  2955. };
  2956. static struct opcode group1A[] = {
  2957. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  2958. };
  2959. static struct opcode group3[] = {
  2960. I(DstMem | SrcImm, em_test),
  2961. I(DstMem | SrcImm, em_test),
  2962. I(DstMem | SrcNone | Lock, em_not),
  2963. I(DstMem | SrcNone | Lock, em_neg),
  2964. I(SrcMem, em_mul_ex),
  2965. I(SrcMem, em_imul_ex),
  2966. I(SrcMem, em_div_ex),
  2967. I(SrcMem, em_idiv_ex),
  2968. };
  2969. static struct opcode group4[] = {
  2970. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  2971. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  2972. N, N, N, N, N, N,
  2973. };
  2974. static struct opcode group5[] = {
  2975. I(DstMem | SrcNone | Lock, em_grp45),
  2976. I(DstMem | SrcNone | Lock, em_grp45),
  2977. I(SrcMem | Stack, em_grp45),
  2978. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  2979. I(SrcMem | Stack, em_grp45),
  2980. I(SrcMemFAddr | ImplicitOps, em_grp45),
  2981. I(SrcMem | Stack, em_grp45), N,
  2982. };
  2983. static struct opcode group6[] = {
  2984. DI(Prot, sldt),
  2985. DI(Prot, str),
  2986. DI(Prot | Priv, lldt),
  2987. DI(Prot | Priv, ltr),
  2988. N, N, N, N,
  2989. };
  2990. static struct group_dual group7 = { {
  2991. DI(Mov | DstMem | Priv, sgdt),
  2992. DI(Mov | DstMem | Priv, sidt),
  2993. II(SrcMem | Priv, em_lgdt, lgdt),
  2994. II(SrcMem | Priv, em_lidt, lidt),
  2995. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  2996. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  2997. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2998. }, {
  2999. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3000. EXT(0, group7_rm1),
  3001. N, EXT(0, group7_rm3),
  3002. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3003. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3004. EXT(0, group7_rm7),
  3005. } };
  3006. static struct opcode group8[] = {
  3007. N, N, N, N,
  3008. I(DstMem | SrcImmByte, em_bt),
  3009. I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3010. I(DstMem | SrcImmByte | Lock, em_btr),
  3011. I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3012. };
  3013. static struct group_dual group9 = { {
  3014. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3015. }, {
  3016. N, N, N, N, N, N, N, N,
  3017. } };
  3018. static struct opcode group11[] = {
  3019. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3020. X7(D(Undefined)),
  3021. };
  3022. static struct gprefix pfx_0f_6f_0f_7f = {
  3023. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3024. };
  3025. static struct gprefix pfx_vmovntpx = {
  3026. I(0, em_mov), N, N, N,
  3027. };
  3028. static struct opcode opcode_table[256] = {
  3029. /* 0x00 - 0x07 */
  3030. I6ALU(Lock, em_add),
  3031. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3032. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3033. /* 0x08 - 0x0F */
  3034. I6ALU(Lock | PageTable, em_or),
  3035. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3036. N,
  3037. /* 0x10 - 0x17 */
  3038. I6ALU(Lock, em_adc),
  3039. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3040. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3041. /* 0x18 - 0x1F */
  3042. I6ALU(Lock, em_sbb),
  3043. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3044. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3045. /* 0x20 - 0x27 */
  3046. I6ALU(Lock | PageTable, em_and), N, N,
  3047. /* 0x28 - 0x2F */
  3048. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3049. /* 0x30 - 0x37 */
  3050. I6ALU(Lock, em_xor), N, N,
  3051. /* 0x38 - 0x3F */
  3052. I6ALU(0, em_cmp), N, N,
  3053. /* 0x40 - 0x4F */
  3054. X16(D(DstReg)),
  3055. /* 0x50 - 0x57 */
  3056. X8(I(SrcReg | Stack, em_push)),
  3057. /* 0x58 - 0x5F */
  3058. X8(I(DstReg | Stack, em_pop)),
  3059. /* 0x60 - 0x67 */
  3060. I(ImplicitOps | Stack | No64, em_pusha),
  3061. I(ImplicitOps | Stack | No64, em_popa),
  3062. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3063. N, N, N, N,
  3064. /* 0x68 - 0x6F */
  3065. I(SrcImm | Mov | Stack, em_push),
  3066. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3067. I(SrcImmByte | Mov | Stack, em_push),
  3068. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3069. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  3070. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3071. /* 0x70 - 0x7F */
  3072. X16(D(SrcImmByte)),
  3073. /* 0x80 - 0x87 */
  3074. G(ByteOp | DstMem | SrcImm, group1),
  3075. G(DstMem | SrcImm, group1),
  3076. G(ByteOp | DstMem | SrcImm | No64, group1),
  3077. G(DstMem | SrcImmByte, group1),
  3078. I2bv(DstMem | SrcReg | ModRM, em_test),
  3079. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3080. /* 0x88 - 0x8F */
  3081. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3082. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3083. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3084. D(ModRM | SrcMem | NoAccess | DstReg),
  3085. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3086. G(0, group1A),
  3087. /* 0x90 - 0x97 */
  3088. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3089. /* 0x98 - 0x9F */
  3090. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3091. I(SrcImmFAddr | No64, em_call_far), N,
  3092. II(ImplicitOps | Stack, em_pushf, pushf),
  3093. II(ImplicitOps | Stack, em_popf, popf), N, N,
  3094. /* 0xA0 - 0xA7 */
  3095. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3096. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3097. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3098. I2bv(SrcSI | DstDI | String, em_cmp),
  3099. /* 0xA8 - 0xAF */
  3100. I2bv(DstAcc | SrcImm, em_test),
  3101. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3102. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3103. I2bv(SrcAcc | DstDI | String, em_cmp),
  3104. /* 0xB0 - 0xB7 */
  3105. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3106. /* 0xB8 - 0xBF */
  3107. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3108. /* 0xC0 - 0xC7 */
  3109. D2bv(DstMem | SrcImmByte | ModRM),
  3110. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3111. I(ImplicitOps | Stack, em_ret),
  3112. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3113. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3114. G(ByteOp, group11), G(0, group11),
  3115. /* 0xC8 - 0xCF */
  3116. N, I(Stack, em_leave), N, I(ImplicitOps | Stack, em_ret_far),
  3117. D(ImplicitOps), DI(SrcImmByte, intn),
  3118. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3119. /* 0xD0 - 0xD7 */
  3120. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3121. N, N, N, N,
  3122. /* 0xD8 - 0xDF */
  3123. N, N, N, N, N, N, N, N,
  3124. /* 0xE0 - 0xE7 */
  3125. X3(I(SrcImmByte, em_loop)),
  3126. I(SrcImmByte, em_jcxz),
  3127. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3128. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3129. /* 0xE8 - 0xEF */
  3130. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3131. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3132. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3133. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3134. /* 0xF0 - 0xF7 */
  3135. N, DI(ImplicitOps, icebp), N, N,
  3136. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3137. G(ByteOp, group3), G(0, group3),
  3138. /* 0xF8 - 0xFF */
  3139. D(ImplicitOps), D(ImplicitOps),
  3140. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3141. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3142. };
  3143. static struct opcode twobyte_table[256] = {
  3144. /* 0x00 - 0x0F */
  3145. G(0, group6), GD(0, &group7), N, N,
  3146. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3147. II(ImplicitOps | Priv, em_clts, clts), N,
  3148. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3149. N, D(ImplicitOps | ModRM), N, N,
  3150. /* 0x10 - 0x1F */
  3151. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3152. /* 0x20 - 0x2F */
  3153. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3154. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3155. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3156. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3157. N, N, N, N,
  3158. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3159. N, N, N, N,
  3160. /* 0x30 - 0x3F */
  3161. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3162. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3163. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3164. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3165. I(ImplicitOps | VendorSpecific, em_sysenter),
  3166. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3167. N, N,
  3168. N, N, N, N, N, N, N, N,
  3169. /* 0x40 - 0x4F */
  3170. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3171. /* 0x50 - 0x5F */
  3172. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3173. /* 0x60 - 0x6F */
  3174. N, N, N, N,
  3175. N, N, N, N,
  3176. N, N, N, N,
  3177. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3178. /* 0x70 - 0x7F */
  3179. N, N, N, N,
  3180. N, N, N, N,
  3181. N, N, N, N,
  3182. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3183. /* 0x80 - 0x8F */
  3184. X16(D(SrcImm)),
  3185. /* 0x90 - 0x9F */
  3186. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3187. /* 0xA0 - 0xA7 */
  3188. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3189. II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3190. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3191. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3192. /* 0xA8 - 0xAF */
  3193. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3194. DI(ImplicitOps, rsm),
  3195. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3196. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3197. D(DstMem | SrcReg | Src2CL | ModRM),
  3198. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3199. /* 0xB0 - 0xB7 */
  3200. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3201. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3202. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3203. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3204. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3205. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3206. /* 0xB8 - 0xBF */
  3207. N, N,
  3208. G(BitOp, group8),
  3209. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3210. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3211. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3212. /* 0xC0 - 0xCF */
  3213. D2bv(DstMem | SrcReg | ModRM | Lock),
  3214. N, D(DstMem | SrcReg | ModRM | Mov),
  3215. N, N, N, GD(0, &group9),
  3216. N, N, N, N, N, N, N, N,
  3217. /* 0xD0 - 0xDF */
  3218. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3219. /* 0xE0 - 0xEF */
  3220. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3221. /* 0xF0 - 0xFF */
  3222. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3223. };
  3224. #undef D
  3225. #undef N
  3226. #undef G
  3227. #undef GD
  3228. #undef I
  3229. #undef GP
  3230. #undef EXT
  3231. #undef D2bv
  3232. #undef D2bvIP
  3233. #undef I2bv
  3234. #undef I2bvIP
  3235. #undef I6ALU
  3236. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3237. {
  3238. unsigned size;
  3239. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3240. if (size == 8)
  3241. size = 4;
  3242. return size;
  3243. }
  3244. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3245. unsigned size, bool sign_extension)
  3246. {
  3247. int rc = X86EMUL_CONTINUE;
  3248. op->type = OP_IMM;
  3249. op->bytes = size;
  3250. op->addr.mem.ea = ctxt->_eip;
  3251. /* NB. Immediates are sign-extended as necessary. */
  3252. switch (op->bytes) {
  3253. case 1:
  3254. op->val = insn_fetch(s8, ctxt);
  3255. break;
  3256. case 2:
  3257. op->val = insn_fetch(s16, ctxt);
  3258. break;
  3259. case 4:
  3260. op->val = insn_fetch(s32, ctxt);
  3261. break;
  3262. }
  3263. if (!sign_extension) {
  3264. switch (op->bytes) {
  3265. case 1:
  3266. op->val &= 0xff;
  3267. break;
  3268. case 2:
  3269. op->val &= 0xffff;
  3270. break;
  3271. case 4:
  3272. op->val &= 0xffffffff;
  3273. break;
  3274. }
  3275. }
  3276. done:
  3277. return rc;
  3278. }
  3279. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3280. unsigned d)
  3281. {
  3282. int rc = X86EMUL_CONTINUE;
  3283. switch (d) {
  3284. case OpReg:
  3285. decode_register_operand(ctxt, op);
  3286. break;
  3287. case OpImmUByte:
  3288. rc = decode_imm(ctxt, op, 1, false);
  3289. break;
  3290. case OpMem:
  3291. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3292. mem_common:
  3293. *op = ctxt->memop;
  3294. ctxt->memopp = op;
  3295. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3296. fetch_bit_operand(ctxt);
  3297. op->orig_val = op->val;
  3298. break;
  3299. case OpMem64:
  3300. ctxt->memop.bytes = 8;
  3301. goto mem_common;
  3302. case OpAcc:
  3303. op->type = OP_REG;
  3304. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3305. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3306. fetch_register_operand(op);
  3307. op->orig_val = op->val;
  3308. break;
  3309. case OpDI:
  3310. op->type = OP_MEM;
  3311. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3312. op->addr.mem.ea =
  3313. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3314. op->addr.mem.seg = VCPU_SREG_ES;
  3315. op->val = 0;
  3316. break;
  3317. case OpDX:
  3318. op->type = OP_REG;
  3319. op->bytes = 2;
  3320. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3321. fetch_register_operand(op);
  3322. break;
  3323. case OpCL:
  3324. op->bytes = 1;
  3325. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3326. break;
  3327. case OpImmByte:
  3328. rc = decode_imm(ctxt, op, 1, true);
  3329. break;
  3330. case OpOne:
  3331. op->bytes = 1;
  3332. op->val = 1;
  3333. break;
  3334. case OpImm:
  3335. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3336. break;
  3337. case OpMem8:
  3338. ctxt->memop.bytes = 1;
  3339. goto mem_common;
  3340. case OpMem16:
  3341. ctxt->memop.bytes = 2;
  3342. goto mem_common;
  3343. case OpMem32:
  3344. ctxt->memop.bytes = 4;
  3345. goto mem_common;
  3346. case OpImmU16:
  3347. rc = decode_imm(ctxt, op, 2, false);
  3348. break;
  3349. case OpImmU:
  3350. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3351. break;
  3352. case OpSI:
  3353. op->type = OP_MEM;
  3354. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3355. op->addr.mem.ea =
  3356. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3357. op->addr.mem.seg = seg_override(ctxt);
  3358. op->val = 0;
  3359. break;
  3360. case OpImmFAddr:
  3361. op->type = OP_IMM;
  3362. op->addr.mem.ea = ctxt->_eip;
  3363. op->bytes = ctxt->op_bytes + 2;
  3364. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3365. break;
  3366. case OpMemFAddr:
  3367. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3368. goto mem_common;
  3369. case OpES:
  3370. op->val = VCPU_SREG_ES;
  3371. break;
  3372. case OpCS:
  3373. op->val = VCPU_SREG_CS;
  3374. break;
  3375. case OpSS:
  3376. op->val = VCPU_SREG_SS;
  3377. break;
  3378. case OpDS:
  3379. op->val = VCPU_SREG_DS;
  3380. break;
  3381. case OpFS:
  3382. op->val = VCPU_SREG_FS;
  3383. break;
  3384. case OpGS:
  3385. op->val = VCPU_SREG_GS;
  3386. break;
  3387. case OpImplicit:
  3388. /* Special instructions do their own operand decoding. */
  3389. default:
  3390. op->type = OP_NONE; /* Disable writeback. */
  3391. break;
  3392. }
  3393. done:
  3394. return rc;
  3395. }
  3396. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3397. {
  3398. int rc = X86EMUL_CONTINUE;
  3399. int mode = ctxt->mode;
  3400. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3401. bool op_prefix = false;
  3402. struct opcode opcode;
  3403. ctxt->memop.type = OP_NONE;
  3404. ctxt->memopp = NULL;
  3405. ctxt->_eip = ctxt->eip;
  3406. ctxt->fetch.start = ctxt->_eip;
  3407. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3408. if (insn_len > 0)
  3409. memcpy(ctxt->fetch.data, insn, insn_len);
  3410. switch (mode) {
  3411. case X86EMUL_MODE_REAL:
  3412. case X86EMUL_MODE_VM86:
  3413. case X86EMUL_MODE_PROT16:
  3414. def_op_bytes = def_ad_bytes = 2;
  3415. break;
  3416. case X86EMUL_MODE_PROT32:
  3417. def_op_bytes = def_ad_bytes = 4;
  3418. break;
  3419. #ifdef CONFIG_X86_64
  3420. case X86EMUL_MODE_PROT64:
  3421. def_op_bytes = 4;
  3422. def_ad_bytes = 8;
  3423. break;
  3424. #endif
  3425. default:
  3426. return EMULATION_FAILED;
  3427. }
  3428. ctxt->op_bytes = def_op_bytes;
  3429. ctxt->ad_bytes = def_ad_bytes;
  3430. /* Legacy prefixes. */
  3431. for (;;) {
  3432. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3433. case 0x66: /* operand-size override */
  3434. op_prefix = true;
  3435. /* switch between 2/4 bytes */
  3436. ctxt->op_bytes = def_op_bytes ^ 6;
  3437. break;
  3438. case 0x67: /* address-size override */
  3439. if (mode == X86EMUL_MODE_PROT64)
  3440. /* switch between 4/8 bytes */
  3441. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3442. else
  3443. /* switch between 2/4 bytes */
  3444. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3445. break;
  3446. case 0x26: /* ES override */
  3447. case 0x2e: /* CS override */
  3448. case 0x36: /* SS override */
  3449. case 0x3e: /* DS override */
  3450. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3451. break;
  3452. case 0x64: /* FS override */
  3453. case 0x65: /* GS override */
  3454. set_seg_override(ctxt, ctxt->b & 7);
  3455. break;
  3456. case 0x40 ... 0x4f: /* REX */
  3457. if (mode != X86EMUL_MODE_PROT64)
  3458. goto done_prefixes;
  3459. ctxt->rex_prefix = ctxt->b;
  3460. continue;
  3461. case 0xf0: /* LOCK */
  3462. ctxt->lock_prefix = 1;
  3463. break;
  3464. case 0xf2: /* REPNE/REPNZ */
  3465. case 0xf3: /* REP/REPE/REPZ */
  3466. ctxt->rep_prefix = ctxt->b;
  3467. break;
  3468. default:
  3469. goto done_prefixes;
  3470. }
  3471. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3472. ctxt->rex_prefix = 0;
  3473. }
  3474. done_prefixes:
  3475. /* REX prefix. */
  3476. if (ctxt->rex_prefix & 8)
  3477. ctxt->op_bytes = 8; /* REX.W */
  3478. /* Opcode byte(s). */
  3479. opcode = opcode_table[ctxt->b];
  3480. /* Two-byte opcode? */
  3481. if (ctxt->b == 0x0f) {
  3482. ctxt->twobyte = 1;
  3483. ctxt->b = insn_fetch(u8, ctxt);
  3484. opcode = twobyte_table[ctxt->b];
  3485. }
  3486. ctxt->d = opcode.flags;
  3487. if (ctxt->d & ModRM)
  3488. ctxt->modrm = insn_fetch(u8, ctxt);
  3489. while (ctxt->d & GroupMask) {
  3490. switch (ctxt->d & GroupMask) {
  3491. case Group:
  3492. goffset = (ctxt->modrm >> 3) & 7;
  3493. opcode = opcode.u.group[goffset];
  3494. break;
  3495. case GroupDual:
  3496. goffset = (ctxt->modrm >> 3) & 7;
  3497. if ((ctxt->modrm >> 6) == 3)
  3498. opcode = opcode.u.gdual->mod3[goffset];
  3499. else
  3500. opcode = opcode.u.gdual->mod012[goffset];
  3501. break;
  3502. case RMExt:
  3503. goffset = ctxt->modrm & 7;
  3504. opcode = opcode.u.group[goffset];
  3505. break;
  3506. case Prefix:
  3507. if (ctxt->rep_prefix && op_prefix)
  3508. return EMULATION_FAILED;
  3509. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3510. switch (simd_prefix) {
  3511. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3512. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3513. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3514. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3515. }
  3516. break;
  3517. default:
  3518. return EMULATION_FAILED;
  3519. }
  3520. ctxt->d &= ~(u64)GroupMask;
  3521. ctxt->d |= opcode.flags;
  3522. }
  3523. ctxt->execute = opcode.u.execute;
  3524. ctxt->check_perm = opcode.check_perm;
  3525. ctxt->intercept = opcode.intercept;
  3526. /* Unrecognised? */
  3527. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3528. return EMULATION_FAILED;
  3529. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3530. return EMULATION_FAILED;
  3531. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3532. ctxt->op_bytes = 8;
  3533. if (ctxt->d & Op3264) {
  3534. if (mode == X86EMUL_MODE_PROT64)
  3535. ctxt->op_bytes = 8;
  3536. else
  3537. ctxt->op_bytes = 4;
  3538. }
  3539. if (ctxt->d & Sse)
  3540. ctxt->op_bytes = 16;
  3541. else if (ctxt->d & Mmx)
  3542. ctxt->op_bytes = 8;
  3543. /* ModRM and SIB bytes. */
  3544. if (ctxt->d & ModRM) {
  3545. rc = decode_modrm(ctxt, &ctxt->memop);
  3546. if (!ctxt->has_seg_override)
  3547. set_seg_override(ctxt, ctxt->modrm_seg);
  3548. } else if (ctxt->d & MemAbs)
  3549. rc = decode_abs(ctxt, &ctxt->memop);
  3550. if (rc != X86EMUL_CONTINUE)
  3551. goto done;
  3552. if (!ctxt->has_seg_override)
  3553. set_seg_override(ctxt, VCPU_SREG_DS);
  3554. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3555. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3556. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3557. /*
  3558. * Decode and fetch the source operand: register, memory
  3559. * or immediate.
  3560. */
  3561. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3562. if (rc != X86EMUL_CONTINUE)
  3563. goto done;
  3564. /*
  3565. * Decode and fetch the second source operand: register, memory
  3566. * or immediate.
  3567. */
  3568. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3569. if (rc != X86EMUL_CONTINUE)
  3570. goto done;
  3571. /* Decode and fetch the destination operand: register or memory. */
  3572. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3573. done:
  3574. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3575. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3576. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3577. }
  3578. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3579. {
  3580. return ctxt->d & PageTable;
  3581. }
  3582. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3583. {
  3584. /* The second termination condition only applies for REPE
  3585. * and REPNE. Test if the repeat string operation prefix is
  3586. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3587. * corresponding termination condition according to:
  3588. * - if REPE/REPZ and ZF = 0 then done
  3589. * - if REPNE/REPNZ and ZF = 1 then done
  3590. */
  3591. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3592. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3593. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3594. ((ctxt->eflags & EFLG_ZF) == 0))
  3595. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3596. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3597. return true;
  3598. return false;
  3599. }
  3600. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3601. {
  3602. bool fault = false;
  3603. ctxt->ops->get_fpu(ctxt);
  3604. asm volatile("1: fwait \n\t"
  3605. "2: \n\t"
  3606. ".pushsection .fixup,\"ax\" \n\t"
  3607. "3: \n\t"
  3608. "movb $1, %[fault] \n\t"
  3609. "jmp 2b \n\t"
  3610. ".popsection \n\t"
  3611. _ASM_EXTABLE(1b, 3b)
  3612. : [fault]"+qm"(fault));
  3613. ctxt->ops->put_fpu(ctxt);
  3614. if (unlikely(fault))
  3615. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3616. return X86EMUL_CONTINUE;
  3617. }
  3618. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3619. struct operand *op)
  3620. {
  3621. if (op->type == OP_MM)
  3622. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3623. }
  3624. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3625. {
  3626. struct x86_emulate_ops *ops = ctxt->ops;
  3627. int rc = X86EMUL_CONTINUE;
  3628. int saved_dst_type = ctxt->dst.type;
  3629. ctxt->mem_read.pos = 0;
  3630. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3631. rc = emulate_ud(ctxt);
  3632. goto done;
  3633. }
  3634. /* LOCK prefix is allowed only with some instructions */
  3635. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3636. rc = emulate_ud(ctxt);
  3637. goto done;
  3638. }
  3639. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3640. rc = emulate_ud(ctxt);
  3641. goto done;
  3642. }
  3643. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3644. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3645. rc = emulate_ud(ctxt);
  3646. goto done;
  3647. }
  3648. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3649. rc = emulate_nm(ctxt);
  3650. goto done;
  3651. }
  3652. if (ctxt->d & Mmx) {
  3653. rc = flush_pending_x87_faults(ctxt);
  3654. if (rc != X86EMUL_CONTINUE)
  3655. goto done;
  3656. /*
  3657. * Now that we know the fpu is exception safe, we can fetch
  3658. * operands from it.
  3659. */
  3660. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3661. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3662. if (!(ctxt->d & Mov))
  3663. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3664. }
  3665. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3666. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3667. X86_ICPT_PRE_EXCEPT);
  3668. if (rc != X86EMUL_CONTINUE)
  3669. goto done;
  3670. }
  3671. /* Privileged instruction can be executed only in CPL=0 */
  3672. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3673. rc = emulate_gp(ctxt, 0);
  3674. goto done;
  3675. }
  3676. /* Instruction can only be executed in protected mode */
  3677. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3678. rc = emulate_ud(ctxt);
  3679. goto done;
  3680. }
  3681. /* Do instruction specific permission checks */
  3682. if (ctxt->check_perm) {
  3683. rc = ctxt->check_perm(ctxt);
  3684. if (rc != X86EMUL_CONTINUE)
  3685. goto done;
  3686. }
  3687. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3688. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3689. X86_ICPT_POST_EXCEPT);
  3690. if (rc != X86EMUL_CONTINUE)
  3691. goto done;
  3692. }
  3693. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3694. /* All REP prefixes have the same first termination condition */
  3695. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3696. ctxt->eip = ctxt->_eip;
  3697. goto done;
  3698. }
  3699. }
  3700. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3701. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3702. ctxt->src.valptr, ctxt->src.bytes);
  3703. if (rc != X86EMUL_CONTINUE)
  3704. goto done;
  3705. ctxt->src.orig_val64 = ctxt->src.val64;
  3706. }
  3707. if (ctxt->src2.type == OP_MEM) {
  3708. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3709. &ctxt->src2.val, ctxt->src2.bytes);
  3710. if (rc != X86EMUL_CONTINUE)
  3711. goto done;
  3712. }
  3713. if ((ctxt->d & DstMask) == ImplicitOps)
  3714. goto special_insn;
  3715. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3716. /* optimisation - avoid slow emulated read if Mov */
  3717. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3718. &ctxt->dst.val, ctxt->dst.bytes);
  3719. if (rc != X86EMUL_CONTINUE)
  3720. goto done;
  3721. }
  3722. ctxt->dst.orig_val = ctxt->dst.val;
  3723. special_insn:
  3724. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3725. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3726. X86_ICPT_POST_MEMACCESS);
  3727. if (rc != X86EMUL_CONTINUE)
  3728. goto done;
  3729. }
  3730. if (ctxt->execute) {
  3731. rc = ctxt->execute(ctxt);
  3732. if (rc != X86EMUL_CONTINUE)
  3733. goto done;
  3734. goto writeback;
  3735. }
  3736. if (ctxt->twobyte)
  3737. goto twobyte_insn;
  3738. switch (ctxt->b) {
  3739. case 0x40 ... 0x47: /* inc r16/r32 */
  3740. emulate_1op(ctxt, "inc");
  3741. break;
  3742. case 0x48 ... 0x4f: /* dec r16/r32 */
  3743. emulate_1op(ctxt, "dec");
  3744. break;
  3745. case 0x63: /* movsxd */
  3746. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3747. goto cannot_emulate;
  3748. ctxt->dst.val = (s32) ctxt->src.val;
  3749. break;
  3750. case 0x70 ... 0x7f: /* jcc (short) */
  3751. if (test_cc(ctxt->b, ctxt->eflags))
  3752. jmp_rel(ctxt, ctxt->src.val);
  3753. break;
  3754. case 0x8d: /* lea r16/r32, m */
  3755. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3756. break;
  3757. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3758. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3759. break;
  3760. rc = em_xchg(ctxt);
  3761. break;
  3762. case 0x98: /* cbw/cwde/cdqe */
  3763. switch (ctxt->op_bytes) {
  3764. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3765. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3766. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3767. }
  3768. break;
  3769. case 0xc0 ... 0xc1:
  3770. rc = em_grp2(ctxt);
  3771. break;
  3772. case 0xcc: /* int3 */
  3773. rc = emulate_int(ctxt, 3);
  3774. break;
  3775. case 0xcd: /* int n */
  3776. rc = emulate_int(ctxt, ctxt->src.val);
  3777. break;
  3778. case 0xce: /* into */
  3779. if (ctxt->eflags & EFLG_OF)
  3780. rc = emulate_int(ctxt, 4);
  3781. break;
  3782. case 0xd0 ... 0xd1: /* Grp2 */
  3783. rc = em_grp2(ctxt);
  3784. break;
  3785. case 0xd2 ... 0xd3: /* Grp2 */
  3786. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3787. rc = em_grp2(ctxt);
  3788. break;
  3789. case 0xe9: /* jmp rel */
  3790. case 0xeb: /* jmp rel short */
  3791. jmp_rel(ctxt, ctxt->src.val);
  3792. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3793. break;
  3794. case 0xf4: /* hlt */
  3795. ctxt->ops->halt(ctxt);
  3796. break;
  3797. case 0xf5: /* cmc */
  3798. /* complement carry flag from eflags reg */
  3799. ctxt->eflags ^= EFLG_CF;
  3800. break;
  3801. case 0xf8: /* clc */
  3802. ctxt->eflags &= ~EFLG_CF;
  3803. break;
  3804. case 0xf9: /* stc */
  3805. ctxt->eflags |= EFLG_CF;
  3806. break;
  3807. case 0xfc: /* cld */
  3808. ctxt->eflags &= ~EFLG_DF;
  3809. break;
  3810. case 0xfd: /* std */
  3811. ctxt->eflags |= EFLG_DF;
  3812. break;
  3813. default:
  3814. goto cannot_emulate;
  3815. }
  3816. if (rc != X86EMUL_CONTINUE)
  3817. goto done;
  3818. writeback:
  3819. rc = writeback(ctxt);
  3820. if (rc != X86EMUL_CONTINUE)
  3821. goto done;
  3822. /*
  3823. * restore dst type in case the decoding will be reused
  3824. * (happens for string instruction )
  3825. */
  3826. ctxt->dst.type = saved_dst_type;
  3827. if ((ctxt->d & SrcMask) == SrcSI)
  3828. string_addr_inc(ctxt, seg_override(ctxt),
  3829. VCPU_REGS_RSI, &ctxt->src);
  3830. if ((ctxt->d & DstMask) == DstDI)
  3831. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3832. &ctxt->dst);
  3833. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3834. struct read_cache *r = &ctxt->io_read;
  3835. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3836. if (!string_insn_completed(ctxt)) {
  3837. /*
  3838. * Re-enter guest when pio read ahead buffer is empty
  3839. * or, if it is not used, after each 1024 iteration.
  3840. */
  3841. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3842. (r->end == 0 || r->end != r->pos)) {
  3843. /*
  3844. * Reset read cache. Usually happens before
  3845. * decode, but since instruction is restarted
  3846. * we have to do it here.
  3847. */
  3848. ctxt->mem_read.end = 0;
  3849. return EMULATION_RESTART;
  3850. }
  3851. goto done; /* skip rip writeback */
  3852. }
  3853. }
  3854. ctxt->eip = ctxt->_eip;
  3855. done:
  3856. if (rc == X86EMUL_PROPAGATE_FAULT)
  3857. ctxt->have_exception = true;
  3858. if (rc == X86EMUL_INTERCEPTED)
  3859. return EMULATION_INTERCEPTED;
  3860. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3861. twobyte_insn:
  3862. switch (ctxt->b) {
  3863. case 0x09: /* wbinvd */
  3864. (ctxt->ops->wbinvd)(ctxt);
  3865. break;
  3866. case 0x08: /* invd */
  3867. case 0x0d: /* GrpP (prefetch) */
  3868. case 0x18: /* Grp16 (prefetch/nop) */
  3869. break;
  3870. case 0x20: /* mov cr, reg */
  3871. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3872. break;
  3873. case 0x21: /* mov from dr to reg */
  3874. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3875. break;
  3876. case 0x40 ... 0x4f: /* cmov */
  3877. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3878. if (!test_cc(ctxt->b, ctxt->eflags))
  3879. ctxt->dst.type = OP_NONE; /* no writeback */
  3880. break;
  3881. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3882. if (test_cc(ctxt->b, ctxt->eflags))
  3883. jmp_rel(ctxt, ctxt->src.val);
  3884. break;
  3885. case 0x90 ... 0x9f: /* setcc r/m8 */
  3886. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3887. break;
  3888. case 0xa4: /* shld imm8, r, r/m */
  3889. case 0xa5: /* shld cl, r, r/m */
  3890. emulate_2op_cl(ctxt, "shld");
  3891. break;
  3892. case 0xac: /* shrd imm8, r, r/m */
  3893. case 0xad: /* shrd cl, r, r/m */
  3894. emulate_2op_cl(ctxt, "shrd");
  3895. break;
  3896. case 0xae: /* clflush */
  3897. break;
  3898. case 0xb6 ... 0xb7: /* movzx */
  3899. ctxt->dst.bytes = ctxt->op_bytes;
  3900. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3901. : (u16) ctxt->src.val;
  3902. break;
  3903. case 0xbe ... 0xbf: /* movsx */
  3904. ctxt->dst.bytes = ctxt->op_bytes;
  3905. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3906. (s16) ctxt->src.val;
  3907. break;
  3908. case 0xc0 ... 0xc1: /* xadd */
  3909. emulate_2op_SrcV(ctxt, "add");
  3910. /* Write back the register source. */
  3911. ctxt->src.val = ctxt->dst.orig_val;
  3912. write_register_operand(&ctxt->src);
  3913. break;
  3914. case 0xc3: /* movnti */
  3915. ctxt->dst.bytes = ctxt->op_bytes;
  3916. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3917. (u64) ctxt->src.val;
  3918. break;
  3919. default:
  3920. goto cannot_emulate;
  3921. }
  3922. if (rc != X86EMUL_CONTINUE)
  3923. goto done;
  3924. goto writeback;
  3925. cannot_emulate:
  3926. return EMULATION_FAILED;
  3927. }