tegra30_clocks.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508
  1. /*
  2. * arch/arm/mach-tegra/tegra30_clocks.c
  3. *
  4. * Copyright (c) 2010-2012 NVIDIA CORPORATION. All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  18. *
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/list.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/delay.h>
  25. #include <linux/err.h>
  26. #include <linux/io.h>
  27. #include <linux/clk.h>
  28. #include <linux/cpufreq.h>
  29. #include <linux/syscore_ops.h>
  30. #include <asm/clkdev.h>
  31. #include <mach/powergate.h>
  32. #include "clock.h"
  33. #include "fuse.h"
  34. #include "iomap.h"
  35. #include "tegra_cpu_car.h"
  36. #define USE_PLL_LOCK_BITS 0
  37. #define RST_DEVICES_L 0x004
  38. #define RST_DEVICES_H 0x008
  39. #define RST_DEVICES_U 0x00C
  40. #define RST_DEVICES_V 0x358
  41. #define RST_DEVICES_W 0x35C
  42. #define RST_DEVICES_SET_L 0x300
  43. #define RST_DEVICES_CLR_L 0x304
  44. #define RST_DEVICES_SET_V 0x430
  45. #define RST_DEVICES_CLR_V 0x434
  46. #define RST_DEVICES_NUM 5
  47. #define CLK_OUT_ENB_L 0x010
  48. #define CLK_OUT_ENB_H 0x014
  49. #define CLK_OUT_ENB_U 0x018
  50. #define CLK_OUT_ENB_V 0x360
  51. #define CLK_OUT_ENB_W 0x364
  52. #define CLK_OUT_ENB_SET_L 0x320
  53. #define CLK_OUT_ENB_CLR_L 0x324
  54. #define CLK_OUT_ENB_SET_V 0x440
  55. #define CLK_OUT_ENB_CLR_V 0x444
  56. #define CLK_OUT_ENB_NUM 5
  57. #define RST_DEVICES_V_SWR_CPULP_RST_DIS (0x1 << 1)
  58. #define CLK_OUT_ENB_V_CLK_ENB_CPULP_EN (0x1 << 1)
  59. #define PERIPH_CLK_TO_BIT(c) (1 << (c->u.periph.clk_num % 32))
  60. #define PERIPH_CLK_TO_RST_REG(c) \
  61. periph_clk_to_reg((c), RST_DEVICES_L, RST_DEVICES_V, 4)
  62. #define PERIPH_CLK_TO_RST_SET_REG(c) \
  63. periph_clk_to_reg((c), RST_DEVICES_SET_L, RST_DEVICES_SET_V, 8)
  64. #define PERIPH_CLK_TO_RST_CLR_REG(c) \
  65. periph_clk_to_reg((c), RST_DEVICES_CLR_L, RST_DEVICES_CLR_V, 8)
  66. #define PERIPH_CLK_TO_ENB_REG(c) \
  67. periph_clk_to_reg((c), CLK_OUT_ENB_L, CLK_OUT_ENB_V, 4)
  68. #define PERIPH_CLK_TO_ENB_SET_REG(c) \
  69. periph_clk_to_reg((c), CLK_OUT_ENB_SET_L, CLK_OUT_ENB_SET_V, 8)
  70. #define PERIPH_CLK_TO_ENB_CLR_REG(c) \
  71. periph_clk_to_reg((c), CLK_OUT_ENB_CLR_L, CLK_OUT_ENB_CLR_V, 8)
  72. #define CLK_MASK_ARM 0x44
  73. #define MISC_CLK_ENB 0x48
  74. #define OSC_CTRL 0x50
  75. #define OSC_CTRL_OSC_FREQ_MASK (0xF<<28)
  76. #define OSC_CTRL_OSC_FREQ_13MHZ (0x0<<28)
  77. #define OSC_CTRL_OSC_FREQ_19_2MHZ (0x4<<28)
  78. #define OSC_CTRL_OSC_FREQ_12MHZ (0x8<<28)
  79. #define OSC_CTRL_OSC_FREQ_26MHZ (0xC<<28)
  80. #define OSC_CTRL_OSC_FREQ_16_8MHZ (0x1<<28)
  81. #define OSC_CTRL_OSC_FREQ_38_4MHZ (0x5<<28)
  82. #define OSC_CTRL_OSC_FREQ_48MHZ (0x9<<28)
  83. #define OSC_CTRL_MASK (0x3f2 | OSC_CTRL_OSC_FREQ_MASK)
  84. #define OSC_CTRL_PLL_REF_DIV_MASK (3<<26)
  85. #define OSC_CTRL_PLL_REF_DIV_1 (0<<26)
  86. #define OSC_CTRL_PLL_REF_DIV_2 (1<<26)
  87. #define OSC_CTRL_PLL_REF_DIV_4 (2<<26)
  88. #define OSC_FREQ_DET 0x58
  89. #define OSC_FREQ_DET_TRIG (1<<31)
  90. #define OSC_FREQ_DET_STATUS 0x5C
  91. #define OSC_FREQ_DET_BUSY (1<<31)
  92. #define OSC_FREQ_DET_CNT_MASK 0xFFFF
  93. #define PERIPH_CLK_SOURCE_I2S1 0x100
  94. #define PERIPH_CLK_SOURCE_EMC 0x19c
  95. #define PERIPH_CLK_SOURCE_OSC 0x1fc
  96. #define PERIPH_CLK_SOURCE_NUM1 \
  97. ((PERIPH_CLK_SOURCE_OSC - PERIPH_CLK_SOURCE_I2S1) / 4)
  98. #define PERIPH_CLK_SOURCE_G3D2 0x3b0
  99. #define PERIPH_CLK_SOURCE_SE 0x42c
  100. #define PERIPH_CLK_SOURCE_NUM2 \
  101. ((PERIPH_CLK_SOURCE_SE - PERIPH_CLK_SOURCE_G3D2) / 4 + 1)
  102. #define AUDIO_DLY_CLK 0x49c
  103. #define AUDIO_SYNC_CLK_SPDIF 0x4b4
  104. #define PERIPH_CLK_SOURCE_NUM3 \
  105. ((AUDIO_SYNC_CLK_SPDIF - AUDIO_DLY_CLK) / 4 + 1)
  106. #define PERIPH_CLK_SOURCE_NUM (PERIPH_CLK_SOURCE_NUM1 + \
  107. PERIPH_CLK_SOURCE_NUM2 + \
  108. PERIPH_CLK_SOURCE_NUM3)
  109. #define CPU_SOFTRST_CTRL 0x380
  110. #define PERIPH_CLK_SOURCE_DIVU71_MASK 0xFF
  111. #define PERIPH_CLK_SOURCE_DIVU16_MASK 0xFFFF
  112. #define PERIPH_CLK_SOURCE_DIV_SHIFT 0
  113. #define PERIPH_CLK_SOURCE_DIVIDLE_SHIFT 8
  114. #define PERIPH_CLK_SOURCE_DIVIDLE_VAL 50
  115. #define PERIPH_CLK_UART_DIV_ENB (1<<24)
  116. #define PERIPH_CLK_VI_SEL_EX_SHIFT 24
  117. #define PERIPH_CLK_VI_SEL_EX_MASK (0x3<<PERIPH_CLK_VI_SEL_EX_SHIFT)
  118. #define PERIPH_CLK_NAND_DIV_EX_ENB (1<<8)
  119. #define PERIPH_CLK_DTV_POLARITY_INV (1<<25)
  120. #define AUDIO_SYNC_SOURCE_MASK 0x0F
  121. #define AUDIO_SYNC_DISABLE_BIT 0x10
  122. #define AUDIO_SYNC_TAP_NIBBLE_SHIFT(c) ((c->reg_shift - 24) * 4)
  123. #define PLL_BASE 0x0
  124. #define PLL_BASE_BYPASS (1<<31)
  125. #define PLL_BASE_ENABLE (1<<30)
  126. #define PLL_BASE_REF_ENABLE (1<<29)
  127. #define PLL_BASE_OVERRIDE (1<<28)
  128. #define PLL_BASE_LOCK (1<<27)
  129. #define PLL_BASE_DIVP_MASK (0x7<<20)
  130. #define PLL_BASE_DIVP_SHIFT 20
  131. #define PLL_BASE_DIVN_MASK (0x3FF<<8)
  132. #define PLL_BASE_DIVN_SHIFT 8
  133. #define PLL_BASE_DIVM_MASK (0x1F)
  134. #define PLL_BASE_DIVM_SHIFT 0
  135. #define PLL_OUT_RATIO_MASK (0xFF<<8)
  136. #define PLL_OUT_RATIO_SHIFT 8
  137. #define PLL_OUT_OVERRIDE (1<<2)
  138. #define PLL_OUT_CLKEN (1<<1)
  139. #define PLL_OUT_RESET_DISABLE (1<<0)
  140. #define PLL_MISC(c) \
  141. (((c)->flags & PLL_ALT_MISC_REG) ? 0x4 : 0xc)
  142. #define PLL_MISC_LOCK_ENABLE(c) \
  143. (((c)->flags & (PLLU | PLLD)) ? (1<<22) : (1<<18))
  144. #define PLL_MISC_DCCON_SHIFT 20
  145. #define PLL_MISC_CPCON_SHIFT 8
  146. #define PLL_MISC_CPCON_MASK (0xF<<PLL_MISC_CPCON_SHIFT)
  147. #define PLL_MISC_LFCON_SHIFT 4
  148. #define PLL_MISC_LFCON_MASK (0xF<<PLL_MISC_LFCON_SHIFT)
  149. #define PLL_MISC_VCOCON_SHIFT 0
  150. #define PLL_MISC_VCOCON_MASK (0xF<<PLL_MISC_VCOCON_SHIFT)
  151. #define PLLD_MISC_CLKENABLE (1<<30)
  152. #define PLLU_BASE_POST_DIV (1<<20)
  153. #define PLLD_BASE_DSIB_MUX_SHIFT 25
  154. #define PLLD_BASE_DSIB_MUX_MASK (1<<PLLD_BASE_DSIB_MUX_SHIFT)
  155. #define PLLD_BASE_CSI_CLKENABLE (1<<26)
  156. #define PLLD_MISC_DSI_CLKENABLE (1<<30)
  157. #define PLLD_MISC_DIV_RST (1<<23)
  158. #define PLLD_MISC_DCCON_SHIFT 12
  159. #define PLLDU_LFCON_SET_DIVN 600
  160. /* FIXME: OUT_OF_TABLE_CPCON per pll */
  161. #define OUT_OF_TABLE_CPCON 0x8
  162. #define SUPER_CLK_MUX 0x00
  163. #define SUPER_STATE_SHIFT 28
  164. #define SUPER_STATE_MASK (0xF << SUPER_STATE_SHIFT)
  165. #define SUPER_STATE_STANDBY (0x0 << SUPER_STATE_SHIFT)
  166. #define SUPER_STATE_IDLE (0x1 << SUPER_STATE_SHIFT)
  167. #define SUPER_STATE_RUN (0x2 << SUPER_STATE_SHIFT)
  168. #define SUPER_STATE_IRQ (0x3 << SUPER_STATE_SHIFT)
  169. #define SUPER_STATE_FIQ (0x4 << SUPER_STATE_SHIFT)
  170. #define SUPER_LP_DIV2_BYPASS (0x1 << 16)
  171. #define SUPER_SOURCE_MASK 0xF
  172. #define SUPER_FIQ_SOURCE_SHIFT 12
  173. #define SUPER_IRQ_SOURCE_SHIFT 8
  174. #define SUPER_RUN_SOURCE_SHIFT 4
  175. #define SUPER_IDLE_SOURCE_SHIFT 0
  176. #define SUPER_CLK_DIVIDER 0x04
  177. #define SUPER_CLOCK_DIV_U71_SHIFT 16
  178. #define SUPER_CLOCK_DIV_U71_MASK (0xff << SUPER_CLOCK_DIV_U71_SHIFT)
  179. /* guarantees safe cpu backup */
  180. #define SUPER_CLOCK_DIV_U71_MIN 0x2
  181. #define BUS_CLK_DISABLE (1<<3)
  182. #define BUS_CLK_DIV_MASK 0x3
  183. #define PMC_CTRL 0x0
  184. #define PMC_CTRL_BLINK_ENB (1 << 7)
  185. #define PMC_DPD_PADS_ORIDE 0x1c
  186. #define PMC_DPD_PADS_ORIDE_BLINK_ENB (1 << 20)
  187. #define PMC_BLINK_TIMER_DATA_ON_SHIFT 0
  188. #define PMC_BLINK_TIMER_DATA_ON_MASK 0x7fff
  189. #define PMC_BLINK_TIMER_ENB (1 << 15)
  190. #define PMC_BLINK_TIMER_DATA_OFF_SHIFT 16
  191. #define PMC_BLINK_TIMER_DATA_OFF_MASK 0xffff
  192. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  193. #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE (1 << 12)
  194. #define UTMIP_PLL_CFG2 0x488
  195. #define UTMIP_PLL_CFG2_STABLE_COUNT(x) (((x) & 0xfff) << 6)
  196. #define UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(x) (((x) & 0x3f) << 18)
  197. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN (1 << 0)
  198. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN (1 << 2)
  199. #define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN (1 << 4)
  200. #define UTMIP_PLL_CFG1 0x484
  201. #define UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(x) (((x) & 0x1f) << 27)
  202. #define UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(x) (((x) & 0xfff) << 0)
  203. #define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN (1 << 14)
  204. #define UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN (1 << 12)
  205. #define UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN (1 << 16)
  206. #define PLLE_BASE_CML_ENABLE (1<<31)
  207. #define PLLE_BASE_ENABLE (1<<30)
  208. #define PLLE_BASE_DIVCML_SHIFT 24
  209. #define PLLE_BASE_DIVCML_MASK (0xf<<PLLE_BASE_DIVCML_SHIFT)
  210. #define PLLE_BASE_DIVP_SHIFT 16
  211. #define PLLE_BASE_DIVP_MASK (0x3f<<PLLE_BASE_DIVP_SHIFT)
  212. #define PLLE_BASE_DIVN_SHIFT 8
  213. #define PLLE_BASE_DIVN_MASK (0xFF<<PLLE_BASE_DIVN_SHIFT)
  214. #define PLLE_BASE_DIVM_SHIFT 0
  215. #define PLLE_BASE_DIVM_MASK (0xFF<<PLLE_BASE_DIVM_SHIFT)
  216. #define PLLE_BASE_DIV_MASK \
  217. (PLLE_BASE_DIVCML_MASK | PLLE_BASE_DIVP_MASK | \
  218. PLLE_BASE_DIVN_MASK | PLLE_BASE_DIVM_MASK)
  219. #define PLLE_BASE_DIV(m, n, p, cml) \
  220. (((cml)<<PLLE_BASE_DIVCML_SHIFT) | ((p)<<PLLE_BASE_DIVP_SHIFT) | \
  221. ((n)<<PLLE_BASE_DIVN_SHIFT) | ((m)<<PLLE_BASE_DIVM_SHIFT))
  222. #define PLLE_MISC_SETUP_BASE_SHIFT 16
  223. #define PLLE_MISC_SETUP_BASE_MASK (0xFFFF<<PLLE_MISC_SETUP_BASE_SHIFT)
  224. #define PLLE_MISC_READY (1<<15)
  225. #define PLLE_MISC_LOCK (1<<11)
  226. #define PLLE_MISC_LOCK_ENABLE (1<<9)
  227. #define PLLE_MISC_SETUP_EX_SHIFT 2
  228. #define PLLE_MISC_SETUP_EX_MASK (0x3<<PLLE_MISC_SETUP_EX_SHIFT)
  229. #define PLLE_MISC_SETUP_MASK \
  230. (PLLE_MISC_SETUP_BASE_MASK | PLLE_MISC_SETUP_EX_MASK)
  231. #define PLLE_MISC_SETUP_VALUE \
  232. ((0x7<<PLLE_MISC_SETUP_BASE_SHIFT) | (0x0<<PLLE_MISC_SETUP_EX_SHIFT))
  233. #define PLLE_SS_CTRL 0x68
  234. #define PLLE_SS_INCINTRV_SHIFT 24
  235. #define PLLE_SS_INCINTRV_MASK (0x3f<<PLLE_SS_INCINTRV_SHIFT)
  236. #define PLLE_SS_INC_SHIFT 16
  237. #define PLLE_SS_INC_MASK (0xff<<PLLE_SS_INC_SHIFT)
  238. #define PLLE_SS_MAX_SHIFT 0
  239. #define PLLE_SS_MAX_MASK (0x1ff<<PLLE_SS_MAX_SHIFT)
  240. #define PLLE_SS_COEFFICIENTS_MASK \
  241. (PLLE_SS_INCINTRV_MASK | PLLE_SS_INC_MASK | PLLE_SS_MAX_MASK)
  242. #define PLLE_SS_COEFFICIENTS_12MHZ \
  243. ((0x18<<PLLE_SS_INCINTRV_SHIFT) | (0x1<<PLLE_SS_INC_SHIFT) | \
  244. (0x24<<PLLE_SS_MAX_SHIFT))
  245. #define PLLE_SS_DISABLE ((1<<12) | (1<<11) | (1<<10))
  246. #define PLLE_AUX 0x48c
  247. #define PLLE_AUX_PLLP_SEL (1<<2)
  248. #define PLLE_AUX_CML_SATA_ENABLE (1<<1)
  249. #define PLLE_AUX_CML_PCIE_ENABLE (1<<0)
  250. #define PMC_SATA_PWRGT 0x1ac
  251. #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE (1<<5)
  252. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL (1<<4)
  253. #define ROUND_DIVIDER_UP 0
  254. #define ROUND_DIVIDER_DOWN 1
  255. /* FIXME: recommended safety delay after lock is detected */
  256. #define PLL_POST_LOCK_DELAY 100
  257. /* Tegra CPU clock and reset control regs */
  258. #define TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX 0x4c
  259. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET 0x340
  260. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR 0x344
  261. #define TEGRA30_CLK_RST_CONTROLLER_CLK_CPU_CMPLX_CLR 0x34c
  262. #define TEGRA30_CLK_RST_CONTROLLER_CPU_CMPLX_STATUS 0x470
  263. #define CPU_CLOCK(cpu) (0x1 << (8 + cpu))
  264. #define CPU_RESET(cpu) (0x1111ul << (cpu))
  265. #define CLK_RESET_CCLK_BURST 0x20
  266. #define CLK_RESET_CCLK_DIVIDER 0x24
  267. #define CLK_RESET_PLLX_BASE 0xe0
  268. #define CLK_RESET_PLLX_MISC 0xe4
  269. #define CLK_RESET_SOURCE_CSITE 0x1d4
  270. #define CLK_RESET_CCLK_BURST_POLICY_SHIFT 28
  271. #define CLK_RESET_CCLK_RUN_POLICY_SHIFT 4
  272. #define CLK_RESET_CCLK_IDLE_POLICY_SHIFT 0
  273. #define CLK_RESET_CCLK_IDLE_POLICY 1
  274. #define CLK_RESET_CCLK_RUN_POLICY 2
  275. #define CLK_RESET_CCLK_BURST_POLICY_PLLX 8
  276. #ifdef CONFIG_PM_SLEEP
  277. static struct cpu_clk_suspend_context {
  278. u32 pllx_misc;
  279. u32 pllx_base;
  280. u32 cpu_burst;
  281. u32 clk_csite_src;
  282. u32 cclk_divider;
  283. } tegra30_cpu_clk_sctx;
  284. #endif
  285. /**
  286. * Structure defining the fields for USB UTMI clocks Parameters.
  287. */
  288. struct utmi_clk_param {
  289. /* Oscillator Frequency in KHz */
  290. u32 osc_frequency;
  291. /* UTMIP PLL Enable Delay Count */
  292. u8 enable_delay_count;
  293. /* UTMIP PLL Stable count */
  294. u8 stable_count;
  295. /* UTMIP PLL Active delay count */
  296. u8 active_delay_count;
  297. /* UTMIP PLL Xtal frequency count */
  298. u8 xtal_freq_count;
  299. };
  300. static const struct utmi_clk_param utmi_parameters[] = {
  301. {
  302. .osc_frequency = 13000000,
  303. .enable_delay_count = 0x02,
  304. .stable_count = 0x33,
  305. .active_delay_count = 0x05,
  306. .xtal_freq_count = 0x7F
  307. },
  308. {
  309. .osc_frequency = 19200000,
  310. .enable_delay_count = 0x03,
  311. .stable_count = 0x4B,
  312. .active_delay_count = 0x06,
  313. .xtal_freq_count = 0xBB},
  314. {
  315. .osc_frequency = 12000000,
  316. .enable_delay_count = 0x02,
  317. .stable_count = 0x2F,
  318. .active_delay_count = 0x04,
  319. .xtal_freq_count = 0x76
  320. },
  321. {
  322. .osc_frequency = 26000000,
  323. .enable_delay_count = 0x04,
  324. .stable_count = 0x66,
  325. .active_delay_count = 0x09,
  326. .xtal_freq_count = 0xFE
  327. },
  328. {
  329. .osc_frequency = 16800000,
  330. .enable_delay_count = 0x03,
  331. .stable_count = 0x41,
  332. .active_delay_count = 0x0A,
  333. .xtal_freq_count = 0xA4
  334. },
  335. };
  336. static void __iomem *reg_clk_base = IO_ADDRESS(TEGRA_CLK_RESET_BASE);
  337. static void __iomem *reg_pmc_base = IO_ADDRESS(TEGRA_PMC_BASE);
  338. static void __iomem *misc_gp_hidrev_base = IO_ADDRESS(TEGRA_APB_MISC_BASE);
  339. #define MISC_GP_HIDREV 0x804
  340. /*
  341. * Some peripheral clocks share an enable bit, so refcount the enable bits
  342. * in registers CLK_ENABLE_L, ... CLK_ENABLE_W
  343. */
  344. static int tegra_periph_clk_enable_refcount[CLK_OUT_ENB_NUM * 32];
  345. #define clk_writel(value, reg) \
  346. __raw_writel(value, reg_clk_base + (reg))
  347. #define clk_readl(reg) \
  348. __raw_readl(reg_clk_base + (reg))
  349. #define pmc_writel(value, reg) \
  350. __raw_writel(value, reg_pmc_base + (reg))
  351. #define pmc_readl(reg) \
  352. __raw_readl(reg_pmc_base + (reg))
  353. #define chipid_readl() \
  354. __raw_readl(misc_gp_hidrev_base + MISC_GP_HIDREV)
  355. #define clk_writel_delay(value, reg) \
  356. do { \
  357. __raw_writel((value), reg_clk_base + (reg)); \
  358. udelay(2); \
  359. } while (0)
  360. static inline int clk_set_div(struct clk_tegra *c, u32 n)
  361. {
  362. struct clk *clk = c->hw.clk;
  363. return clk_set_rate(clk,
  364. (__clk_get_rate(__clk_get_parent(clk)) + n - 1) / n);
  365. }
  366. static inline u32 periph_clk_to_reg(
  367. struct clk_tegra *c, u32 reg_L, u32 reg_V, int offs)
  368. {
  369. u32 reg = c->u.periph.clk_num / 32;
  370. BUG_ON(reg >= RST_DEVICES_NUM);
  371. if (reg < 3)
  372. reg = reg_L + (reg * offs);
  373. else
  374. reg = reg_V + ((reg - 3) * offs);
  375. return reg;
  376. }
  377. static unsigned long clk_measure_input_freq(void)
  378. {
  379. u32 clock_autodetect;
  380. clk_writel(OSC_FREQ_DET_TRIG | 1, OSC_FREQ_DET);
  381. do {} while (clk_readl(OSC_FREQ_DET_STATUS) & OSC_FREQ_DET_BUSY);
  382. clock_autodetect = clk_readl(OSC_FREQ_DET_STATUS);
  383. if (clock_autodetect >= 732 - 3 && clock_autodetect <= 732 + 3) {
  384. return 12000000;
  385. } else if (clock_autodetect >= 794 - 3 && clock_autodetect <= 794 + 3) {
  386. return 13000000;
  387. } else if (clock_autodetect >= 1172 - 3 && clock_autodetect <= 1172 + 3) {
  388. return 19200000;
  389. } else if (clock_autodetect >= 1587 - 3 && clock_autodetect <= 1587 + 3) {
  390. return 26000000;
  391. } else if (clock_autodetect >= 1025 - 3 && clock_autodetect <= 1025 + 3) {
  392. return 16800000;
  393. } else if (clock_autodetect >= 2344 - 3 && clock_autodetect <= 2344 + 3) {
  394. return 38400000;
  395. } else if (clock_autodetect >= 2928 - 3 && clock_autodetect <= 2928 + 3) {
  396. return 48000000;
  397. } else {
  398. pr_err("%s: Unexpected clock autodetect value %d", __func__,
  399. clock_autodetect);
  400. BUG();
  401. return 0;
  402. }
  403. }
  404. static int clk_div71_get_divider(unsigned long parent_rate, unsigned long rate,
  405. u32 flags, u32 round_mode)
  406. {
  407. s64 divider_u71 = parent_rate;
  408. if (!rate)
  409. return -EINVAL;
  410. if (!(flags & DIV_U71_INT))
  411. divider_u71 *= 2;
  412. if (round_mode == ROUND_DIVIDER_UP)
  413. divider_u71 += rate - 1;
  414. do_div(divider_u71, rate);
  415. if (flags & DIV_U71_INT)
  416. divider_u71 *= 2;
  417. if (divider_u71 - 2 < 0)
  418. return 0;
  419. if (divider_u71 - 2 > 255)
  420. return -EINVAL;
  421. return divider_u71 - 2;
  422. }
  423. static int clk_div16_get_divider(unsigned long parent_rate, unsigned long rate)
  424. {
  425. s64 divider_u16;
  426. divider_u16 = parent_rate;
  427. if (!rate)
  428. return -EINVAL;
  429. divider_u16 += rate - 1;
  430. do_div(divider_u16, rate);
  431. if (divider_u16 - 1 < 0)
  432. return 0;
  433. if (divider_u16 - 1 > 0xFFFF)
  434. return -EINVAL;
  435. return divider_u16 - 1;
  436. }
  437. static unsigned long tegra30_clk_fixed_recalc_rate(struct clk_hw *hw,
  438. unsigned long parent_rate)
  439. {
  440. return to_clk_tegra(hw)->fixed_rate;
  441. }
  442. struct clk_ops tegra30_clk_32k_ops = {
  443. .recalc_rate = tegra30_clk_fixed_recalc_rate,
  444. };
  445. /* clk_m functions */
  446. static unsigned long tegra30_clk_m_recalc_rate(struct clk_hw *hw,
  447. unsigned long parent_rate)
  448. {
  449. if (!to_clk_tegra(hw)->fixed_rate)
  450. to_clk_tegra(hw)->fixed_rate = clk_measure_input_freq();
  451. return to_clk_tegra(hw)->fixed_rate;
  452. }
  453. static void tegra30_clk_m_init(struct clk_hw *hw)
  454. {
  455. u32 osc_ctrl = clk_readl(OSC_CTRL);
  456. u32 auto_clock_control = osc_ctrl & ~OSC_CTRL_OSC_FREQ_MASK;
  457. u32 pll_ref_div = osc_ctrl & OSC_CTRL_PLL_REF_DIV_MASK;
  458. switch (to_clk_tegra(hw)->fixed_rate) {
  459. case 12000000:
  460. auto_clock_control |= OSC_CTRL_OSC_FREQ_12MHZ;
  461. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  462. break;
  463. case 13000000:
  464. auto_clock_control |= OSC_CTRL_OSC_FREQ_13MHZ;
  465. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  466. break;
  467. case 19200000:
  468. auto_clock_control |= OSC_CTRL_OSC_FREQ_19_2MHZ;
  469. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  470. break;
  471. case 26000000:
  472. auto_clock_control |= OSC_CTRL_OSC_FREQ_26MHZ;
  473. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  474. break;
  475. case 16800000:
  476. auto_clock_control |= OSC_CTRL_OSC_FREQ_16_8MHZ;
  477. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  478. break;
  479. case 38400000:
  480. auto_clock_control |= OSC_CTRL_OSC_FREQ_38_4MHZ;
  481. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_2);
  482. break;
  483. case 48000000:
  484. auto_clock_control |= OSC_CTRL_OSC_FREQ_48MHZ;
  485. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_4);
  486. break;
  487. default:
  488. pr_err("%s: Unexpected clock rate %ld", __func__,
  489. to_clk_tegra(hw)->fixed_rate);
  490. BUG();
  491. }
  492. clk_writel(auto_clock_control, OSC_CTRL);
  493. }
  494. struct clk_ops tegra30_clk_m_ops = {
  495. .init = tegra30_clk_m_init,
  496. .recalc_rate = tegra30_clk_m_recalc_rate,
  497. };
  498. static unsigned long tegra30_clk_m_div_recalc_rate(struct clk_hw *hw,
  499. unsigned long parent_rate)
  500. {
  501. struct clk_tegra *c = to_clk_tegra(hw);
  502. u64 rate = parent_rate;
  503. if (c->mul != 0 && c->div != 0) {
  504. rate *= c->mul;
  505. rate += c->div - 1; /* round up */
  506. do_div(rate, c->div);
  507. }
  508. return rate;
  509. }
  510. struct clk_ops tegra_clk_m_div_ops = {
  511. .recalc_rate = tegra30_clk_m_div_recalc_rate,
  512. };
  513. /* PLL reference divider functions */
  514. static unsigned long tegra30_pll_ref_recalc_rate(struct clk_hw *hw,
  515. unsigned long parent_rate)
  516. {
  517. struct clk_tegra *c = to_clk_tegra(hw);
  518. unsigned long rate = parent_rate;
  519. u32 pll_ref_div = clk_readl(OSC_CTRL) & OSC_CTRL_PLL_REF_DIV_MASK;
  520. switch (pll_ref_div) {
  521. case OSC_CTRL_PLL_REF_DIV_1:
  522. c->div = 1;
  523. break;
  524. case OSC_CTRL_PLL_REF_DIV_2:
  525. c->div = 2;
  526. break;
  527. case OSC_CTRL_PLL_REF_DIV_4:
  528. c->div = 4;
  529. break;
  530. default:
  531. pr_err("%s: Invalid pll ref divider %d", __func__, pll_ref_div);
  532. BUG();
  533. }
  534. c->mul = 1;
  535. if (c->mul != 0 && c->div != 0) {
  536. rate *= c->mul;
  537. rate += c->div - 1; /* round up */
  538. do_div(rate, c->div);
  539. }
  540. return rate;
  541. }
  542. struct clk_ops tegra_pll_ref_ops = {
  543. .recalc_rate = tegra30_pll_ref_recalc_rate,
  544. };
  545. /* super clock functions */
  546. /* "super clocks" on tegra30 have two-stage muxes, fractional 7.1 divider and
  547. * clock skipping super divider. We will ignore the clock skipping divider,
  548. * since we can't lower the voltage when using the clock skip, but we can if
  549. * we lower the PLL frequency. We will use 7.1 divider for CPU super-clock
  550. * only when its parent is a fixed rate PLL, since we can't change PLL rate
  551. * in this case.
  552. */
  553. static void tegra30_super_clk_init(struct clk_hw *hw)
  554. {
  555. struct clk_tegra *c = to_clk_tegra(hw);
  556. struct clk_tegra *p =
  557. to_clk_tegra(__clk_get_hw(__clk_get_parent(hw->clk)));
  558. c->state = ON;
  559. if (c->flags & DIV_U71) {
  560. /* Init safe 7.1 divider value (does not affect PLLX path) */
  561. clk_writel(SUPER_CLOCK_DIV_U71_MIN << SUPER_CLOCK_DIV_U71_SHIFT,
  562. c->reg + SUPER_CLK_DIVIDER);
  563. c->mul = 2;
  564. c->div = 2;
  565. if (!(p->flags & PLLX))
  566. c->div += SUPER_CLOCK_DIV_U71_MIN;
  567. } else
  568. clk_writel(0, c->reg + SUPER_CLK_DIVIDER);
  569. }
  570. static u8 tegra30_super_clk_get_parent(struct clk_hw *hw)
  571. {
  572. struct clk_tegra *c = to_clk_tegra(hw);
  573. u32 val;
  574. int source;
  575. int shift;
  576. val = clk_readl(c->reg + SUPER_CLK_MUX);
  577. BUG_ON(((val & SUPER_STATE_MASK) != SUPER_STATE_RUN) &&
  578. ((val & SUPER_STATE_MASK) != SUPER_STATE_IDLE));
  579. shift = ((val & SUPER_STATE_MASK) == SUPER_STATE_IDLE) ?
  580. SUPER_IDLE_SOURCE_SHIFT : SUPER_RUN_SOURCE_SHIFT;
  581. source = (val >> shift) & SUPER_SOURCE_MASK;
  582. if (c->flags & DIV_2)
  583. source |= val & SUPER_LP_DIV2_BYPASS;
  584. return source;
  585. }
  586. static int tegra30_super_clk_set_parent(struct clk_hw *hw, u8 index)
  587. {
  588. struct clk_tegra *c = to_clk_tegra(hw);
  589. struct clk_tegra *p =
  590. to_clk_tegra(__clk_get_hw(clk_get_parent(hw->clk)));
  591. u32 val;
  592. int shift;
  593. val = clk_readl(c->reg + SUPER_CLK_MUX);
  594. BUG_ON(((val & SUPER_STATE_MASK) != SUPER_STATE_RUN) &&
  595. ((val & SUPER_STATE_MASK) != SUPER_STATE_IDLE));
  596. shift = ((val & SUPER_STATE_MASK) == SUPER_STATE_IDLE) ?
  597. SUPER_IDLE_SOURCE_SHIFT : SUPER_RUN_SOURCE_SHIFT;
  598. /* For LP mode super-clock switch between PLLX direct
  599. and divided-by-2 outputs is allowed only when other
  600. than PLLX clock source is current parent */
  601. if ((c->flags & DIV_2) && (p->flags & PLLX) &&
  602. ((index ^ val) & SUPER_LP_DIV2_BYPASS)) {
  603. if (p->flags & PLLX)
  604. return -EINVAL;
  605. val ^= SUPER_LP_DIV2_BYPASS;
  606. clk_writel_delay(val, c->reg);
  607. }
  608. val &= ~(SUPER_SOURCE_MASK << shift);
  609. val |= (index & SUPER_SOURCE_MASK) << shift;
  610. /* 7.1 divider for CPU super-clock does not affect
  611. PLLX path */
  612. if (c->flags & DIV_U71) {
  613. u32 div = 0;
  614. if (!(p->flags & PLLX)) {
  615. div = clk_readl(c->reg +
  616. SUPER_CLK_DIVIDER);
  617. div &= SUPER_CLOCK_DIV_U71_MASK;
  618. div >>= SUPER_CLOCK_DIV_U71_SHIFT;
  619. }
  620. c->div = div + 2;
  621. c->mul = 2;
  622. }
  623. clk_writel_delay(val, c->reg);
  624. return 0;
  625. }
  626. /*
  627. * Do not use super clocks "skippers", since dividing using a clock skipper
  628. * does not allow the voltage to be scaled down. Instead adjust the rate of
  629. * the parent clock. This requires that the parent of a super clock have no
  630. * other children, otherwise the rate will change underneath the other
  631. * children. Special case: if fixed rate PLL is CPU super clock parent the
  632. * rate of this PLL can't be changed, and it has many other children. In
  633. * this case use 7.1 fractional divider to adjust the super clock rate.
  634. */
  635. static int tegra30_super_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  636. unsigned long parent_rate)
  637. {
  638. struct clk_tegra *c = to_clk_tegra(hw);
  639. struct clk *parent = __clk_get_parent(hw->clk);
  640. struct clk_tegra *cparent = to_clk_tegra(__clk_get_hw(parent));
  641. if ((c->flags & DIV_U71) && (cparent->flags & PLL_FIXED)) {
  642. int div = clk_div71_get_divider(parent_rate,
  643. rate, c->flags, ROUND_DIVIDER_DOWN);
  644. div = max(div, SUPER_CLOCK_DIV_U71_MIN);
  645. clk_writel(div << SUPER_CLOCK_DIV_U71_SHIFT,
  646. c->reg + SUPER_CLK_DIVIDER);
  647. c->div = div + 2;
  648. c->mul = 2;
  649. return 0;
  650. }
  651. return 0;
  652. }
  653. static unsigned long tegra30_super_clk_recalc_rate(struct clk_hw *hw,
  654. unsigned long parent_rate)
  655. {
  656. struct clk_tegra *c = to_clk_tegra(hw);
  657. u64 rate = parent_rate;
  658. if (c->mul != 0 && c->div != 0) {
  659. rate *= c->mul;
  660. rate += c->div - 1; /* round up */
  661. do_div(rate, c->div);
  662. }
  663. return rate;
  664. }
  665. static long tegra30_super_clk_round_rate(struct clk_hw *hw, unsigned long rate,
  666. unsigned long *prate)
  667. {
  668. struct clk_tegra *c = to_clk_tegra(hw);
  669. struct clk *parent = __clk_get_parent(hw->clk);
  670. struct clk_tegra *cparent = to_clk_tegra(__clk_get_hw(parent));
  671. int mul = 2;
  672. int div;
  673. if ((c->flags & DIV_U71) && (cparent->flags & PLL_FIXED)) {
  674. div = clk_div71_get_divider(*prate,
  675. rate, c->flags, ROUND_DIVIDER_DOWN);
  676. div = max(div, SUPER_CLOCK_DIV_U71_MIN) + 2;
  677. rate = *prate * mul;
  678. rate += div - 1; /* round up */
  679. do_div(rate, c->div);
  680. return rate;
  681. }
  682. return *prate;
  683. }
  684. struct clk_ops tegra30_super_ops = {
  685. .init = tegra30_super_clk_init,
  686. .set_parent = tegra30_super_clk_set_parent,
  687. .get_parent = tegra30_super_clk_get_parent,
  688. .recalc_rate = tegra30_super_clk_recalc_rate,
  689. .round_rate = tegra30_super_clk_round_rate,
  690. .set_rate = tegra30_super_clk_set_rate,
  691. };
  692. static unsigned long tegra30_twd_clk_recalc_rate(struct clk_hw *hw,
  693. unsigned long parent_rate)
  694. {
  695. struct clk_tegra *c = to_clk_tegra(hw);
  696. u64 rate = parent_rate;
  697. if (c->mul != 0 && c->div != 0) {
  698. rate *= c->mul;
  699. rate += c->div - 1; /* round up */
  700. do_div(rate, c->div);
  701. }
  702. return rate;
  703. }
  704. struct clk_ops tegra30_twd_ops = {
  705. .recalc_rate = tegra30_twd_clk_recalc_rate,
  706. };
  707. /* bus clock functions */
  708. static int tegra30_bus_clk_is_enabled(struct clk_hw *hw)
  709. {
  710. struct clk_tegra *c = to_clk_tegra(hw);
  711. u32 val = clk_readl(c->reg);
  712. c->state = ((val >> c->reg_shift) & BUS_CLK_DISABLE) ? OFF : ON;
  713. return c->state;
  714. }
  715. static int tegra30_bus_clk_enable(struct clk_hw *hw)
  716. {
  717. struct clk_tegra *c = to_clk_tegra(hw);
  718. u32 val;
  719. val = clk_readl(c->reg);
  720. val &= ~(BUS_CLK_DISABLE << c->reg_shift);
  721. clk_writel(val, c->reg);
  722. return 0;
  723. }
  724. static void tegra30_bus_clk_disable(struct clk_hw *hw)
  725. {
  726. struct clk_tegra *c = to_clk_tegra(hw);
  727. u32 val;
  728. val = clk_readl(c->reg);
  729. val |= BUS_CLK_DISABLE << c->reg_shift;
  730. clk_writel(val, c->reg);
  731. }
  732. static unsigned long tegra30_bus_clk_recalc_rate(struct clk_hw *hw,
  733. unsigned long prate)
  734. {
  735. struct clk_tegra *c = to_clk_tegra(hw);
  736. u32 val = clk_readl(c->reg);
  737. u64 rate = prate;
  738. c->div = ((val >> c->reg_shift) & BUS_CLK_DIV_MASK) + 1;
  739. c->mul = 1;
  740. if (c->mul != 0 && c->div != 0) {
  741. rate *= c->mul;
  742. rate += c->div - 1; /* round up */
  743. do_div(rate, c->div);
  744. }
  745. return rate;
  746. }
  747. static int tegra30_bus_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  748. unsigned long parent_rate)
  749. {
  750. struct clk_tegra *c = to_clk_tegra(hw);
  751. int ret = -EINVAL;
  752. u32 val;
  753. int i;
  754. val = clk_readl(c->reg);
  755. for (i = 1; i <= 4; i++) {
  756. if (rate == parent_rate / i) {
  757. val &= ~(BUS_CLK_DIV_MASK << c->reg_shift);
  758. val |= (i - 1) << c->reg_shift;
  759. clk_writel(val, c->reg);
  760. c->div = i;
  761. c->mul = 1;
  762. ret = 0;
  763. break;
  764. }
  765. }
  766. return ret;
  767. }
  768. static long tegra30_bus_clk_round_rate(struct clk_hw *hw, unsigned long rate,
  769. unsigned long *prate)
  770. {
  771. unsigned long parent_rate = *prate;
  772. s64 divider;
  773. if (rate >= parent_rate)
  774. return parent_rate;
  775. divider = parent_rate;
  776. divider += rate - 1;
  777. do_div(divider, rate);
  778. if (divider < 0)
  779. return divider;
  780. if (divider > 4)
  781. divider = 4;
  782. do_div(parent_rate, divider);
  783. return parent_rate;
  784. }
  785. struct clk_ops tegra30_bus_ops = {
  786. .is_enabled = tegra30_bus_clk_is_enabled,
  787. .enable = tegra30_bus_clk_enable,
  788. .disable = tegra30_bus_clk_disable,
  789. .set_rate = tegra30_bus_clk_set_rate,
  790. .round_rate = tegra30_bus_clk_round_rate,
  791. .recalc_rate = tegra30_bus_clk_recalc_rate,
  792. };
  793. /* Blink output functions */
  794. static int tegra30_blink_clk_is_enabled(struct clk_hw *hw)
  795. {
  796. struct clk_tegra *c = to_clk_tegra(hw);
  797. u32 val;
  798. val = pmc_readl(PMC_CTRL);
  799. c->state = (val & PMC_CTRL_BLINK_ENB) ? ON : OFF;
  800. return c->state;
  801. }
  802. static int tegra30_blink_clk_enable(struct clk_hw *hw)
  803. {
  804. u32 val;
  805. val = pmc_readl(PMC_DPD_PADS_ORIDE);
  806. pmc_writel(val | PMC_DPD_PADS_ORIDE_BLINK_ENB, PMC_DPD_PADS_ORIDE);
  807. val = pmc_readl(PMC_CTRL);
  808. pmc_writel(val | PMC_CTRL_BLINK_ENB, PMC_CTRL);
  809. return 0;
  810. }
  811. static void tegra30_blink_clk_disable(struct clk_hw *hw)
  812. {
  813. u32 val;
  814. val = pmc_readl(PMC_CTRL);
  815. pmc_writel(val & ~PMC_CTRL_BLINK_ENB, PMC_CTRL);
  816. val = pmc_readl(PMC_DPD_PADS_ORIDE);
  817. pmc_writel(val & ~PMC_DPD_PADS_ORIDE_BLINK_ENB, PMC_DPD_PADS_ORIDE);
  818. }
  819. static int tegra30_blink_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  820. unsigned long parent_rate)
  821. {
  822. struct clk_tegra *c = to_clk_tegra(hw);
  823. if (rate >= parent_rate) {
  824. c->div = 1;
  825. pmc_writel(0, c->reg);
  826. } else {
  827. unsigned int on_off;
  828. u32 val;
  829. on_off = DIV_ROUND_UP(parent_rate / 8, rate);
  830. c->div = on_off * 8;
  831. val = (on_off & PMC_BLINK_TIMER_DATA_ON_MASK) <<
  832. PMC_BLINK_TIMER_DATA_ON_SHIFT;
  833. on_off &= PMC_BLINK_TIMER_DATA_OFF_MASK;
  834. on_off <<= PMC_BLINK_TIMER_DATA_OFF_SHIFT;
  835. val |= on_off;
  836. val |= PMC_BLINK_TIMER_ENB;
  837. pmc_writel(val, c->reg);
  838. }
  839. return 0;
  840. }
  841. static unsigned long tegra30_blink_clk_recalc_rate(struct clk_hw *hw,
  842. unsigned long parent_rate)
  843. {
  844. struct clk_tegra *c = to_clk_tegra(hw);
  845. u64 rate = parent_rate;
  846. u32 val;
  847. u32 mul;
  848. u32 div;
  849. u32 on_off;
  850. mul = 1;
  851. val = pmc_readl(c->reg);
  852. if (val & PMC_BLINK_TIMER_ENB) {
  853. on_off = (val >> PMC_BLINK_TIMER_DATA_ON_SHIFT) &
  854. PMC_BLINK_TIMER_DATA_ON_MASK;
  855. val >>= PMC_BLINK_TIMER_DATA_OFF_SHIFT;
  856. val &= PMC_BLINK_TIMER_DATA_OFF_MASK;
  857. on_off += val;
  858. /* each tick in the blink timer is 4 32KHz clocks */
  859. div = on_off * 4;
  860. } else {
  861. div = 1;
  862. }
  863. if (mul != 0 && div != 0) {
  864. rate *= mul;
  865. rate += div - 1; /* round up */
  866. do_div(rate, div);
  867. }
  868. return rate;
  869. }
  870. static long tegra30_blink_clk_round_rate(struct clk_hw *hw, unsigned long rate,
  871. unsigned long *prate)
  872. {
  873. int div;
  874. int mul;
  875. long round_rate = *prate;
  876. mul = 1;
  877. if (rate >= *prate) {
  878. div = 1;
  879. } else {
  880. div = DIV_ROUND_UP(*prate / 8, rate);
  881. div *= 8;
  882. }
  883. round_rate *= mul;
  884. round_rate += div - 1;
  885. do_div(round_rate, div);
  886. return round_rate;
  887. }
  888. struct clk_ops tegra30_blink_clk_ops = {
  889. .is_enabled = tegra30_blink_clk_is_enabled,
  890. .enable = tegra30_blink_clk_enable,
  891. .disable = tegra30_blink_clk_disable,
  892. .recalc_rate = tegra30_blink_clk_recalc_rate,
  893. .round_rate = tegra30_blink_clk_round_rate,
  894. .set_rate = tegra30_blink_clk_set_rate,
  895. };
  896. static void tegra30_utmi_param_configure(struct clk_hw *hw)
  897. {
  898. unsigned long main_rate =
  899. __clk_get_rate(__clk_get_parent(__clk_get_parent(hw->clk)));
  900. u32 reg;
  901. int i;
  902. for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
  903. if (main_rate == utmi_parameters[i].osc_frequency)
  904. break;
  905. }
  906. if (i >= ARRAY_SIZE(utmi_parameters)) {
  907. pr_err("%s: Unexpected main rate %lu\n", __func__, main_rate);
  908. return;
  909. }
  910. reg = clk_readl(UTMIP_PLL_CFG2);
  911. /* Program UTMIP PLL stable and active counts */
  912. /* [FIXME] arclk_rst.h says WRONG! This should be 1ms -> 0x50 Check! */
  913. reg &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
  914. reg |= UTMIP_PLL_CFG2_STABLE_COUNT(
  915. utmi_parameters[i].stable_count);
  916. reg &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
  917. reg |= UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(
  918. utmi_parameters[i].active_delay_count);
  919. /* Remove power downs from UTMIP PLL control bits */
  920. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
  921. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
  922. reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN;
  923. clk_writel(reg, UTMIP_PLL_CFG2);
  924. /* Program UTMIP PLL delay and oscillator frequency counts */
  925. reg = clk_readl(UTMIP_PLL_CFG1);
  926. reg &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
  927. reg |= UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(
  928. utmi_parameters[i].enable_delay_count);
  929. reg &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
  930. reg |= UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(
  931. utmi_parameters[i].xtal_freq_count);
  932. /* Remove power downs from UTMIP PLL control bits */
  933. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
  934. reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN;
  935. reg &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
  936. clk_writel(reg, UTMIP_PLL_CFG1);
  937. }
  938. /* PLL Functions */
  939. static int tegra30_pll_clk_wait_for_lock(struct clk_tegra *c, u32 lock_reg,
  940. u32 lock_bit)
  941. {
  942. int ret = 0;
  943. #if USE_PLL_LOCK_BITS
  944. int i;
  945. for (i = 0; i < c->u.pll.lock_delay; i++) {
  946. if (clk_readl(lock_reg) & lock_bit) {
  947. udelay(PLL_POST_LOCK_DELAY);
  948. return 0;
  949. }
  950. udelay(2); /* timeout = 2 * lock time */
  951. }
  952. pr_err("Timed out waiting for lock bit on pll %s",
  953. __clk_get_name(hw->clk));
  954. ret = -1;
  955. #else
  956. udelay(c->u.pll.lock_delay);
  957. #endif
  958. return ret;
  959. }
  960. static int tegra30_pll_clk_is_enabled(struct clk_hw *hw)
  961. {
  962. struct clk_tegra *c = to_clk_tegra(hw);
  963. u32 val = clk_readl(c->reg + PLL_BASE);
  964. c->state = (val & PLL_BASE_ENABLE) ? ON : OFF;
  965. return c->state;
  966. }
  967. static void tegra30_pll_clk_init(struct clk_hw *hw)
  968. {
  969. struct clk_tegra *c = to_clk_tegra(hw);
  970. if (c->flags & PLLU)
  971. tegra30_utmi_param_configure(hw);
  972. }
  973. static int tegra30_pll_clk_enable(struct clk_hw *hw)
  974. {
  975. struct clk_tegra *c = to_clk_tegra(hw);
  976. u32 val;
  977. pr_debug("%s on clock %s\n", __func__, __clk_get_name(hw->clk));
  978. #if USE_PLL_LOCK_BITS
  979. val = clk_readl(c->reg + PLL_MISC(c));
  980. val |= PLL_MISC_LOCK_ENABLE(c);
  981. clk_writel(val, c->reg + PLL_MISC(c));
  982. #endif
  983. val = clk_readl(c->reg + PLL_BASE);
  984. val &= ~PLL_BASE_BYPASS;
  985. val |= PLL_BASE_ENABLE;
  986. clk_writel(val, c->reg + PLL_BASE);
  987. if (c->flags & PLLM) {
  988. val = pmc_readl(PMC_PLLP_WB0_OVERRIDE);
  989. val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  990. pmc_writel(val, PMC_PLLP_WB0_OVERRIDE);
  991. }
  992. tegra30_pll_clk_wait_for_lock(c, c->reg + PLL_BASE, PLL_BASE_LOCK);
  993. return 0;
  994. }
  995. static void tegra30_pll_clk_disable(struct clk_hw *hw)
  996. {
  997. struct clk_tegra *c = to_clk_tegra(hw);
  998. u32 val;
  999. pr_debug("%s on clock %s\n", __func__, __clk_get_name(hw->clk));
  1000. val = clk_readl(c->reg);
  1001. val &= ~(PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  1002. clk_writel(val, c->reg);
  1003. if (c->flags & PLLM) {
  1004. val = pmc_readl(PMC_PLLP_WB0_OVERRIDE);
  1005. val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  1006. pmc_writel(val, PMC_PLLP_WB0_OVERRIDE);
  1007. }
  1008. }
  1009. static int tegra30_pll_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  1010. unsigned long parent_rate)
  1011. {
  1012. struct clk_tegra *c = to_clk_tegra(hw);
  1013. u32 val, p_div, old_base;
  1014. unsigned long input_rate;
  1015. const struct clk_pll_freq_table *sel;
  1016. struct clk_pll_freq_table cfg;
  1017. if (c->flags & PLL_FIXED) {
  1018. int ret = 0;
  1019. if (rate != c->u.pll.fixed_rate) {
  1020. pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
  1021. __func__, __clk_get_name(hw->clk),
  1022. c->u.pll.fixed_rate, rate);
  1023. ret = -EINVAL;
  1024. }
  1025. return ret;
  1026. }
  1027. if (c->flags & PLLM) {
  1028. if (rate != __clk_get_rate(hw->clk)) {
  1029. pr_err("%s: Can not change memory %s rate in flight\n",
  1030. __func__, __clk_get_name(hw->clk));
  1031. return -EINVAL;
  1032. }
  1033. }
  1034. p_div = 0;
  1035. input_rate = parent_rate;
  1036. /* Check if the target rate is tabulated */
  1037. for (sel = c->u.pll.freq_table; sel->input_rate != 0; sel++) {
  1038. if (sel->input_rate == input_rate && sel->output_rate == rate) {
  1039. if (c->flags & PLLU) {
  1040. BUG_ON(sel->p < 1 || sel->p > 2);
  1041. if (sel->p == 1)
  1042. p_div = PLLU_BASE_POST_DIV;
  1043. } else {
  1044. BUG_ON(sel->p < 1);
  1045. for (val = sel->p; val > 1; val >>= 1)
  1046. p_div++;
  1047. p_div <<= PLL_BASE_DIVP_SHIFT;
  1048. }
  1049. break;
  1050. }
  1051. }
  1052. /* Configure out-of-table rate */
  1053. if (sel->input_rate == 0) {
  1054. unsigned long cfreq;
  1055. BUG_ON(c->flags & PLLU);
  1056. sel = &cfg;
  1057. switch (input_rate) {
  1058. case 12000000:
  1059. case 26000000:
  1060. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  1061. break;
  1062. case 13000000:
  1063. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  1064. break;
  1065. case 16800000:
  1066. case 19200000:
  1067. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  1068. break;
  1069. default:
  1070. pr_err("%s: Unexpected reference rate %lu\n",
  1071. __func__, input_rate);
  1072. BUG();
  1073. }
  1074. /* Raise VCO to guarantee 0.5% accuracy */
  1075. for (cfg.output_rate = rate; cfg.output_rate < 200 * cfreq;
  1076. cfg.output_rate <<= 1)
  1077. p_div++;
  1078. cfg.p = 0x1 << p_div;
  1079. cfg.m = input_rate / cfreq;
  1080. cfg.n = cfg.output_rate / cfreq;
  1081. cfg.cpcon = OUT_OF_TABLE_CPCON;
  1082. if ((cfg.m > (PLL_BASE_DIVM_MASK >> PLL_BASE_DIVM_SHIFT)) ||
  1083. (cfg.n > (PLL_BASE_DIVN_MASK >> PLL_BASE_DIVN_SHIFT)) ||
  1084. (p_div > (PLL_BASE_DIVP_MASK >> PLL_BASE_DIVP_SHIFT)) ||
  1085. (cfg.output_rate > c->u.pll.vco_max)) {
  1086. pr_err("%s: Failed to set %s out-of-table rate %lu\n",
  1087. __func__, __clk_get_name(hw->clk), rate);
  1088. return -EINVAL;
  1089. }
  1090. p_div <<= PLL_BASE_DIVP_SHIFT;
  1091. }
  1092. c->mul = sel->n;
  1093. c->div = sel->m * sel->p;
  1094. old_base = val = clk_readl(c->reg + PLL_BASE);
  1095. val &= ~(PLL_BASE_DIVM_MASK | PLL_BASE_DIVN_MASK |
  1096. ((c->flags & PLLU) ? PLLU_BASE_POST_DIV : PLL_BASE_DIVP_MASK));
  1097. val |= (sel->m << PLL_BASE_DIVM_SHIFT) |
  1098. (sel->n << PLL_BASE_DIVN_SHIFT) | p_div;
  1099. if (val == old_base)
  1100. return 0;
  1101. if (c->state == ON) {
  1102. tegra30_pll_clk_disable(hw);
  1103. val &= ~(PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  1104. }
  1105. clk_writel(val, c->reg + PLL_BASE);
  1106. if (c->flags & PLL_HAS_CPCON) {
  1107. val = clk_readl(c->reg + PLL_MISC(c));
  1108. val &= ~PLL_MISC_CPCON_MASK;
  1109. val |= sel->cpcon << PLL_MISC_CPCON_SHIFT;
  1110. if (c->flags & (PLLU | PLLD)) {
  1111. val &= ~PLL_MISC_LFCON_MASK;
  1112. if (sel->n >= PLLDU_LFCON_SET_DIVN)
  1113. val |= 0x1 << PLL_MISC_LFCON_SHIFT;
  1114. } else if (c->flags & (PLLX | PLLM)) {
  1115. val &= ~(0x1 << PLL_MISC_DCCON_SHIFT);
  1116. if (rate >= (c->u.pll.vco_max >> 1))
  1117. val |= 0x1 << PLL_MISC_DCCON_SHIFT;
  1118. }
  1119. clk_writel(val, c->reg + PLL_MISC(c));
  1120. }
  1121. if (c->state == ON)
  1122. tegra30_pll_clk_enable(hw);
  1123. c->u.pll.fixed_rate = rate;
  1124. return 0;
  1125. }
  1126. static long tegra30_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  1127. unsigned long *prate)
  1128. {
  1129. struct clk_tegra *c = to_clk_tegra(hw);
  1130. unsigned long input_rate = *prate;
  1131. u64 output_rate = *prate;
  1132. const struct clk_pll_freq_table *sel;
  1133. struct clk_pll_freq_table cfg;
  1134. int mul;
  1135. int div;
  1136. u32 p_div;
  1137. u32 val;
  1138. if (c->flags & PLL_FIXED)
  1139. return c->u.pll.fixed_rate;
  1140. if (c->flags & PLLM)
  1141. return __clk_get_rate(hw->clk);
  1142. p_div = 0;
  1143. /* Check if the target rate is tabulated */
  1144. for (sel = c->u.pll.freq_table; sel->input_rate != 0; sel++) {
  1145. if (sel->input_rate == input_rate && sel->output_rate == rate) {
  1146. if (c->flags & PLLU) {
  1147. BUG_ON(sel->p < 1 || sel->p > 2);
  1148. if (sel->p == 1)
  1149. p_div = PLLU_BASE_POST_DIV;
  1150. } else {
  1151. BUG_ON(sel->p < 1);
  1152. for (val = sel->p; val > 1; val >>= 1)
  1153. p_div++;
  1154. p_div <<= PLL_BASE_DIVP_SHIFT;
  1155. }
  1156. break;
  1157. }
  1158. }
  1159. if (sel->input_rate == 0) {
  1160. unsigned long cfreq;
  1161. BUG_ON(c->flags & PLLU);
  1162. sel = &cfg;
  1163. switch (input_rate) {
  1164. case 12000000:
  1165. case 26000000:
  1166. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  1167. break;
  1168. case 13000000:
  1169. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  1170. break;
  1171. case 16800000:
  1172. case 19200000:
  1173. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  1174. break;
  1175. default:
  1176. pr_err("%s: Unexpected reference rate %lu\n",
  1177. __func__, input_rate);
  1178. BUG();
  1179. }
  1180. /* Raise VCO to guarantee 0.5% accuracy */
  1181. for (cfg.output_rate = rate; cfg.output_rate < 200 * cfreq;
  1182. cfg.output_rate <<= 1)
  1183. p_div++;
  1184. cfg.p = 0x1 << p_div;
  1185. cfg.m = input_rate / cfreq;
  1186. cfg.n = cfg.output_rate / cfreq;
  1187. }
  1188. mul = sel->n;
  1189. div = sel->m * sel->p;
  1190. output_rate *= mul;
  1191. output_rate += div - 1; /* round up */
  1192. do_div(output_rate, div);
  1193. return output_rate;
  1194. }
  1195. static unsigned long tegra30_pll_recalc_rate(struct clk_hw *hw,
  1196. unsigned long parent_rate)
  1197. {
  1198. struct clk_tegra *c = to_clk_tegra(hw);
  1199. u64 rate = parent_rate;
  1200. u32 val = clk_readl(c->reg + PLL_BASE);
  1201. if (c->flags & PLL_FIXED && !(val & PLL_BASE_OVERRIDE)) {
  1202. const struct clk_pll_freq_table *sel;
  1203. for (sel = c->u.pll.freq_table; sel->input_rate != 0; sel++) {
  1204. if (sel->input_rate == parent_rate &&
  1205. sel->output_rate == c->u.pll.fixed_rate) {
  1206. c->mul = sel->n;
  1207. c->div = sel->m * sel->p;
  1208. break;
  1209. }
  1210. }
  1211. pr_err("Clock %s has unknown fixed frequency\n",
  1212. __clk_get_name(hw->clk));
  1213. BUG();
  1214. } else if (val & PLL_BASE_BYPASS) {
  1215. c->mul = 1;
  1216. c->div = 1;
  1217. } else {
  1218. c->mul = (val & PLL_BASE_DIVN_MASK) >> PLL_BASE_DIVN_SHIFT;
  1219. c->div = (val & PLL_BASE_DIVM_MASK) >> PLL_BASE_DIVM_SHIFT;
  1220. if (c->flags & PLLU)
  1221. c->div *= (val & PLLU_BASE_POST_DIV) ? 1 : 2;
  1222. else
  1223. c->div *= (0x1 << ((val & PLL_BASE_DIVP_MASK) >>
  1224. PLL_BASE_DIVP_SHIFT));
  1225. }
  1226. if (c->mul != 0 && c->div != 0) {
  1227. rate *= c->mul;
  1228. rate += c->div - 1; /* round up */
  1229. do_div(rate, c->div);
  1230. }
  1231. return rate;
  1232. }
  1233. struct clk_ops tegra30_pll_ops = {
  1234. .is_enabled = tegra30_pll_clk_is_enabled,
  1235. .init = tegra30_pll_clk_init,
  1236. .enable = tegra30_pll_clk_enable,
  1237. .disable = tegra30_pll_clk_disable,
  1238. .recalc_rate = tegra30_pll_recalc_rate,
  1239. .round_rate = tegra30_pll_round_rate,
  1240. .set_rate = tegra30_pll_clk_set_rate,
  1241. };
  1242. int tegra30_plld_clk_cfg_ex(struct clk_hw *hw,
  1243. enum tegra_clk_ex_param p, u32 setting)
  1244. {
  1245. struct clk_tegra *c = to_clk_tegra(hw);
  1246. u32 val, mask, reg;
  1247. switch (p) {
  1248. case TEGRA_CLK_PLLD_CSI_OUT_ENB:
  1249. mask = PLLD_BASE_CSI_CLKENABLE;
  1250. reg = c->reg + PLL_BASE;
  1251. break;
  1252. case TEGRA_CLK_PLLD_DSI_OUT_ENB:
  1253. mask = PLLD_MISC_DSI_CLKENABLE;
  1254. reg = c->reg + PLL_MISC(c);
  1255. break;
  1256. case TEGRA_CLK_PLLD_MIPI_MUX_SEL:
  1257. if (!(c->flags & PLL_ALT_MISC_REG)) {
  1258. mask = PLLD_BASE_DSIB_MUX_MASK;
  1259. reg = c->reg + PLL_BASE;
  1260. break;
  1261. }
  1262. /* fall through - error since PLLD2 does not have MUX_SEL control */
  1263. default:
  1264. return -EINVAL;
  1265. }
  1266. val = clk_readl(reg);
  1267. if (setting)
  1268. val |= mask;
  1269. else
  1270. val &= ~mask;
  1271. clk_writel(val, reg);
  1272. return 0;
  1273. }
  1274. static int tegra30_plle_clk_is_enabled(struct clk_hw *hw)
  1275. {
  1276. struct clk_tegra *c = to_clk_tegra(hw);
  1277. u32 val;
  1278. val = clk_readl(c->reg + PLL_BASE);
  1279. c->state = (val & PLLE_BASE_ENABLE) ? ON : OFF;
  1280. return c->state;
  1281. }
  1282. static void tegra30_plle_clk_disable(struct clk_hw *hw)
  1283. {
  1284. struct clk_tegra *c = to_clk_tegra(hw);
  1285. u32 val;
  1286. val = clk_readl(c->reg + PLL_BASE);
  1287. val &= ~(PLLE_BASE_CML_ENABLE | PLLE_BASE_ENABLE);
  1288. clk_writel(val, c->reg + PLL_BASE);
  1289. }
  1290. static void tegra30_plle_training(struct clk_tegra *c)
  1291. {
  1292. u32 val;
  1293. /* PLLE is already disabled, and setup cleared;
  1294. * create falling edge on PLLE IDDQ input */
  1295. val = pmc_readl(PMC_SATA_PWRGT);
  1296. val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  1297. pmc_writel(val, PMC_SATA_PWRGT);
  1298. val = pmc_readl(PMC_SATA_PWRGT);
  1299. val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  1300. pmc_writel(val, PMC_SATA_PWRGT);
  1301. val = pmc_readl(PMC_SATA_PWRGT);
  1302. val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  1303. pmc_writel(val, PMC_SATA_PWRGT);
  1304. do {
  1305. val = clk_readl(c->reg + PLL_MISC(c));
  1306. } while (!(val & PLLE_MISC_READY));
  1307. }
  1308. static int tegra30_plle_configure(struct clk_hw *hw, bool force_training)
  1309. {
  1310. struct clk_tegra *c = to_clk_tegra(hw);
  1311. struct clk *parent = __clk_get_parent(hw->clk);
  1312. const struct clk_pll_freq_table *sel;
  1313. u32 val;
  1314. unsigned long rate = c->u.pll.fixed_rate;
  1315. unsigned long input_rate = __clk_get_rate(parent);
  1316. for (sel = c->u.pll.freq_table; sel->input_rate != 0; sel++) {
  1317. if (sel->input_rate == input_rate && sel->output_rate == rate)
  1318. break;
  1319. }
  1320. if (sel->input_rate == 0)
  1321. return -ENOSYS;
  1322. /* disable PLLE, clear setup fiels */
  1323. tegra30_plle_clk_disable(hw);
  1324. val = clk_readl(c->reg + PLL_MISC(c));
  1325. val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
  1326. clk_writel(val, c->reg + PLL_MISC(c));
  1327. /* training */
  1328. val = clk_readl(c->reg + PLL_MISC(c));
  1329. if (force_training || (!(val & PLLE_MISC_READY)))
  1330. tegra30_plle_training(c);
  1331. /* configure dividers, setup, disable SS */
  1332. val = clk_readl(c->reg + PLL_BASE);
  1333. val &= ~PLLE_BASE_DIV_MASK;
  1334. val |= PLLE_BASE_DIV(sel->m, sel->n, sel->p, sel->cpcon);
  1335. clk_writel(val, c->reg + PLL_BASE);
  1336. c->mul = sel->n;
  1337. c->div = sel->m * sel->p;
  1338. val = clk_readl(c->reg + PLL_MISC(c));
  1339. val |= PLLE_MISC_SETUP_VALUE;
  1340. val |= PLLE_MISC_LOCK_ENABLE;
  1341. clk_writel(val, c->reg + PLL_MISC(c));
  1342. val = clk_readl(PLLE_SS_CTRL);
  1343. val |= PLLE_SS_DISABLE;
  1344. clk_writel(val, PLLE_SS_CTRL);
  1345. /* enable and lock PLLE*/
  1346. val = clk_readl(c->reg + PLL_BASE);
  1347. val |= (PLLE_BASE_CML_ENABLE | PLLE_BASE_ENABLE);
  1348. clk_writel(val, c->reg + PLL_BASE);
  1349. tegra30_pll_clk_wait_for_lock(c, c->reg + PLL_MISC(c), PLLE_MISC_LOCK);
  1350. return 0;
  1351. }
  1352. static int tegra30_plle_clk_enable(struct clk_hw *hw)
  1353. {
  1354. struct clk_tegra *c = to_clk_tegra(hw);
  1355. return tegra30_plle_configure(hw, !c->set);
  1356. }
  1357. static unsigned long tegra30_plle_clk_recalc_rate(struct clk_hw *hw,
  1358. unsigned long parent_rate)
  1359. {
  1360. struct clk_tegra *c = to_clk_tegra(hw);
  1361. unsigned long rate = parent_rate;
  1362. u32 val;
  1363. val = clk_readl(c->reg + PLL_BASE);
  1364. c->mul = (val & PLLE_BASE_DIVN_MASK) >> PLLE_BASE_DIVN_SHIFT;
  1365. c->div = (val & PLLE_BASE_DIVM_MASK) >> PLLE_BASE_DIVM_SHIFT;
  1366. c->div *= (val & PLLE_BASE_DIVP_MASK) >> PLLE_BASE_DIVP_SHIFT;
  1367. if (c->mul != 0 && c->div != 0) {
  1368. rate *= c->mul;
  1369. rate += c->div - 1; /* round up */
  1370. do_div(rate, c->div);
  1371. }
  1372. return rate;
  1373. }
  1374. struct clk_ops tegra30_plle_ops = {
  1375. .is_enabled = tegra30_plle_clk_is_enabled,
  1376. .enable = tegra30_plle_clk_enable,
  1377. .disable = tegra30_plle_clk_disable,
  1378. .recalc_rate = tegra30_plle_clk_recalc_rate,
  1379. };
  1380. /* Clock divider ops */
  1381. static int tegra30_pll_div_clk_is_enabled(struct clk_hw *hw)
  1382. {
  1383. struct clk_tegra *c = to_clk_tegra(hw);
  1384. if (c->flags & DIV_U71) {
  1385. u32 val = clk_readl(c->reg);
  1386. val >>= c->reg_shift;
  1387. c->state = (val & PLL_OUT_CLKEN) ? ON : OFF;
  1388. if (!(val & PLL_OUT_RESET_DISABLE))
  1389. c->state = OFF;
  1390. } else {
  1391. c->state = ON;
  1392. }
  1393. return c->state;
  1394. }
  1395. static int tegra30_pll_div_clk_enable(struct clk_hw *hw)
  1396. {
  1397. struct clk_tegra *c = to_clk_tegra(hw);
  1398. u32 val;
  1399. u32 new_val;
  1400. pr_debug("%s: %s\n", __func__, __clk_get_name(hw->clk));
  1401. if (c->flags & DIV_U71) {
  1402. val = clk_readl(c->reg);
  1403. new_val = val >> c->reg_shift;
  1404. new_val &= 0xFFFF;
  1405. new_val |= PLL_OUT_CLKEN | PLL_OUT_RESET_DISABLE;
  1406. val &= ~(0xFFFF << c->reg_shift);
  1407. val |= new_val << c->reg_shift;
  1408. clk_writel_delay(val, c->reg);
  1409. return 0;
  1410. } else if (c->flags & DIV_2) {
  1411. return 0;
  1412. }
  1413. return -EINVAL;
  1414. }
  1415. static void tegra30_pll_div_clk_disable(struct clk_hw *hw)
  1416. {
  1417. struct clk_tegra *c = to_clk_tegra(hw);
  1418. u32 val;
  1419. u32 new_val;
  1420. pr_debug("%s: %s\n", __func__, __clk_get_name(hw->clk));
  1421. if (c->flags & DIV_U71) {
  1422. val = clk_readl(c->reg);
  1423. new_val = val >> c->reg_shift;
  1424. new_val &= 0xFFFF;
  1425. new_val &= ~(PLL_OUT_CLKEN | PLL_OUT_RESET_DISABLE);
  1426. val &= ~(0xFFFF << c->reg_shift);
  1427. val |= new_val << c->reg_shift;
  1428. clk_writel_delay(val, c->reg);
  1429. }
  1430. }
  1431. static int tegra30_pll_div_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  1432. unsigned long parent_rate)
  1433. {
  1434. struct clk_tegra *c = to_clk_tegra(hw);
  1435. u32 val;
  1436. u32 new_val;
  1437. int divider_u71;
  1438. if (c->flags & DIV_U71) {
  1439. divider_u71 = clk_div71_get_divider(
  1440. parent_rate, rate, c->flags, ROUND_DIVIDER_UP);
  1441. if (divider_u71 >= 0) {
  1442. val = clk_readl(c->reg);
  1443. new_val = val >> c->reg_shift;
  1444. new_val &= 0xFFFF;
  1445. if (c->flags & DIV_U71_FIXED)
  1446. new_val |= PLL_OUT_OVERRIDE;
  1447. new_val &= ~PLL_OUT_RATIO_MASK;
  1448. new_val |= divider_u71 << PLL_OUT_RATIO_SHIFT;
  1449. val &= ~(0xFFFF << c->reg_shift);
  1450. val |= new_val << c->reg_shift;
  1451. clk_writel_delay(val, c->reg);
  1452. c->div = divider_u71 + 2;
  1453. c->mul = 2;
  1454. c->fixed_rate = rate;
  1455. return 0;
  1456. }
  1457. } else if (c->flags & DIV_2) {
  1458. c->fixed_rate = rate;
  1459. return 0;
  1460. }
  1461. return -EINVAL;
  1462. }
  1463. static unsigned long tegra30_pll_div_clk_recalc_rate(struct clk_hw *hw,
  1464. unsigned long parent_rate)
  1465. {
  1466. struct clk_tegra *c = to_clk_tegra(hw);
  1467. u64 rate = parent_rate;
  1468. if (c->flags & DIV_U71) {
  1469. u32 divu71;
  1470. u32 val = clk_readl(c->reg);
  1471. val >>= c->reg_shift;
  1472. divu71 = (val & PLL_OUT_RATIO_MASK) >> PLL_OUT_RATIO_SHIFT;
  1473. c->div = (divu71 + 2);
  1474. c->mul = 2;
  1475. } else if (c->flags & DIV_2) {
  1476. if (c->flags & (PLLD | PLLX)) {
  1477. c->div = 2;
  1478. c->mul = 1;
  1479. } else
  1480. BUG();
  1481. } else {
  1482. c->div = 1;
  1483. c->mul = 1;
  1484. }
  1485. if (c->mul != 0 && c->div != 0) {
  1486. rate *= c->mul;
  1487. rate += c->div - 1; /* round up */
  1488. do_div(rate, c->div);
  1489. }
  1490. return rate;
  1491. }
  1492. static long tegra30_pll_div_clk_round_rate(struct clk_hw *hw,
  1493. unsigned long rate, unsigned long *prate)
  1494. {
  1495. struct clk_tegra *c = to_clk_tegra(hw);
  1496. unsigned long parent_rate = __clk_get_rate(__clk_get_parent(hw->clk));
  1497. int divider;
  1498. if (prate)
  1499. parent_rate = *prate;
  1500. if (c->flags & DIV_U71) {
  1501. divider = clk_div71_get_divider(
  1502. parent_rate, rate, c->flags, ROUND_DIVIDER_UP);
  1503. if (divider < 0)
  1504. return divider;
  1505. return DIV_ROUND_UP(parent_rate * 2, divider + 2);
  1506. } else if (c->flags & DIV_2) {
  1507. *prate = rate * 2;
  1508. return rate;
  1509. }
  1510. return -EINVAL;
  1511. }
  1512. struct clk_ops tegra30_pll_div_ops = {
  1513. .is_enabled = tegra30_pll_div_clk_is_enabled,
  1514. .enable = tegra30_pll_div_clk_enable,
  1515. .disable = tegra30_pll_div_clk_disable,
  1516. .set_rate = tegra30_pll_div_clk_set_rate,
  1517. .recalc_rate = tegra30_pll_div_clk_recalc_rate,
  1518. .round_rate = tegra30_pll_div_clk_round_rate,
  1519. };
  1520. /* Periph clk ops */
  1521. static inline u32 periph_clk_source_mask(struct clk_tegra *c)
  1522. {
  1523. if (c->flags & MUX8)
  1524. return 7 << 29;
  1525. else if (c->flags & MUX_PWM)
  1526. return 3 << 28;
  1527. else if (c->flags & MUX_CLK_OUT)
  1528. return 3 << (c->u.periph.clk_num + 4);
  1529. else if (c->flags & PLLD)
  1530. return PLLD_BASE_DSIB_MUX_MASK;
  1531. else
  1532. return 3 << 30;
  1533. }
  1534. static inline u32 periph_clk_source_shift(struct clk_tegra *c)
  1535. {
  1536. if (c->flags & MUX8)
  1537. return 29;
  1538. else if (c->flags & MUX_PWM)
  1539. return 28;
  1540. else if (c->flags & MUX_CLK_OUT)
  1541. return c->u.periph.clk_num + 4;
  1542. else if (c->flags & PLLD)
  1543. return PLLD_BASE_DSIB_MUX_SHIFT;
  1544. else
  1545. return 30;
  1546. }
  1547. static int tegra30_periph_clk_is_enabled(struct clk_hw *hw)
  1548. {
  1549. struct clk_tegra *c = to_clk_tegra(hw);
  1550. c->state = ON;
  1551. if (!(clk_readl(PERIPH_CLK_TO_ENB_REG(c)) & PERIPH_CLK_TO_BIT(c)))
  1552. c->state = OFF;
  1553. if (!(c->flags & PERIPH_NO_RESET))
  1554. if (clk_readl(PERIPH_CLK_TO_RST_REG(c)) & PERIPH_CLK_TO_BIT(c))
  1555. c->state = OFF;
  1556. return c->state;
  1557. }
  1558. static int tegra30_periph_clk_enable(struct clk_hw *hw)
  1559. {
  1560. struct clk_tegra *c = to_clk_tegra(hw);
  1561. tegra_periph_clk_enable_refcount[c->u.periph.clk_num]++;
  1562. if (tegra_periph_clk_enable_refcount[c->u.periph.clk_num] > 1)
  1563. return 0;
  1564. clk_writel_delay(PERIPH_CLK_TO_BIT(c), PERIPH_CLK_TO_ENB_SET_REG(c));
  1565. if (!(c->flags & PERIPH_NO_RESET) &&
  1566. !(c->flags & PERIPH_MANUAL_RESET)) {
  1567. if (clk_readl(PERIPH_CLK_TO_RST_REG(c)) &
  1568. PERIPH_CLK_TO_BIT(c)) {
  1569. udelay(5); /* reset propagation delay */
  1570. clk_writel(PERIPH_CLK_TO_BIT(c),
  1571. PERIPH_CLK_TO_RST_CLR_REG(c));
  1572. }
  1573. }
  1574. return 0;
  1575. }
  1576. static void tegra30_periph_clk_disable(struct clk_hw *hw)
  1577. {
  1578. struct clk_tegra *c = to_clk_tegra(hw);
  1579. unsigned long val;
  1580. tegra_periph_clk_enable_refcount[c->u.periph.clk_num]--;
  1581. if (tegra_periph_clk_enable_refcount[c->u.periph.clk_num] > 0)
  1582. return;
  1583. /* If peripheral is in the APB bus then read the APB bus to
  1584. * flush the write operation in apb bus. This will avoid the
  1585. * peripheral access after disabling clock*/
  1586. if (c->flags & PERIPH_ON_APB)
  1587. val = chipid_readl();
  1588. clk_writel_delay(PERIPH_CLK_TO_BIT(c), PERIPH_CLK_TO_ENB_CLR_REG(c));
  1589. }
  1590. void tegra30_periph_clk_reset(struct clk_hw *hw, bool assert)
  1591. {
  1592. struct clk_tegra *c = to_clk_tegra(hw);
  1593. unsigned long val;
  1594. if (!(c->flags & PERIPH_NO_RESET)) {
  1595. if (assert) {
  1596. /* If peripheral is in the APB bus then read the APB
  1597. * bus to flush the write operation in apb bus. This
  1598. * will avoid the peripheral access after disabling
  1599. * clock */
  1600. if (c->flags & PERIPH_ON_APB)
  1601. val = chipid_readl();
  1602. clk_writel(PERIPH_CLK_TO_BIT(c),
  1603. PERIPH_CLK_TO_RST_SET_REG(c));
  1604. } else
  1605. clk_writel(PERIPH_CLK_TO_BIT(c),
  1606. PERIPH_CLK_TO_RST_CLR_REG(c));
  1607. }
  1608. }
  1609. static int tegra30_periph_clk_set_parent(struct clk_hw *hw, u8 index)
  1610. {
  1611. struct clk_tegra *c = to_clk_tegra(hw);
  1612. u32 val;
  1613. if (!(c->flags & MUX))
  1614. return (index == 0) ? 0 : (-EINVAL);
  1615. val = clk_readl(c->reg);
  1616. val &= ~periph_clk_source_mask(c);
  1617. val |= (index << periph_clk_source_shift(c));
  1618. clk_writel_delay(val, c->reg);
  1619. return 0;
  1620. }
  1621. static u8 tegra30_periph_clk_get_parent(struct clk_hw *hw)
  1622. {
  1623. struct clk_tegra *c = to_clk_tegra(hw);
  1624. u32 val = clk_readl(c->reg);
  1625. int source = (val & periph_clk_source_mask(c)) >>
  1626. periph_clk_source_shift(c);
  1627. if (!(c->flags & MUX))
  1628. return 0;
  1629. return source;
  1630. }
  1631. static int tegra30_periph_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  1632. unsigned long parent_rate)
  1633. {
  1634. struct clk_tegra *c = to_clk_tegra(hw);
  1635. u32 val;
  1636. int divider;
  1637. if (c->flags & DIV_U71) {
  1638. divider = clk_div71_get_divider(
  1639. parent_rate, rate, c->flags, ROUND_DIVIDER_UP);
  1640. if (divider >= 0) {
  1641. val = clk_readl(c->reg);
  1642. val &= ~PERIPH_CLK_SOURCE_DIVU71_MASK;
  1643. val |= divider;
  1644. if (c->flags & DIV_U71_UART) {
  1645. if (divider)
  1646. val |= PERIPH_CLK_UART_DIV_ENB;
  1647. else
  1648. val &= ~PERIPH_CLK_UART_DIV_ENB;
  1649. }
  1650. clk_writel_delay(val, c->reg);
  1651. c->div = divider + 2;
  1652. c->mul = 2;
  1653. return 0;
  1654. }
  1655. } else if (c->flags & DIV_U16) {
  1656. divider = clk_div16_get_divider(parent_rate, rate);
  1657. if (divider >= 0) {
  1658. val = clk_readl(c->reg);
  1659. val &= ~PERIPH_CLK_SOURCE_DIVU16_MASK;
  1660. val |= divider;
  1661. clk_writel_delay(val, c->reg);
  1662. c->div = divider + 1;
  1663. c->mul = 1;
  1664. return 0;
  1665. }
  1666. } else if (parent_rate <= rate) {
  1667. c->div = 1;
  1668. c->mul = 1;
  1669. return 0;
  1670. }
  1671. return -EINVAL;
  1672. }
  1673. static long tegra30_periph_clk_round_rate(struct clk_hw *hw, unsigned long rate,
  1674. unsigned long *prate)
  1675. {
  1676. struct clk_tegra *c = to_clk_tegra(hw);
  1677. unsigned long parent_rate = __clk_get_rate(__clk_get_parent(hw->clk));
  1678. int divider;
  1679. if (prate)
  1680. parent_rate = *prate;
  1681. if (c->flags & DIV_U71) {
  1682. divider = clk_div71_get_divider(
  1683. parent_rate, rate, c->flags, ROUND_DIVIDER_UP);
  1684. if (divider < 0)
  1685. return divider;
  1686. return DIV_ROUND_UP(parent_rate * 2, divider + 2);
  1687. } else if (c->flags & DIV_U16) {
  1688. divider = clk_div16_get_divider(parent_rate, rate);
  1689. if (divider < 0)
  1690. return divider;
  1691. return DIV_ROUND_UP(parent_rate, divider + 1);
  1692. }
  1693. return -EINVAL;
  1694. }
  1695. static unsigned long tegra30_periph_clk_recalc_rate(struct clk_hw *hw,
  1696. unsigned long parent_rate)
  1697. {
  1698. struct clk_tegra *c = to_clk_tegra(hw);
  1699. u64 rate = parent_rate;
  1700. u32 val = clk_readl(c->reg);
  1701. if (c->flags & DIV_U71) {
  1702. u32 divu71 = val & PERIPH_CLK_SOURCE_DIVU71_MASK;
  1703. if ((c->flags & DIV_U71_UART) &&
  1704. (!(val & PERIPH_CLK_UART_DIV_ENB))) {
  1705. divu71 = 0;
  1706. }
  1707. if (c->flags & DIV_U71_IDLE) {
  1708. val &= ~(PERIPH_CLK_SOURCE_DIVU71_MASK <<
  1709. PERIPH_CLK_SOURCE_DIVIDLE_SHIFT);
  1710. val |= (PERIPH_CLK_SOURCE_DIVIDLE_VAL <<
  1711. PERIPH_CLK_SOURCE_DIVIDLE_SHIFT);
  1712. clk_writel(val, c->reg);
  1713. }
  1714. c->div = divu71 + 2;
  1715. c->mul = 2;
  1716. } else if (c->flags & DIV_U16) {
  1717. u32 divu16 = val & PERIPH_CLK_SOURCE_DIVU16_MASK;
  1718. c->div = divu16 + 1;
  1719. c->mul = 1;
  1720. } else {
  1721. c->div = 1;
  1722. c->mul = 1;
  1723. }
  1724. if (c->mul != 0 && c->div != 0) {
  1725. rate *= c->mul;
  1726. rate += c->div - 1; /* round up */
  1727. do_div(rate, c->div);
  1728. }
  1729. return rate;
  1730. }
  1731. struct clk_ops tegra30_periph_clk_ops = {
  1732. .is_enabled = tegra30_periph_clk_is_enabled,
  1733. .enable = tegra30_periph_clk_enable,
  1734. .disable = tegra30_periph_clk_disable,
  1735. .set_parent = tegra30_periph_clk_set_parent,
  1736. .get_parent = tegra30_periph_clk_get_parent,
  1737. .set_rate = tegra30_periph_clk_set_rate,
  1738. .round_rate = tegra30_periph_clk_round_rate,
  1739. .recalc_rate = tegra30_periph_clk_recalc_rate,
  1740. };
  1741. static int tegra30_dsib_clk_set_parent(struct clk_hw *hw, u8 index)
  1742. {
  1743. struct clk *d = clk_get_sys(NULL, "pll_d");
  1744. /* The DSIB parent selection bit is in PLLD base
  1745. register - can not do direct r-m-w, must be
  1746. protected by PLLD lock */
  1747. tegra_clk_cfg_ex(
  1748. d, TEGRA_CLK_PLLD_MIPI_MUX_SEL, index);
  1749. return 0;
  1750. }
  1751. struct clk_ops tegra30_dsib_clk_ops = {
  1752. .is_enabled = tegra30_periph_clk_is_enabled,
  1753. .enable = &tegra30_periph_clk_enable,
  1754. .disable = &tegra30_periph_clk_disable,
  1755. .set_parent = &tegra30_dsib_clk_set_parent,
  1756. .get_parent = &tegra30_periph_clk_get_parent,
  1757. .set_rate = &tegra30_periph_clk_set_rate,
  1758. .round_rate = &tegra30_periph_clk_round_rate,
  1759. .recalc_rate = &tegra30_periph_clk_recalc_rate,
  1760. };
  1761. /* Periph extended clock configuration ops */
  1762. int tegra30_vi_clk_cfg_ex(struct clk_hw *hw,
  1763. enum tegra_clk_ex_param p, u32 setting)
  1764. {
  1765. struct clk_tegra *c = to_clk_tegra(hw);
  1766. if (p == TEGRA_CLK_VI_INP_SEL) {
  1767. u32 val = clk_readl(c->reg);
  1768. val &= ~PERIPH_CLK_VI_SEL_EX_MASK;
  1769. val |= (setting << PERIPH_CLK_VI_SEL_EX_SHIFT) &
  1770. PERIPH_CLK_VI_SEL_EX_MASK;
  1771. clk_writel(val, c->reg);
  1772. return 0;
  1773. }
  1774. return -EINVAL;
  1775. }
  1776. int tegra30_nand_clk_cfg_ex(struct clk_hw *hw,
  1777. enum tegra_clk_ex_param p, u32 setting)
  1778. {
  1779. struct clk_tegra *c = to_clk_tegra(hw);
  1780. if (p == TEGRA_CLK_NAND_PAD_DIV2_ENB) {
  1781. u32 val = clk_readl(c->reg);
  1782. if (setting)
  1783. val |= PERIPH_CLK_NAND_DIV_EX_ENB;
  1784. else
  1785. val &= ~PERIPH_CLK_NAND_DIV_EX_ENB;
  1786. clk_writel(val, c->reg);
  1787. return 0;
  1788. }
  1789. return -EINVAL;
  1790. }
  1791. int tegra30_dtv_clk_cfg_ex(struct clk_hw *hw,
  1792. enum tegra_clk_ex_param p, u32 setting)
  1793. {
  1794. struct clk_tegra *c = to_clk_tegra(hw);
  1795. if (p == TEGRA_CLK_DTV_INVERT) {
  1796. u32 val = clk_readl(c->reg);
  1797. if (setting)
  1798. val |= PERIPH_CLK_DTV_POLARITY_INV;
  1799. else
  1800. val &= ~PERIPH_CLK_DTV_POLARITY_INV;
  1801. clk_writel(val, c->reg);
  1802. return 0;
  1803. }
  1804. return -EINVAL;
  1805. }
  1806. /* Output clock ops */
  1807. static DEFINE_SPINLOCK(clk_out_lock);
  1808. static int tegra30_clk_out_is_enabled(struct clk_hw *hw)
  1809. {
  1810. struct clk_tegra *c = to_clk_tegra(hw);
  1811. u32 val = pmc_readl(c->reg);
  1812. c->state = (val & (0x1 << c->u.periph.clk_num)) ? ON : OFF;
  1813. c->mul = 1;
  1814. c->div = 1;
  1815. return c->state;
  1816. }
  1817. static int tegra30_clk_out_enable(struct clk_hw *hw)
  1818. {
  1819. struct clk_tegra *c = to_clk_tegra(hw);
  1820. u32 val;
  1821. unsigned long flags;
  1822. spin_lock_irqsave(&clk_out_lock, flags);
  1823. val = pmc_readl(c->reg);
  1824. val |= (0x1 << c->u.periph.clk_num);
  1825. pmc_writel(val, c->reg);
  1826. spin_unlock_irqrestore(&clk_out_lock, flags);
  1827. return 0;
  1828. }
  1829. static void tegra30_clk_out_disable(struct clk_hw *hw)
  1830. {
  1831. struct clk_tegra *c = to_clk_tegra(hw);
  1832. u32 val;
  1833. unsigned long flags;
  1834. spin_lock_irqsave(&clk_out_lock, flags);
  1835. val = pmc_readl(c->reg);
  1836. val &= ~(0x1 << c->u.periph.clk_num);
  1837. pmc_writel(val, c->reg);
  1838. spin_unlock_irqrestore(&clk_out_lock, flags);
  1839. }
  1840. static int tegra30_clk_out_set_parent(struct clk_hw *hw, u8 index)
  1841. {
  1842. struct clk_tegra *c = to_clk_tegra(hw);
  1843. u32 val;
  1844. unsigned long flags;
  1845. spin_lock_irqsave(&clk_out_lock, flags);
  1846. val = pmc_readl(c->reg);
  1847. val &= ~periph_clk_source_mask(c);
  1848. val |= (index << periph_clk_source_shift(c));
  1849. pmc_writel(val, c->reg);
  1850. spin_unlock_irqrestore(&clk_out_lock, flags);
  1851. return 0;
  1852. }
  1853. static u8 tegra30_clk_out_get_parent(struct clk_hw *hw)
  1854. {
  1855. struct clk_tegra *c = to_clk_tegra(hw);
  1856. u32 val = pmc_readl(c->reg);
  1857. int source;
  1858. source = (val & periph_clk_source_mask(c)) >>
  1859. periph_clk_source_shift(c);
  1860. return source;
  1861. }
  1862. struct clk_ops tegra_clk_out_ops = {
  1863. .is_enabled = tegra30_clk_out_is_enabled,
  1864. .enable = tegra30_clk_out_enable,
  1865. .disable = tegra30_clk_out_disable,
  1866. .set_parent = tegra30_clk_out_set_parent,
  1867. .get_parent = tegra30_clk_out_get_parent,
  1868. .recalc_rate = tegra30_clk_fixed_recalc_rate,
  1869. };
  1870. /* Clock doubler ops */
  1871. static int tegra30_clk_double_is_enabled(struct clk_hw *hw)
  1872. {
  1873. struct clk_tegra *c = to_clk_tegra(hw);
  1874. c->state = ON;
  1875. if (!(clk_readl(PERIPH_CLK_TO_ENB_REG(c)) & PERIPH_CLK_TO_BIT(c)))
  1876. c->state = OFF;
  1877. return c->state;
  1878. };
  1879. static int tegra30_clk_double_set_rate(struct clk_hw *hw, unsigned long rate,
  1880. unsigned long parent_rate)
  1881. {
  1882. struct clk_tegra *c = to_clk_tegra(hw);
  1883. u32 val;
  1884. if (rate == parent_rate) {
  1885. val = clk_readl(c->reg) | (0x1 << c->reg_shift);
  1886. clk_writel(val, c->reg);
  1887. c->mul = 1;
  1888. c->div = 1;
  1889. return 0;
  1890. } else if (rate == 2 * parent_rate) {
  1891. val = clk_readl(c->reg) & (~(0x1 << c->reg_shift));
  1892. clk_writel(val, c->reg);
  1893. c->mul = 2;
  1894. c->div = 1;
  1895. return 0;
  1896. }
  1897. return -EINVAL;
  1898. }
  1899. static unsigned long tegra30_clk_double_recalc_rate(struct clk_hw *hw,
  1900. unsigned long parent_rate)
  1901. {
  1902. struct clk_tegra *c = to_clk_tegra(hw);
  1903. u64 rate = parent_rate;
  1904. u32 val = clk_readl(c->reg);
  1905. c->mul = val & (0x1 << c->reg_shift) ? 1 : 2;
  1906. c->div = 1;
  1907. if (c->mul != 0 && c->div != 0) {
  1908. rate *= c->mul;
  1909. rate += c->div - 1; /* round up */
  1910. do_div(rate, c->div);
  1911. }
  1912. return rate;
  1913. }
  1914. static long tegra30_clk_double_round_rate(struct clk_hw *hw, unsigned long rate,
  1915. unsigned long *prate)
  1916. {
  1917. unsigned long output_rate = *prate;
  1918. do_div(output_rate, 2);
  1919. return output_rate;
  1920. }
  1921. struct clk_ops tegra30_clk_double_ops = {
  1922. .is_enabled = tegra30_clk_double_is_enabled,
  1923. .enable = tegra30_periph_clk_enable,
  1924. .disable = tegra30_periph_clk_disable,
  1925. .recalc_rate = tegra30_clk_double_recalc_rate,
  1926. .round_rate = tegra30_clk_double_round_rate,
  1927. .set_rate = tegra30_clk_double_set_rate,
  1928. };
  1929. /* Audio sync clock ops */
  1930. struct clk_ops tegra_sync_source_ops = {
  1931. .recalc_rate = tegra30_clk_fixed_recalc_rate,
  1932. };
  1933. static int tegra30_audio_sync_clk_is_enabled(struct clk_hw *hw)
  1934. {
  1935. struct clk_tegra *c = to_clk_tegra(hw);
  1936. u32 val = clk_readl(c->reg);
  1937. c->state = (val & AUDIO_SYNC_DISABLE_BIT) ? OFF : ON;
  1938. return c->state;
  1939. }
  1940. static int tegra30_audio_sync_clk_enable(struct clk_hw *hw)
  1941. {
  1942. struct clk_tegra *c = to_clk_tegra(hw);
  1943. u32 val = clk_readl(c->reg);
  1944. clk_writel((val & (~AUDIO_SYNC_DISABLE_BIT)), c->reg);
  1945. return 0;
  1946. }
  1947. static void tegra30_audio_sync_clk_disable(struct clk_hw *hw)
  1948. {
  1949. struct clk_tegra *c = to_clk_tegra(hw);
  1950. u32 val = clk_readl(c->reg);
  1951. clk_writel((val | AUDIO_SYNC_DISABLE_BIT), c->reg);
  1952. }
  1953. static int tegra30_audio_sync_clk_set_parent(struct clk_hw *hw, u8 index)
  1954. {
  1955. struct clk_tegra *c = to_clk_tegra(hw);
  1956. u32 val;
  1957. val = clk_readl(c->reg);
  1958. val &= ~AUDIO_SYNC_SOURCE_MASK;
  1959. val |= index;
  1960. clk_writel(val, c->reg);
  1961. return 0;
  1962. }
  1963. static u8 tegra30_audio_sync_clk_get_parent(struct clk_hw *hw)
  1964. {
  1965. struct clk_tegra *c = to_clk_tegra(hw);
  1966. u32 val = clk_readl(c->reg);
  1967. int source;
  1968. source = val & AUDIO_SYNC_SOURCE_MASK;
  1969. return source;
  1970. }
  1971. struct clk_ops tegra30_audio_sync_clk_ops = {
  1972. .is_enabled = tegra30_audio_sync_clk_is_enabled,
  1973. .enable = tegra30_audio_sync_clk_enable,
  1974. .disable = tegra30_audio_sync_clk_disable,
  1975. .set_parent = tegra30_audio_sync_clk_set_parent,
  1976. .get_parent = tegra30_audio_sync_clk_get_parent,
  1977. .recalc_rate = tegra30_clk_fixed_recalc_rate,
  1978. };
  1979. /* cml0 (pcie), and cml1 (sata) clock ops */
  1980. static int tegra30_cml_clk_is_enabled(struct clk_hw *hw)
  1981. {
  1982. struct clk_tegra *c = to_clk_tegra(hw);
  1983. u32 val = clk_readl(c->reg);
  1984. c->state = val & (0x1 << c->u.periph.clk_num) ? ON : OFF;
  1985. return c->state;
  1986. }
  1987. static int tegra30_cml_clk_enable(struct clk_hw *hw)
  1988. {
  1989. struct clk_tegra *c = to_clk_tegra(hw);
  1990. u32 val = clk_readl(c->reg);
  1991. val |= (0x1 << c->u.periph.clk_num);
  1992. clk_writel(val, c->reg);
  1993. return 0;
  1994. }
  1995. static void tegra30_cml_clk_disable(struct clk_hw *hw)
  1996. {
  1997. struct clk_tegra *c = to_clk_tegra(hw);
  1998. u32 val = clk_readl(c->reg);
  1999. val &= ~(0x1 << c->u.periph.clk_num);
  2000. clk_writel(val, c->reg);
  2001. }
  2002. struct clk_ops tegra_cml_clk_ops = {
  2003. .is_enabled = tegra30_cml_clk_is_enabled,
  2004. .enable = tegra30_cml_clk_enable,
  2005. .disable = tegra30_cml_clk_disable,
  2006. .recalc_rate = tegra30_clk_fixed_recalc_rate,
  2007. };
  2008. struct clk_ops tegra_pciex_clk_ops = {
  2009. .recalc_rate = tegra30_clk_fixed_recalc_rate,
  2010. };
  2011. /* Tegra30 CPU clock and reset control functions */
  2012. static void tegra30_wait_cpu_in_reset(u32 cpu)
  2013. {
  2014. unsigned int reg;
  2015. do {
  2016. reg = readl(reg_clk_base +
  2017. TEGRA30_CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
  2018. cpu_relax();
  2019. } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
  2020. return;
  2021. }
  2022. static void tegra30_put_cpu_in_reset(u32 cpu)
  2023. {
  2024. writel(CPU_RESET(cpu),
  2025. reg_clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  2026. dmb();
  2027. }
  2028. static void tegra30_cpu_out_of_reset(u32 cpu)
  2029. {
  2030. writel(CPU_RESET(cpu),
  2031. reg_clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR);
  2032. wmb();
  2033. }
  2034. static void tegra30_enable_cpu_clock(u32 cpu)
  2035. {
  2036. unsigned int reg;
  2037. writel(CPU_CLOCK(cpu),
  2038. reg_clk_base + TEGRA30_CLK_RST_CONTROLLER_CLK_CPU_CMPLX_CLR);
  2039. reg = readl(reg_clk_base +
  2040. TEGRA30_CLK_RST_CONTROLLER_CLK_CPU_CMPLX_CLR);
  2041. }
  2042. static void tegra30_disable_cpu_clock(u32 cpu)
  2043. {
  2044. unsigned int reg;
  2045. reg = readl(reg_clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  2046. writel(reg | CPU_CLOCK(cpu),
  2047. reg_clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  2048. }
  2049. #ifdef CONFIG_PM_SLEEP
  2050. static bool tegra30_cpu_rail_off_ready(void)
  2051. {
  2052. unsigned int cpu_rst_status;
  2053. int cpu_pwr_status;
  2054. cpu_rst_status = readl(reg_clk_base +
  2055. TEGRA30_CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
  2056. cpu_pwr_status = tegra_powergate_is_powered(TEGRA_POWERGATE_CPU1) ||
  2057. tegra_powergate_is_powered(TEGRA_POWERGATE_CPU2) ||
  2058. tegra_powergate_is_powered(TEGRA_POWERGATE_CPU3);
  2059. if (((cpu_rst_status & 0xE) != 0xE) || cpu_pwr_status)
  2060. return false;
  2061. return true;
  2062. }
  2063. static void tegra30_cpu_clock_suspend(void)
  2064. {
  2065. /* switch coresite to clk_m, save off original source */
  2066. tegra30_cpu_clk_sctx.clk_csite_src =
  2067. readl(reg_clk_base + CLK_RESET_SOURCE_CSITE);
  2068. writel(3<<30, reg_clk_base + CLK_RESET_SOURCE_CSITE);
  2069. tegra30_cpu_clk_sctx.cpu_burst =
  2070. readl(reg_clk_base + CLK_RESET_CCLK_BURST);
  2071. tegra30_cpu_clk_sctx.pllx_base =
  2072. readl(reg_clk_base + CLK_RESET_PLLX_BASE);
  2073. tegra30_cpu_clk_sctx.pllx_misc =
  2074. readl(reg_clk_base + CLK_RESET_PLLX_MISC);
  2075. tegra30_cpu_clk_sctx.cclk_divider =
  2076. readl(reg_clk_base + CLK_RESET_CCLK_DIVIDER);
  2077. }
  2078. static void tegra30_cpu_clock_resume(void)
  2079. {
  2080. unsigned int reg, policy;
  2081. /* Is CPU complex already running on PLLX? */
  2082. reg = readl(reg_clk_base + CLK_RESET_CCLK_BURST);
  2083. policy = (reg >> CLK_RESET_CCLK_BURST_POLICY_SHIFT) & 0xF;
  2084. if (policy == CLK_RESET_CCLK_IDLE_POLICY)
  2085. reg = (reg >> CLK_RESET_CCLK_IDLE_POLICY_SHIFT) & 0xF;
  2086. else if (policy == CLK_RESET_CCLK_RUN_POLICY)
  2087. reg = (reg >> CLK_RESET_CCLK_RUN_POLICY_SHIFT) & 0xF;
  2088. else
  2089. BUG();
  2090. if (reg != CLK_RESET_CCLK_BURST_POLICY_PLLX) {
  2091. /* restore PLLX settings if CPU is on different PLL */
  2092. writel(tegra30_cpu_clk_sctx.pllx_misc,
  2093. reg_clk_base + CLK_RESET_PLLX_MISC);
  2094. writel(tegra30_cpu_clk_sctx.pllx_base,
  2095. reg_clk_base + CLK_RESET_PLLX_BASE);
  2096. /* wait for PLL stabilization if PLLX was enabled */
  2097. if (tegra30_cpu_clk_sctx.pllx_base & (1 << 30))
  2098. udelay(300);
  2099. }
  2100. /*
  2101. * Restore original burst policy setting for calls resulting from CPU
  2102. * LP2 in idle or system suspend.
  2103. */
  2104. writel(tegra30_cpu_clk_sctx.cclk_divider,
  2105. reg_clk_base + CLK_RESET_CCLK_DIVIDER);
  2106. writel(tegra30_cpu_clk_sctx.cpu_burst,
  2107. reg_clk_base + CLK_RESET_CCLK_BURST);
  2108. writel(tegra30_cpu_clk_sctx.clk_csite_src,
  2109. reg_clk_base + CLK_RESET_SOURCE_CSITE);
  2110. }
  2111. #endif
  2112. static struct tegra_cpu_car_ops tegra30_cpu_car_ops = {
  2113. .wait_for_reset = tegra30_wait_cpu_in_reset,
  2114. .put_in_reset = tegra30_put_cpu_in_reset,
  2115. .out_of_reset = tegra30_cpu_out_of_reset,
  2116. .enable_clock = tegra30_enable_cpu_clock,
  2117. .disable_clock = tegra30_disable_cpu_clock,
  2118. #ifdef CONFIG_PM_SLEEP
  2119. .rail_off_ready = tegra30_cpu_rail_off_ready,
  2120. .suspend = tegra30_cpu_clock_suspend,
  2121. .resume = tegra30_cpu_clock_resume,
  2122. #endif
  2123. };
  2124. void __init tegra30_cpu_car_ops_init(void)
  2125. {
  2126. tegra_cpu_car_ops = &tegra30_cpu_car_ops;
  2127. }