i915_drv.h 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <drm/intel-gtt.h>
  37. /* General customization:
  38. */
  39. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  40. #define DRIVER_NAME "i915"
  41. #define DRIVER_DESC "Intel Graphics"
  42. #define DRIVER_DATE "20080730"
  43. enum pipe {
  44. PIPE_A = 0,
  45. PIPE_B,
  46. };
  47. enum plane {
  48. PLANE_A = 0,
  49. PLANE_B,
  50. };
  51. #define I915_NUM_PIPE 2
  52. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  53. /* Interface history:
  54. *
  55. * 1.1: Original.
  56. * 1.2: Add Power Management
  57. * 1.3: Add vblank support
  58. * 1.4: Fix cmdbuffer path, add heap destroy
  59. * 1.5: Add vblank pipe configuration
  60. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  61. * - Support vertical blank on secondary display pipe
  62. */
  63. #define DRIVER_MAJOR 1
  64. #define DRIVER_MINOR 6
  65. #define DRIVER_PATCHLEVEL 0
  66. #define WATCH_COHERENCY 0
  67. #define WATCH_BUF 0
  68. #define WATCH_EXEC 0
  69. #define WATCH_LRU 0
  70. #define WATCH_RELOC 0
  71. #define WATCH_INACTIVE 0
  72. #define WATCH_PWRITE 0
  73. #define I915_GEM_PHYS_CURSOR_0 1
  74. #define I915_GEM_PHYS_CURSOR_1 2
  75. #define I915_GEM_PHYS_OVERLAY_REGS 3
  76. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  77. struct drm_i915_gem_phys_object {
  78. int id;
  79. struct page **page_list;
  80. drm_dma_handle_t *handle;
  81. struct drm_gem_object *cur_obj;
  82. };
  83. struct mem_block {
  84. struct mem_block *next;
  85. struct mem_block *prev;
  86. int start;
  87. int size;
  88. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  89. };
  90. struct opregion_header;
  91. struct opregion_acpi;
  92. struct opregion_swsci;
  93. struct opregion_asle;
  94. struct intel_opregion {
  95. struct opregion_header *header;
  96. struct opregion_acpi *acpi;
  97. struct opregion_swsci *swsci;
  98. struct opregion_asle *asle;
  99. void *vbt;
  100. };
  101. #define OPREGION_SIZE (8*1024)
  102. struct intel_overlay;
  103. struct intel_overlay_error_state;
  104. struct drm_i915_master_private {
  105. drm_local_map_t *sarea;
  106. struct _drm_i915_sarea *sarea_priv;
  107. };
  108. #define I915_FENCE_REG_NONE -1
  109. struct drm_i915_fence_reg {
  110. struct drm_gem_object *obj;
  111. struct list_head lru_list;
  112. };
  113. struct sdvo_device_mapping {
  114. u8 dvo_port;
  115. u8 slave_addr;
  116. u8 dvo_wiring;
  117. u8 initialized;
  118. u8 ddc_pin;
  119. };
  120. struct drm_i915_error_state {
  121. u32 eir;
  122. u32 pgtbl_er;
  123. u32 pipeastat;
  124. u32 pipebstat;
  125. u32 ipeir;
  126. u32 ipehr;
  127. u32 instdone;
  128. u32 acthd;
  129. u32 instpm;
  130. u32 instps;
  131. u32 instdone1;
  132. u32 seqno;
  133. u64 bbaddr;
  134. struct timeval time;
  135. struct drm_i915_error_object {
  136. int page_count;
  137. u32 gtt_offset;
  138. u32 *pages[0];
  139. } *ringbuffer, *batchbuffer[2];
  140. struct drm_i915_error_buffer {
  141. size_t size;
  142. u32 name;
  143. u32 seqno;
  144. u32 gtt_offset;
  145. u32 read_domains;
  146. u32 write_domain;
  147. u32 fence_reg;
  148. s32 pinned:2;
  149. u32 tiling:2;
  150. u32 dirty:1;
  151. u32 purgeable:1;
  152. } *active_bo;
  153. u32 active_bo_count;
  154. struct intel_overlay_error_state *overlay;
  155. };
  156. struct drm_i915_display_funcs {
  157. void (*dpms)(struct drm_crtc *crtc, int mode);
  158. bool (*fbc_enabled)(struct drm_device *dev);
  159. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  160. void (*disable_fbc)(struct drm_device *dev);
  161. int (*get_display_clock_speed)(struct drm_device *dev);
  162. int (*get_fifo_size)(struct drm_device *dev, int plane);
  163. void (*update_wm)(struct drm_device *dev, int planea_clock,
  164. int planeb_clock, int sr_hdisplay, int sr_htotal,
  165. int pixel_size);
  166. /* clock updates for mode set */
  167. /* cursor updates */
  168. /* render clock increase/decrease */
  169. /* display clock increase/decrease */
  170. /* pll clock increase/decrease */
  171. /* clock gating init */
  172. };
  173. struct intel_device_info {
  174. u8 gen;
  175. u8 is_mobile : 1;
  176. u8 is_i85x : 1;
  177. u8 is_i915g : 1;
  178. u8 is_i945gm : 1;
  179. u8 is_g33 : 1;
  180. u8 need_gfx_hws : 1;
  181. u8 is_g4x : 1;
  182. u8 is_pineview : 1;
  183. u8 is_broadwater : 1;
  184. u8 is_crestline : 1;
  185. u8 is_ironlake : 1;
  186. u8 has_fbc : 1;
  187. u8 has_rc6 : 1;
  188. u8 has_pipe_cxsr : 1;
  189. u8 has_hotplug : 1;
  190. u8 cursor_needs_physical : 1;
  191. u8 has_overlay : 1;
  192. u8 overlay_needs_physical : 1;
  193. u8 supports_tv : 1;
  194. };
  195. enum no_fbc_reason {
  196. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  197. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  198. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  199. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  200. FBC_BAD_PLANE, /* fbc not supported on plane */
  201. FBC_NOT_TILED, /* buffer not tiled */
  202. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  203. };
  204. enum intel_pch {
  205. PCH_IBX, /* Ibexpeak PCH */
  206. PCH_CPT, /* Cougarpoint PCH */
  207. };
  208. #define QUIRK_PIPEA_FORCE (1<<0)
  209. struct intel_fbdev;
  210. typedef struct drm_i915_private {
  211. struct drm_device *dev;
  212. const struct intel_device_info *info;
  213. int has_gem;
  214. void __iomem *regs;
  215. struct intel_gmbus {
  216. struct i2c_adapter adapter;
  217. struct i2c_adapter *force_bitbanging;
  218. int pin;
  219. } *gmbus;
  220. struct pci_dev *bridge_dev;
  221. struct intel_ring_buffer render_ring;
  222. struct intel_ring_buffer bsd_ring;
  223. uint32_t next_seqno;
  224. drm_dma_handle_t *status_page_dmah;
  225. void *seqno_page;
  226. dma_addr_t dma_status_page;
  227. uint32_t counter;
  228. unsigned int seqno_gfx_addr;
  229. drm_local_map_t hws_map;
  230. struct drm_gem_object *seqno_obj;
  231. struct drm_gem_object *pwrctx;
  232. struct drm_gem_object *renderctx;
  233. struct resource mch_res;
  234. unsigned int cpp;
  235. int back_offset;
  236. int front_offset;
  237. int current_page;
  238. int page_flipping;
  239. #define I915_DEBUG_READ (1<<0)
  240. #define I915_DEBUG_WRITE (1<<1)
  241. unsigned long debug_flags;
  242. wait_queue_head_t irq_queue;
  243. atomic_t irq_received;
  244. /** Protects user_irq_refcount and irq_mask_reg */
  245. spinlock_t user_irq_lock;
  246. u32 trace_irq_seqno;
  247. /** Cached value of IMR to avoid reads in updating the bitfield */
  248. u32 irq_mask_reg;
  249. u32 pipestat[2];
  250. /** splitted irq regs for graphics and display engine on Ironlake,
  251. irq_mask_reg is still used for display irq. */
  252. u32 gt_irq_mask_reg;
  253. u32 gt_irq_enable_reg;
  254. u32 de_irq_enable_reg;
  255. u32 pch_irq_mask_reg;
  256. u32 pch_irq_enable_reg;
  257. u32 hotplug_supported_mask;
  258. struct work_struct hotplug_work;
  259. int tex_lru_log_granularity;
  260. int allow_batchbuffer;
  261. struct mem_block *agp_heap;
  262. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  263. int vblank_pipe;
  264. int num_pipe;
  265. /* For hangcheck timer */
  266. #define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
  267. struct timer_list hangcheck_timer;
  268. int hangcheck_count;
  269. uint32_t last_acthd;
  270. uint32_t last_instdone;
  271. uint32_t last_instdone1;
  272. unsigned long cfb_size;
  273. unsigned long cfb_pitch;
  274. unsigned long cfb_offset;
  275. int cfb_fence;
  276. int cfb_plane;
  277. int cfb_y;
  278. int irq_enabled;
  279. struct intel_opregion opregion;
  280. /* overlay */
  281. struct intel_overlay *overlay;
  282. /* LVDS info */
  283. int backlight_level; /* restore backlight to this value */
  284. bool panel_wants_dither;
  285. struct drm_display_mode *panel_fixed_mode;
  286. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  287. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  288. /* Feature bits from the VBIOS */
  289. unsigned int int_tv_support:1;
  290. unsigned int lvds_dither:1;
  291. unsigned int lvds_vbt:1;
  292. unsigned int int_crt_support:1;
  293. unsigned int lvds_use_ssc:1;
  294. unsigned int edp_support:1;
  295. int lvds_ssc_freq;
  296. int edp_bpp;
  297. struct notifier_block lid_notifier;
  298. int crt_ddc_pin;
  299. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  300. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  301. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  302. unsigned int fsb_freq, mem_freq, is_ddr3;
  303. spinlock_t error_lock;
  304. struct drm_i915_error_state *first_error;
  305. struct work_struct error_work;
  306. struct workqueue_struct *wq;
  307. /* Display functions */
  308. struct drm_i915_display_funcs display;
  309. /* PCH chipset type */
  310. enum intel_pch pch_type;
  311. unsigned long quirks;
  312. /* Register state */
  313. bool modeset_on_lid;
  314. u8 saveLBB;
  315. u32 saveDSPACNTR;
  316. u32 saveDSPBCNTR;
  317. u32 saveDSPARB;
  318. u32 saveHWS;
  319. u32 savePIPEACONF;
  320. u32 savePIPEBCONF;
  321. u32 savePIPEASRC;
  322. u32 savePIPEBSRC;
  323. u32 saveFPA0;
  324. u32 saveFPA1;
  325. u32 saveDPLL_A;
  326. u32 saveDPLL_A_MD;
  327. u32 saveHTOTAL_A;
  328. u32 saveHBLANK_A;
  329. u32 saveHSYNC_A;
  330. u32 saveVTOTAL_A;
  331. u32 saveVBLANK_A;
  332. u32 saveVSYNC_A;
  333. u32 saveBCLRPAT_A;
  334. u32 saveTRANSACONF;
  335. u32 saveTRANS_HTOTAL_A;
  336. u32 saveTRANS_HBLANK_A;
  337. u32 saveTRANS_HSYNC_A;
  338. u32 saveTRANS_VTOTAL_A;
  339. u32 saveTRANS_VBLANK_A;
  340. u32 saveTRANS_VSYNC_A;
  341. u32 savePIPEASTAT;
  342. u32 saveDSPASTRIDE;
  343. u32 saveDSPASIZE;
  344. u32 saveDSPAPOS;
  345. u32 saveDSPAADDR;
  346. u32 saveDSPASURF;
  347. u32 saveDSPATILEOFF;
  348. u32 savePFIT_PGM_RATIOS;
  349. u32 saveBLC_HIST_CTL;
  350. u32 saveBLC_PWM_CTL;
  351. u32 saveBLC_PWM_CTL2;
  352. u32 saveBLC_CPU_PWM_CTL;
  353. u32 saveBLC_CPU_PWM_CTL2;
  354. u32 saveFPB0;
  355. u32 saveFPB1;
  356. u32 saveDPLL_B;
  357. u32 saveDPLL_B_MD;
  358. u32 saveHTOTAL_B;
  359. u32 saveHBLANK_B;
  360. u32 saveHSYNC_B;
  361. u32 saveVTOTAL_B;
  362. u32 saveVBLANK_B;
  363. u32 saveVSYNC_B;
  364. u32 saveBCLRPAT_B;
  365. u32 saveTRANSBCONF;
  366. u32 saveTRANS_HTOTAL_B;
  367. u32 saveTRANS_HBLANK_B;
  368. u32 saveTRANS_HSYNC_B;
  369. u32 saveTRANS_VTOTAL_B;
  370. u32 saveTRANS_VBLANK_B;
  371. u32 saveTRANS_VSYNC_B;
  372. u32 savePIPEBSTAT;
  373. u32 saveDSPBSTRIDE;
  374. u32 saveDSPBSIZE;
  375. u32 saveDSPBPOS;
  376. u32 saveDSPBADDR;
  377. u32 saveDSPBSURF;
  378. u32 saveDSPBTILEOFF;
  379. u32 saveVGA0;
  380. u32 saveVGA1;
  381. u32 saveVGA_PD;
  382. u32 saveVGACNTRL;
  383. u32 saveADPA;
  384. u32 saveLVDS;
  385. u32 savePP_ON_DELAYS;
  386. u32 savePP_OFF_DELAYS;
  387. u32 saveDVOA;
  388. u32 saveDVOB;
  389. u32 saveDVOC;
  390. u32 savePP_ON;
  391. u32 savePP_OFF;
  392. u32 savePP_CONTROL;
  393. u32 savePP_DIVISOR;
  394. u32 savePFIT_CONTROL;
  395. u32 save_palette_a[256];
  396. u32 save_palette_b[256];
  397. u32 saveDPFC_CB_BASE;
  398. u32 saveFBC_CFB_BASE;
  399. u32 saveFBC_LL_BASE;
  400. u32 saveFBC_CONTROL;
  401. u32 saveFBC_CONTROL2;
  402. u32 saveIER;
  403. u32 saveIIR;
  404. u32 saveIMR;
  405. u32 saveDEIER;
  406. u32 saveDEIMR;
  407. u32 saveGTIER;
  408. u32 saveGTIMR;
  409. u32 saveFDI_RXA_IMR;
  410. u32 saveFDI_RXB_IMR;
  411. u32 saveCACHE_MODE_0;
  412. u32 saveMI_ARB_STATE;
  413. u32 saveSWF0[16];
  414. u32 saveSWF1[16];
  415. u32 saveSWF2[3];
  416. u8 saveMSR;
  417. u8 saveSR[8];
  418. u8 saveGR[25];
  419. u8 saveAR_INDEX;
  420. u8 saveAR[21];
  421. u8 saveDACMASK;
  422. u8 saveCR[37];
  423. uint64_t saveFENCE[16];
  424. u32 saveCURACNTR;
  425. u32 saveCURAPOS;
  426. u32 saveCURABASE;
  427. u32 saveCURBCNTR;
  428. u32 saveCURBPOS;
  429. u32 saveCURBBASE;
  430. u32 saveCURSIZE;
  431. u32 saveDP_B;
  432. u32 saveDP_C;
  433. u32 saveDP_D;
  434. u32 savePIPEA_GMCH_DATA_M;
  435. u32 savePIPEB_GMCH_DATA_M;
  436. u32 savePIPEA_GMCH_DATA_N;
  437. u32 savePIPEB_GMCH_DATA_N;
  438. u32 savePIPEA_DP_LINK_M;
  439. u32 savePIPEB_DP_LINK_M;
  440. u32 savePIPEA_DP_LINK_N;
  441. u32 savePIPEB_DP_LINK_N;
  442. u32 saveFDI_RXA_CTL;
  443. u32 saveFDI_TXA_CTL;
  444. u32 saveFDI_RXB_CTL;
  445. u32 saveFDI_TXB_CTL;
  446. u32 savePFA_CTL_1;
  447. u32 savePFB_CTL_1;
  448. u32 savePFA_WIN_SZ;
  449. u32 savePFB_WIN_SZ;
  450. u32 savePFA_WIN_POS;
  451. u32 savePFB_WIN_POS;
  452. u32 savePCH_DREF_CONTROL;
  453. u32 saveDISP_ARB_CTL;
  454. u32 savePIPEA_DATA_M1;
  455. u32 savePIPEA_DATA_N1;
  456. u32 savePIPEA_LINK_M1;
  457. u32 savePIPEA_LINK_N1;
  458. u32 savePIPEB_DATA_M1;
  459. u32 savePIPEB_DATA_N1;
  460. u32 savePIPEB_LINK_M1;
  461. u32 savePIPEB_LINK_N1;
  462. u32 saveMCHBAR_RENDER_STANDBY;
  463. struct {
  464. /** Bridge to intel-gtt-ko */
  465. struct intel_gtt *gtt;
  466. /** Memory allocator for GTT stolen memory */
  467. struct drm_mm vram;
  468. /** Memory allocator for GTT */
  469. struct drm_mm gtt_space;
  470. struct io_mapping *gtt_mapping;
  471. int gtt_mtrr;
  472. /**
  473. * Membership on list of all loaded devices, used to evict
  474. * inactive buffers under memory pressure.
  475. *
  476. * Modifications should only be done whilst holding the
  477. * shrink_list_lock spinlock.
  478. */
  479. struct list_head shrink_list;
  480. /**
  481. * List of objects which are not in the ringbuffer but which
  482. * still have a write_domain which needs to be flushed before
  483. * unbinding.
  484. *
  485. * last_rendering_seqno is 0 while an object is in this list.
  486. *
  487. * A reference is held on the buffer while on this list.
  488. */
  489. struct list_head flushing_list;
  490. /**
  491. * List of objects currently pending a GPU write flush.
  492. *
  493. * All elements on this list will belong to either the
  494. * active_list or flushing_list, last_rendering_seqno can
  495. * be used to differentiate between the two elements.
  496. */
  497. struct list_head gpu_write_list;
  498. /**
  499. * LRU list of objects which are not in the ringbuffer and
  500. * are ready to unbind, but are still in the GTT.
  501. *
  502. * last_rendering_seqno is 0 while an object is in this list.
  503. *
  504. * A reference is not held on the buffer while on this list,
  505. * as merely being GTT-bound shouldn't prevent its being
  506. * freed, and we'll pull it off the list in the free path.
  507. */
  508. struct list_head inactive_list;
  509. /** LRU list of objects with fence regs on them. */
  510. struct list_head fence_list;
  511. /**
  512. * List of objects currently pending being freed.
  513. *
  514. * These objects are no longer in use, but due to a signal
  515. * we were prevented from freeing them at the appointed time.
  516. */
  517. struct list_head deferred_free_list;
  518. /**
  519. * We leave the user IRQ off as much as possible,
  520. * but this means that requests will finish and never
  521. * be retired once the system goes idle. Set a timer to
  522. * fire periodically while the ring is running. When it
  523. * fires, go retire requests.
  524. */
  525. struct delayed_work retire_work;
  526. /**
  527. * Waiting sequence number, if any
  528. */
  529. uint32_t waiting_gem_seqno;
  530. /**
  531. * Last seq seen at irq time
  532. */
  533. uint32_t irq_gem_seqno;
  534. /**
  535. * Flag if the X Server, and thus DRM, is not currently in
  536. * control of the device.
  537. *
  538. * This is set between LeaveVT and EnterVT. It needs to be
  539. * replaced with a semaphore. It also needs to be
  540. * transitioned away from for kernel modesetting.
  541. */
  542. int suspended;
  543. /**
  544. * Flag if the hardware appears to be wedged.
  545. *
  546. * This is set when attempts to idle the device timeout.
  547. * It prevents command submission from occuring and makes
  548. * every pending request fail
  549. */
  550. atomic_t wedged;
  551. /** Bit 6 swizzling required for X tiling */
  552. uint32_t bit_6_swizzle_x;
  553. /** Bit 6 swizzling required for Y tiling */
  554. uint32_t bit_6_swizzle_y;
  555. /* storage for physical objects */
  556. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  557. } mm;
  558. struct sdvo_device_mapping sdvo_mappings[2];
  559. /* indicate whether the LVDS_BORDER should be enabled or not */
  560. unsigned int lvds_border_bits;
  561. /* Panel fitter placement and size for Ironlake+ */
  562. u32 pch_pf_pos, pch_pf_size;
  563. struct drm_crtc *plane_to_crtc_mapping[2];
  564. struct drm_crtc *pipe_to_crtc_mapping[2];
  565. wait_queue_head_t pending_flip_queue;
  566. bool flip_pending_is_done;
  567. /* Reclocking support */
  568. bool render_reclock_avail;
  569. bool lvds_downclock_avail;
  570. /* indicates the reduced downclock for LVDS*/
  571. int lvds_downclock;
  572. struct work_struct idle_work;
  573. struct timer_list idle_timer;
  574. bool busy;
  575. u16 orig_clock;
  576. int child_dev_num;
  577. struct child_device_config *child_dev;
  578. struct drm_connector *int_lvds_connector;
  579. bool mchbar_need_disable;
  580. u8 cur_delay;
  581. u8 min_delay;
  582. u8 max_delay;
  583. u8 fmax;
  584. u8 fstart;
  585. u64 last_count1;
  586. unsigned long last_time1;
  587. u64 last_count2;
  588. struct timespec last_time2;
  589. unsigned long gfx_power;
  590. int c_m;
  591. int r_t;
  592. u8 corr;
  593. spinlock_t *mchdev_lock;
  594. enum no_fbc_reason no_fbc_reason;
  595. struct drm_mm_node *compressed_fb;
  596. struct drm_mm_node *compressed_llb;
  597. /* list of fbdev register on this device */
  598. struct intel_fbdev *fbdev;
  599. } drm_i915_private_t;
  600. /** driver private structure attached to each drm_gem_object */
  601. struct drm_i915_gem_object {
  602. struct drm_gem_object base;
  603. /** Current space allocated to this object in the GTT, if any. */
  604. struct drm_mm_node *gtt_space;
  605. /** This object's place on the active/flushing/inactive lists */
  606. struct list_head list;
  607. /** This object's place on GPU write list */
  608. struct list_head gpu_write_list;
  609. /** This object's place on eviction list */
  610. struct list_head evict_list;
  611. /**
  612. * This is set if the object is on the active or flushing lists
  613. * (has pending rendering), and is not set if it's on inactive (ready
  614. * to be unbound).
  615. */
  616. unsigned int active : 1;
  617. /**
  618. * This is set if the object has been written to since last bound
  619. * to the GTT
  620. */
  621. unsigned int dirty : 1;
  622. /**
  623. * Fence register bits (if any) for this object. Will be set
  624. * as needed when mapped into the GTT.
  625. * Protected by dev->struct_mutex.
  626. *
  627. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  628. */
  629. signed int fence_reg : 5;
  630. /**
  631. * Used for checking the object doesn't appear more than once
  632. * in an execbuffer object list.
  633. */
  634. unsigned int in_execbuffer : 1;
  635. /**
  636. * Advice: are the backing pages purgeable?
  637. */
  638. unsigned int madv : 2;
  639. /**
  640. * Refcount for the pages array. With the current locking scheme, there
  641. * are at most two concurrent users: Binding a bo to the gtt and
  642. * pwrite/pread using physical addresses. So two bits for a maximum
  643. * of two users are enough.
  644. */
  645. unsigned int pages_refcount : 2;
  646. #define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
  647. /**
  648. * Current tiling mode for the object.
  649. */
  650. unsigned int tiling_mode : 2;
  651. /** How many users have pinned this object in GTT space. The following
  652. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  653. * (via user_pin_count), execbuffer (objects are not allowed multiple
  654. * times for the same batchbuffer), and the framebuffer code. When
  655. * switching/pageflipping, the framebuffer code has at most two buffers
  656. * pinned per crtc.
  657. *
  658. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  659. * bits with absolutely no headroom. So use 4 bits. */
  660. unsigned int pin_count : 4;
  661. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  662. /** AGP memory structure for our GTT binding. */
  663. DRM_AGP_MEM *agp_mem;
  664. struct page **pages;
  665. /**
  666. * Current offset of the object in GTT space.
  667. *
  668. * This is the same as gtt_space->start
  669. */
  670. uint32_t gtt_offset;
  671. /* Which ring is refering to is this object */
  672. struct intel_ring_buffer *ring;
  673. /**
  674. * Fake offset for use by mmap(2)
  675. */
  676. uint64_t mmap_offset;
  677. /** Breadcrumb of last rendering to the buffer. */
  678. uint32_t last_rendering_seqno;
  679. /** Current tiling stride for the object, if it's tiled. */
  680. uint32_t stride;
  681. /** Record of address bit 17 of each page at last unbind. */
  682. unsigned long *bit_17;
  683. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  684. uint32_t agp_type;
  685. /**
  686. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  687. * flags which individual pages are valid.
  688. */
  689. uint8_t *page_cpu_valid;
  690. /** User space pin count and filp owning the pin */
  691. uint32_t user_pin_count;
  692. struct drm_file *pin_filp;
  693. /** for phy allocated objects */
  694. struct drm_i915_gem_phys_object *phys_obj;
  695. /**
  696. * Number of crtcs where this object is currently the fb, but
  697. * will be page flipped away on the next vblank. When it
  698. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  699. */
  700. atomic_t pending_flip;
  701. };
  702. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  703. /**
  704. * Request queue structure.
  705. *
  706. * The request queue allows us to note sequence numbers that have been emitted
  707. * and may be associated with active buffers to be retired.
  708. *
  709. * By keeping this list, we can avoid having to do questionable
  710. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  711. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  712. */
  713. struct drm_i915_gem_request {
  714. /** On Which ring this request was generated */
  715. struct intel_ring_buffer *ring;
  716. /** GEM sequence number associated with this request. */
  717. uint32_t seqno;
  718. /** Time at which this request was emitted, in jiffies. */
  719. unsigned long emitted_jiffies;
  720. /** global list entry for this request */
  721. struct list_head list;
  722. /** file_priv list entry for this request */
  723. struct list_head client_list;
  724. };
  725. struct drm_i915_file_private {
  726. struct {
  727. struct list_head request_list;
  728. } mm;
  729. };
  730. enum intel_chip_family {
  731. CHIP_I8XX = 0x01,
  732. CHIP_I9XX = 0x02,
  733. CHIP_I915 = 0x04,
  734. CHIP_I965 = 0x08,
  735. };
  736. extern struct drm_ioctl_desc i915_ioctls[];
  737. extern int i915_max_ioctl;
  738. extern unsigned int i915_fbpercrtc;
  739. extern unsigned int i915_powersave;
  740. extern unsigned int i915_lvds_downclock;
  741. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  742. extern int i915_resume(struct drm_device *dev);
  743. extern void i915_save_display(struct drm_device *dev);
  744. extern void i915_restore_display(struct drm_device *dev);
  745. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  746. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  747. /* i915_dma.c */
  748. extern void i915_kernel_lost_context(struct drm_device * dev);
  749. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  750. extern int i915_driver_unload(struct drm_device *);
  751. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  752. extern void i915_driver_lastclose(struct drm_device * dev);
  753. extern void i915_driver_preclose(struct drm_device *dev,
  754. struct drm_file *file_priv);
  755. extern void i915_driver_postclose(struct drm_device *dev,
  756. struct drm_file *file_priv);
  757. extern int i915_driver_device_is_agp(struct drm_device * dev);
  758. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  759. unsigned long arg);
  760. extern int i915_emit_box(struct drm_device *dev,
  761. struct drm_clip_rect *boxes,
  762. int i, int DR1, int DR4);
  763. extern int i965_reset(struct drm_device *dev, u8 flags);
  764. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  765. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  766. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  767. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  768. /* i915_irq.c */
  769. void i915_hangcheck_elapsed(unsigned long data);
  770. extern int i915_irq_emit(struct drm_device *dev, void *data,
  771. struct drm_file *file_priv);
  772. extern int i915_irq_wait(struct drm_device *dev, void *data,
  773. struct drm_file *file_priv);
  774. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  775. extern void i915_enable_interrupt (struct drm_device *dev);
  776. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  777. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  778. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  779. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  780. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  781. struct drm_file *file_priv);
  782. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  783. struct drm_file *file_priv);
  784. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  785. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  786. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  787. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  788. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  789. struct drm_file *file_priv);
  790. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  791. extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
  792. extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
  793. u32 mask);
  794. extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
  795. u32 mask);
  796. void
  797. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  798. void
  799. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  800. void intel_enable_asle (struct drm_device *dev);
  801. #ifdef CONFIG_DEBUG_FS
  802. extern void i915_destroy_error_state(struct drm_device *dev);
  803. #else
  804. #define i915_destroy_error_state(x)
  805. #endif
  806. /* i915_mem.c */
  807. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  808. struct drm_file *file_priv);
  809. extern int i915_mem_free(struct drm_device *dev, void *data,
  810. struct drm_file *file_priv);
  811. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  812. struct drm_file *file_priv);
  813. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  814. struct drm_file *file_priv);
  815. extern void i915_mem_takedown(struct mem_block **heap);
  816. extern void i915_mem_release(struct drm_device * dev,
  817. struct drm_file *file_priv, struct mem_block *heap);
  818. /* i915_gem.c */
  819. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  820. struct drm_file *file_priv);
  821. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  822. struct drm_file *file_priv);
  823. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  824. struct drm_file *file_priv);
  825. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  826. struct drm_file *file_priv);
  827. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  828. struct drm_file *file_priv);
  829. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  830. struct drm_file *file_priv);
  831. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  832. struct drm_file *file_priv);
  833. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  834. struct drm_file *file_priv);
  835. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  836. struct drm_file *file_priv);
  837. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  838. struct drm_file *file_priv);
  839. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  840. struct drm_file *file_priv);
  841. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  842. struct drm_file *file_priv);
  843. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  844. struct drm_file *file_priv);
  845. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  846. struct drm_file *file_priv);
  847. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  848. struct drm_file *file_priv);
  849. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  850. struct drm_file *file_priv);
  851. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  852. struct drm_file *file_priv);
  853. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  854. struct drm_file *file_priv);
  855. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  856. struct drm_file *file_priv);
  857. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  858. struct drm_file *file_priv);
  859. void i915_gem_load(struct drm_device *dev);
  860. int i915_gem_init_object(struct drm_gem_object *obj);
  861. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  862. size_t size);
  863. void i915_gem_free_object(struct drm_gem_object *obj);
  864. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  865. void i915_gem_object_unpin(struct drm_gem_object *obj);
  866. int i915_gem_object_unbind(struct drm_gem_object *obj);
  867. void i915_gem_release_mmap(struct drm_gem_object *obj);
  868. void i915_gem_lastclose(struct drm_device *dev);
  869. uint32_t i915_get_gem_seqno(struct drm_device *dev,
  870. struct intel_ring_buffer *ring);
  871. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  872. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
  873. bool interruptible);
  874. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
  875. bool interruptible);
  876. void i915_gem_retire_requests(struct drm_device *dev);
  877. void i915_gem_clflush_object(struct drm_gem_object *obj);
  878. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  879. uint32_t read_domains,
  880. uint32_t write_domain);
  881. int i915_gem_init_ringbuffer(struct drm_device *dev);
  882. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  883. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  884. unsigned long end);
  885. int i915_gpu_idle(struct drm_device *dev);
  886. int i915_gem_idle(struct drm_device *dev);
  887. uint32_t i915_add_request(struct drm_device *dev,
  888. struct drm_file *file_priv,
  889. struct drm_i915_gem_request *request,
  890. struct intel_ring_buffer *ring);
  891. int i915_do_wait_request(struct drm_device *dev,
  892. uint32_t seqno,
  893. bool interruptible,
  894. struct intel_ring_buffer *ring);
  895. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  896. void i915_gem_process_flushing_list(struct drm_device *dev,
  897. uint32_t flush_domains,
  898. struct intel_ring_buffer *ring);
  899. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  900. int write);
  901. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
  902. bool pipelined);
  903. int i915_gem_attach_phys_object(struct drm_device *dev,
  904. struct drm_gem_object *obj,
  905. int id,
  906. int align);
  907. void i915_gem_detach_phys_object(struct drm_device *dev,
  908. struct drm_gem_object *obj);
  909. void i915_gem_free_all_phys_object(struct drm_device *dev);
  910. int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
  911. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  912. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  913. void i915_gem_shrinker_init(void);
  914. void i915_gem_shrinker_exit(void);
  915. /* i915_gem_evict.c */
  916. int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
  917. int i915_gem_evict_everything(struct drm_device *dev);
  918. int i915_gem_evict_inactive(struct drm_device *dev);
  919. /* i915_gem_tiling.c */
  920. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  921. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  922. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  923. bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
  924. int tiling_mode);
  925. bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
  926. int tiling_mode);
  927. /* i915_gem_debug.c */
  928. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  929. const char *where, uint32_t mark);
  930. #if WATCH_INACTIVE
  931. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  932. #else
  933. #define i915_verify_inactive(dev, file, line)
  934. #endif
  935. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  936. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  937. const char *where, uint32_t mark);
  938. void i915_dump_lru(struct drm_device *dev, const char *where);
  939. /* i915_debugfs.c */
  940. int i915_debugfs_init(struct drm_minor *minor);
  941. void i915_debugfs_cleanup(struct drm_minor *minor);
  942. /* i915_suspend.c */
  943. extern int i915_save_state(struct drm_device *dev);
  944. extern int i915_restore_state(struct drm_device *dev);
  945. /* i915_suspend.c */
  946. extern int i915_save_state(struct drm_device *dev);
  947. extern int i915_restore_state(struct drm_device *dev);
  948. /* intel_i2c.c */
  949. extern int intel_setup_gmbus(struct drm_device *dev);
  950. extern void intel_teardown_gmbus(struct drm_device *dev);
  951. extern void intel_i2c_reset(struct drm_device *dev);
  952. /* intel_opregion.c */
  953. extern int intel_opregion_setup(struct drm_device *dev);
  954. #ifdef CONFIG_ACPI
  955. extern void intel_opregion_init(struct drm_device *dev);
  956. extern void intel_opregion_fini(struct drm_device *dev);
  957. extern void intel_opregion_asle_intr(struct drm_device *dev);
  958. extern void intel_opregion_gse_intr(struct drm_device *dev);
  959. extern void intel_opregion_enable_asle(struct drm_device *dev);
  960. #else
  961. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  962. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  963. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  964. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  965. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  966. #endif
  967. /* modesetting */
  968. extern void intel_modeset_init(struct drm_device *dev);
  969. extern void intel_modeset_cleanup(struct drm_device *dev);
  970. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  971. extern void i8xx_disable_fbc(struct drm_device *dev);
  972. extern void g4x_disable_fbc(struct drm_device *dev);
  973. extern void ironlake_disable_fbc(struct drm_device *dev);
  974. extern void intel_disable_fbc(struct drm_device *dev);
  975. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  976. extern bool intel_fbc_enabled(struct drm_device *dev);
  977. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  978. extern void intel_detect_pch (struct drm_device *dev);
  979. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  980. /* overlay */
  981. #ifdef CONFIG_DEBUG_FS
  982. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  983. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  984. #endif
  985. /**
  986. * Lock test for when it's just for synchronization of ring access.
  987. *
  988. * In that case, we don't need to do it when GEM is initialized as nobody else
  989. * has access to the ring.
  990. */
  991. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  992. if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
  993. == NULL) \
  994. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  995. } while (0)
  996. static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
  997. {
  998. u32 val;
  999. val = readl(dev_priv->regs + reg);
  1000. if (dev_priv->debug_flags & I915_DEBUG_READ)
  1001. printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
  1002. return val;
  1003. }
  1004. static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
  1005. u32 val)
  1006. {
  1007. writel(val, dev_priv->regs + reg);
  1008. if (dev_priv->debug_flags & I915_DEBUG_WRITE)
  1009. printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
  1010. }
  1011. #define I915_READ(reg) i915_read(dev_priv, (reg))
  1012. #define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val))
  1013. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  1014. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  1015. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  1016. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  1017. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  1018. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  1019. #define POSTING_READ(reg) (void)I915_READ(reg)
  1020. #define POSTING_READ16(reg) (void)I915_READ16(reg)
  1021. #define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
  1022. I915_DEBUG_WRITE)
  1023. #define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
  1024. I915_DEBUG_WRITE))
  1025. #define I915_VERBOSE 0
  1026. #define BEGIN_LP_RING(n) do { \
  1027. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1028. if (I915_VERBOSE) \
  1029. DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
  1030. intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
  1031. } while (0)
  1032. #define OUT_RING(x) do { \
  1033. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1034. if (I915_VERBOSE) \
  1035. DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
  1036. intel_ring_emit(dev, &dev_priv__->render_ring, x); \
  1037. } while (0)
  1038. #define ADVANCE_LP_RING() do { \
  1039. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1040. if (I915_VERBOSE) \
  1041. DRM_DEBUG("ADVANCE_LP_RING %x\n", \
  1042. dev_priv__->render_ring.tail); \
  1043. intel_ring_advance(dev, &dev_priv__->render_ring); \
  1044. } while(0)
  1045. /**
  1046. * Reads a dword out of the status page, which is written to from the command
  1047. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  1048. * MI_STORE_DATA_IMM.
  1049. *
  1050. * The following dwords have a reserved meaning:
  1051. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  1052. * 0x04: ring 0 head pointer
  1053. * 0x05: ring 1 head pointer (915-class)
  1054. * 0x06: ring 2 head pointer (915-class)
  1055. * 0x10-0x1b: Context status DWords (GM45)
  1056. * 0x1f: Last written status offset. (GM45)
  1057. *
  1058. * The area from dword 0x20 to 0x3ff is available for driver usage.
  1059. */
  1060. #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
  1061. (dev_priv->render_ring.status_page.page_addr))[reg])
  1062. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  1063. #define I915_GEM_HWS_INDEX 0x20
  1064. #define I915_BREADCRUMB_INDEX 0x21
  1065. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  1066. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1067. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1068. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1069. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1070. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1071. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1072. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1073. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1074. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1075. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1076. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1077. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1078. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1079. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1080. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1081. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1082. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1083. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1084. #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
  1085. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1086. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1087. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1088. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1089. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1090. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1091. #define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
  1092. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1093. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1094. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1095. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1096. * rows, which changed the alignment requirements and fence programming.
  1097. */
  1098. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1099. IS_I915GM(dev)))
  1100. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1101. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1102. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1103. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1104. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1105. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1106. /* dsparb controlled by hw only */
  1107. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1108. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1109. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1110. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1111. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  1112. #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
  1113. IS_GEN6(dev))
  1114. #define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
  1115. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1116. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1117. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  1118. #endif