phy_ht.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n HT-PHY support
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; see the file COPYING. If not, write to
  14. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  15. Boston, MA 02110-1301, USA.
  16. */
  17. #include <linux/slab.h>
  18. #include "b43.h"
  19. #include "phy_ht.h"
  20. #include "radio_2059.h"
  21. #include "main.h"
  22. static void b43_radio_2059_channel_setup(struct b43_wldev *dev,
  23. const struct b43_phy_ht_channeltab_e_radio2059 *e)
  24. {
  25. u8 i;
  26. u16 routing;
  27. b43_radio_write(dev, 0x16, e->radio_syn16);
  28. b43_radio_write(dev, 0x17, e->radio_syn17);
  29. b43_radio_write(dev, 0x22, e->radio_syn22);
  30. b43_radio_write(dev, 0x25, e->radio_syn25);
  31. b43_radio_write(dev, 0x27, e->radio_syn27);
  32. b43_radio_write(dev, 0x28, e->radio_syn28);
  33. b43_radio_write(dev, 0x29, e->radio_syn29);
  34. b43_radio_write(dev, 0x2c, e->radio_syn2c);
  35. b43_radio_write(dev, 0x2d, e->radio_syn2d);
  36. b43_radio_write(dev, 0x37, e->radio_syn37);
  37. b43_radio_write(dev, 0x41, e->radio_syn41);
  38. b43_radio_write(dev, 0x43, e->radio_syn43);
  39. b43_radio_write(dev, 0x47, e->radio_syn47);
  40. b43_radio_write(dev, 0x4a, e->radio_syn4a);
  41. b43_radio_write(dev, 0x58, e->radio_syn58);
  42. b43_radio_write(dev, 0x5a, e->radio_syn5a);
  43. b43_radio_write(dev, 0x6a, e->radio_syn6a);
  44. b43_radio_write(dev, 0x6d, e->radio_syn6d);
  45. b43_radio_write(dev, 0x6e, e->radio_syn6e);
  46. b43_radio_write(dev, 0x92, e->radio_syn92);
  47. b43_radio_write(dev, 0x98, e->radio_syn98);
  48. for (i = 0; i < 2; i++) {
  49. routing = i ? 0x800 : 0x400;
  50. b43_radio_write(dev, routing | 0x4a, e->radio_rxtx4a);
  51. b43_radio_write(dev, routing | 0x58, e->radio_rxtx58);
  52. b43_radio_write(dev, routing | 0x5a, e->radio_rxtx5a);
  53. b43_radio_write(dev, routing | 0x6a, e->radio_rxtx6a);
  54. b43_radio_write(dev, routing | 0x6d, e->radio_rxtx6d);
  55. b43_radio_write(dev, routing | 0x6e, e->radio_rxtx6e);
  56. b43_radio_write(dev, routing | 0x92, e->radio_rxtx92);
  57. b43_radio_write(dev, routing | 0x98, e->radio_rxtx98);
  58. }
  59. udelay(50);
  60. /* TODO */
  61. }
  62. static void b43_phy_ht_channel_setup(struct b43_wldev *dev,
  63. const struct b43_phy_ht_channeltab_e_phy *e,
  64. struct ieee80211_channel *new_channel)
  65. {
  66. /* TODO */
  67. }
  68. static int b43_phy_ht_set_channel(struct b43_wldev *dev,
  69. struct ieee80211_channel *channel,
  70. enum nl80211_channel_type channel_type)
  71. {
  72. struct b43_phy *phy = &dev->phy;
  73. const struct b43_phy_ht_channeltab_e_radio2059 *chent_r2059 = NULL;
  74. if (phy->radio_ver == 0x2059) {
  75. chent_r2059 = b43_phy_ht_get_channeltab_e_r2059(dev,
  76. channel->center_freq);
  77. if (!chent_r2059)
  78. return -ESRCH;
  79. } else {
  80. return -ESRCH;
  81. }
  82. /* TODO: In case of N-PHY some bandwidth switching goes here */
  83. if (phy->radio_ver == 0x2059) {
  84. b43_radio_2059_channel_setup(dev, chent_r2059);
  85. b43_phy_ht_channel_setup(dev, &(chent_r2059->phy_regs),
  86. channel);
  87. } else {
  88. return -ESRCH;
  89. }
  90. return 0;
  91. }
  92. /**************************************************
  93. * Basic PHY ops.
  94. **************************************************/
  95. static int b43_phy_ht_op_allocate(struct b43_wldev *dev)
  96. {
  97. struct b43_phy_ht *phy_ht;
  98. phy_ht = kzalloc(sizeof(*phy_ht), GFP_KERNEL);
  99. if (!phy_ht)
  100. return -ENOMEM;
  101. dev->phy.ht = phy_ht;
  102. return 0;
  103. }
  104. static void b43_phy_ht_op_prepare_structs(struct b43_wldev *dev)
  105. {
  106. struct b43_phy *phy = &dev->phy;
  107. struct b43_phy_ht *phy_ht = phy->ht;
  108. memset(phy_ht, 0, sizeof(*phy_ht));
  109. }
  110. static void b43_phy_ht_op_free(struct b43_wldev *dev)
  111. {
  112. struct b43_phy *phy = &dev->phy;
  113. struct b43_phy_ht *phy_ht = phy->ht;
  114. kfree(phy_ht);
  115. phy->ht = NULL;
  116. }
  117. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  118. static void b43_phy_ht_op_software_rfkill(struct b43_wldev *dev,
  119. bool blocked)
  120. {
  121. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  122. b43err(dev->wl, "MAC not suspended\n");
  123. if (blocked) {
  124. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, ~0);
  125. } else {
  126. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, ~0);
  127. b43_phy_maskset(dev, B43_PHY_HT_RF_CTL1, ~0, 0x1);
  128. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, ~0);
  129. b43_phy_maskset(dev, B43_PHY_HT_RF_CTL1, ~0, 0x2);
  130. }
  131. }
  132. static void b43_phy_ht_op_switch_analog(struct b43_wldev *dev, bool on)
  133. {
  134. if (on) {
  135. b43_phy_write(dev, B43_PHY_HT_AFE_CTL2, 0x00cd);
  136. b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0x0000);
  137. b43_phy_write(dev, B43_PHY_HT_AFE_CTL4, 0x00cd);
  138. b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0x0000);
  139. b43_phy_write(dev, B43_PHY_HT_AFE_CTL6, 0x00cd);
  140. b43_phy_write(dev, B43_PHY_HT_AFE_CTL5, 0x0000);
  141. } else {
  142. b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0x07ff);
  143. b43_phy_write(dev, B43_PHY_HT_AFE_CTL2, 0x00fd);
  144. b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0x07ff);
  145. b43_phy_write(dev, B43_PHY_HT_AFE_CTL4, 0x00fd);
  146. b43_phy_write(dev, B43_PHY_HT_AFE_CTL5, 0x07ff);
  147. b43_phy_write(dev, B43_PHY_HT_AFE_CTL6, 0x00fd);
  148. }
  149. }
  150. static int b43_phy_ht_op_switch_channel(struct b43_wldev *dev,
  151. unsigned int new_channel)
  152. {
  153. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  154. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  155. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  156. if ((new_channel < 1) || (new_channel > 14))
  157. return -EINVAL;
  158. } else {
  159. return -EINVAL;
  160. }
  161. return b43_phy_ht_set_channel(dev, channel, channel_type);
  162. }
  163. static unsigned int b43_phy_ht_op_get_default_chan(struct b43_wldev *dev)
  164. {
  165. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  166. return 1;
  167. return 36;
  168. }
  169. /**************************************************
  170. * R/W ops.
  171. **************************************************/
  172. static u16 b43_phy_ht_op_read(struct b43_wldev *dev, u16 reg)
  173. {
  174. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  175. return b43_read16(dev, B43_MMIO_PHY_DATA);
  176. }
  177. static void b43_phy_ht_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  178. {
  179. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  180. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  181. }
  182. static void b43_phy_ht_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  183. u16 set)
  184. {
  185. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  186. b43_write16(dev, B43_MMIO_PHY_DATA,
  187. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  188. }
  189. static u16 b43_phy_ht_op_radio_read(struct b43_wldev *dev, u16 reg)
  190. {
  191. /* HT-PHY needs 0x200 for read access */
  192. reg |= 0x200;
  193. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  194. return b43_read16(dev, B43_MMIO_RADIO24_DATA);
  195. }
  196. static void b43_phy_ht_op_radio_write(struct b43_wldev *dev, u16 reg,
  197. u16 value)
  198. {
  199. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  200. b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
  201. }
  202. /**************************************************
  203. * PHY ops struct.
  204. **************************************************/
  205. const struct b43_phy_operations b43_phyops_ht = {
  206. .allocate = b43_phy_ht_op_allocate,
  207. .free = b43_phy_ht_op_free,
  208. .prepare_structs = b43_phy_ht_op_prepare_structs,
  209. /*
  210. .init = b43_phy_ht_op_init,
  211. */
  212. .phy_read = b43_phy_ht_op_read,
  213. .phy_write = b43_phy_ht_op_write,
  214. .phy_maskset = b43_phy_ht_op_maskset,
  215. .radio_read = b43_phy_ht_op_radio_read,
  216. .radio_write = b43_phy_ht_op_radio_write,
  217. .software_rfkill = b43_phy_ht_op_software_rfkill,
  218. .switch_analog = b43_phy_ht_op_switch_analog,
  219. .switch_channel = b43_phy_ht_op_switch_channel,
  220. .get_default_chan = b43_phy_ht_op_get_default_chan,
  221. /*
  222. .recalc_txpower = b43_phy_ht_op_recalc_txpower,
  223. .adjust_txpower = b43_phy_ht_op_adjust_txpower,
  224. */
  225. };