clock.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. /* linux/arch/arm/mach-s5pv310/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV310 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <mach/map.h>
  22. #include <mach/regs-clock.h>
  23. static struct clk clk_sclk_hdmi27m = {
  24. .name = "sclk_hdmi27m",
  25. .id = -1,
  26. .rate = 27000000,
  27. };
  28. static int s5pv310_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  29. {
  30. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
  31. }
  32. static int s5pv310_clk_ip_peril_ctrl(struct clk *clk, int enable)
  33. {
  34. return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
  35. }
  36. /* Core list of CMU_CPU side */
  37. static struct clksrc_clk clk_mout_apll = {
  38. .clk = {
  39. .name = "mout_apll",
  40. .id = -1,
  41. },
  42. .sources = &clk_src_apll,
  43. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
  44. };
  45. static struct clksrc_clk clk_sclk_apll = {
  46. .clk = {
  47. .name = "sclk_apll",
  48. .id = -1,
  49. .parent = &clk_mout_apll.clk,
  50. },
  51. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
  52. };
  53. static struct clksrc_clk clk_mout_epll = {
  54. .clk = {
  55. .name = "mout_epll",
  56. .id = -1,
  57. },
  58. .sources = &clk_src_epll,
  59. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
  60. };
  61. static struct clksrc_clk clk_mout_mpll = {
  62. .clk = {
  63. .name = "mout_mpll",
  64. .id = -1,
  65. },
  66. .sources = &clk_src_mpll,
  67. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
  68. };
  69. static struct clk *clkset_moutcore_list[] = {
  70. [0] = &clk_sclk_apll.clk,
  71. [1] = &clk_mout_mpll.clk,
  72. };
  73. static struct clksrc_sources clkset_moutcore = {
  74. .sources = clkset_moutcore_list,
  75. .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
  76. };
  77. static struct clksrc_clk clk_moutcore = {
  78. .clk = {
  79. .name = "moutcore",
  80. .id = -1,
  81. },
  82. .sources = &clkset_moutcore,
  83. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
  84. };
  85. static struct clksrc_clk clk_coreclk = {
  86. .clk = {
  87. .name = "core_clk",
  88. .id = -1,
  89. .parent = &clk_moutcore.clk,
  90. },
  91. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
  92. };
  93. static struct clksrc_clk clk_armclk = {
  94. .clk = {
  95. .name = "armclk",
  96. .id = -1,
  97. .parent = &clk_coreclk.clk,
  98. },
  99. };
  100. static struct clksrc_clk clk_aclk_corem0 = {
  101. .clk = {
  102. .name = "aclk_corem0",
  103. .id = -1,
  104. .parent = &clk_coreclk.clk,
  105. },
  106. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  107. };
  108. static struct clksrc_clk clk_aclk_cores = {
  109. .clk = {
  110. .name = "aclk_cores",
  111. .id = -1,
  112. .parent = &clk_coreclk.clk,
  113. },
  114. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  115. };
  116. static struct clksrc_clk clk_aclk_corem1 = {
  117. .clk = {
  118. .name = "aclk_corem1",
  119. .id = -1,
  120. .parent = &clk_coreclk.clk,
  121. },
  122. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
  123. };
  124. static struct clksrc_clk clk_periphclk = {
  125. .clk = {
  126. .name = "periphclk",
  127. .id = -1,
  128. .parent = &clk_coreclk.clk,
  129. },
  130. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
  131. };
  132. /* Core list of CMU_CORE side */
  133. static struct clk *clkset_corebus_list[] = {
  134. [0] = &clk_mout_mpll.clk,
  135. [1] = &clk_sclk_apll.clk,
  136. };
  137. static struct clksrc_sources clkset_mout_corebus = {
  138. .sources = clkset_corebus_list,
  139. .nr_sources = ARRAY_SIZE(clkset_corebus_list),
  140. };
  141. static struct clksrc_clk clk_mout_corebus = {
  142. .clk = {
  143. .name = "mout_corebus",
  144. .id = -1,
  145. },
  146. .sources = &clkset_mout_corebus,
  147. .reg_src = { .reg = S5P_CLKSRC_CORE, .shift = 4, .size = 1 },
  148. };
  149. static struct clksrc_clk clk_sclk_dmc = {
  150. .clk = {
  151. .name = "sclk_dmc",
  152. .id = -1,
  153. .parent = &clk_mout_corebus.clk,
  154. },
  155. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 12, .size = 3 },
  156. };
  157. static struct clksrc_clk clk_aclk_cored = {
  158. .clk = {
  159. .name = "aclk_cored",
  160. .id = -1,
  161. .parent = &clk_sclk_dmc.clk,
  162. },
  163. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 16, .size = 3 },
  164. };
  165. static struct clksrc_clk clk_aclk_corep = {
  166. .clk = {
  167. .name = "aclk_corep",
  168. .id = -1,
  169. .parent = &clk_aclk_cored.clk,
  170. },
  171. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 20, .size = 3 },
  172. };
  173. static struct clksrc_clk clk_aclk_acp = {
  174. .clk = {
  175. .name = "aclk_acp",
  176. .id = -1,
  177. .parent = &clk_mout_corebus.clk,
  178. },
  179. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 0, .size = 3 },
  180. };
  181. static struct clksrc_clk clk_pclk_acp = {
  182. .clk = {
  183. .name = "pclk_acp",
  184. .id = -1,
  185. .parent = &clk_aclk_acp.clk,
  186. },
  187. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 4, .size = 3 },
  188. };
  189. /* Core list of CMU_TOP side */
  190. static struct clk *clkset_aclk_top_list[] = {
  191. [0] = &clk_mout_mpll.clk,
  192. [1] = &clk_sclk_apll.clk,
  193. };
  194. static struct clksrc_sources clkset_aclk_200 = {
  195. .sources = clkset_aclk_top_list,
  196. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  197. };
  198. static struct clksrc_clk clk_aclk_200 = {
  199. .clk = {
  200. .name = "aclk_200",
  201. .id = -1,
  202. },
  203. .sources = &clkset_aclk_200,
  204. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
  205. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
  206. };
  207. static struct clksrc_sources clkset_aclk_100 = {
  208. .sources = clkset_aclk_top_list,
  209. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  210. };
  211. static struct clksrc_clk clk_aclk_100 = {
  212. .clk = {
  213. .name = "aclk_100",
  214. .id = -1,
  215. },
  216. .sources = &clkset_aclk_100,
  217. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
  218. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
  219. };
  220. static struct clksrc_sources clkset_aclk_160 = {
  221. .sources = clkset_aclk_top_list,
  222. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  223. };
  224. static struct clksrc_clk clk_aclk_160 = {
  225. .clk = {
  226. .name = "aclk_160",
  227. .id = -1,
  228. },
  229. .sources = &clkset_aclk_160,
  230. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
  231. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
  232. };
  233. static struct clksrc_sources clkset_aclk_133 = {
  234. .sources = clkset_aclk_top_list,
  235. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  236. };
  237. static struct clksrc_clk clk_aclk_133 = {
  238. .clk = {
  239. .name = "aclk_133",
  240. .id = -1,
  241. },
  242. .sources = &clkset_aclk_133,
  243. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
  244. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
  245. };
  246. static struct clk *clkset_vpllsrc_list[] = {
  247. [0] = &clk_fin_vpll,
  248. [1] = &clk_sclk_hdmi27m,
  249. };
  250. static struct clksrc_sources clkset_vpllsrc = {
  251. .sources = clkset_vpllsrc_list,
  252. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  253. };
  254. static struct clksrc_clk clk_vpllsrc = {
  255. .clk = {
  256. .name = "vpll_src",
  257. .id = -1,
  258. },
  259. .sources = &clkset_vpllsrc,
  260. .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
  261. };
  262. static struct clk *clkset_sclk_vpll_list[] = {
  263. [0] = &clk_vpllsrc.clk,
  264. [1] = &clk_fout_vpll,
  265. };
  266. static struct clksrc_sources clkset_sclk_vpll = {
  267. .sources = clkset_sclk_vpll_list,
  268. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  269. };
  270. static struct clksrc_clk clk_sclk_vpll = {
  271. .clk = {
  272. .name = "sclk_vpll",
  273. .id = -1,
  274. },
  275. .sources = &clkset_sclk_vpll,
  276. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
  277. };
  278. static struct clk init_clocks_disable[] = {
  279. {
  280. .name = "timers",
  281. .id = -1,
  282. .parent = &clk_aclk_100.clk,
  283. .enable = s5pv310_clk_ip_peril_ctrl,
  284. .ctrlbit = (1<<24),
  285. }
  286. };
  287. static struct clk init_clocks[] = {
  288. {
  289. .name = "uart",
  290. .id = 0,
  291. .enable = s5pv310_clk_ip_peril_ctrl,
  292. .ctrlbit = (1 << 0),
  293. }, {
  294. .name = "uart",
  295. .id = 1,
  296. .enable = s5pv310_clk_ip_peril_ctrl,
  297. .ctrlbit = (1 << 1),
  298. }, {
  299. .name = "uart",
  300. .id = 2,
  301. .enable = s5pv310_clk_ip_peril_ctrl,
  302. .ctrlbit = (1 << 2),
  303. }, {
  304. .name = "uart",
  305. .id = 3,
  306. .enable = s5pv310_clk_ip_peril_ctrl,
  307. .ctrlbit = (1 << 3),
  308. }, {
  309. .name = "uart",
  310. .id = 4,
  311. .enable = s5pv310_clk_ip_peril_ctrl,
  312. .ctrlbit = (1 << 4),
  313. }, {
  314. .name = "uart",
  315. .id = 5,
  316. .enable = s5pv310_clk_ip_peril_ctrl,
  317. .ctrlbit = (1 << 5),
  318. }
  319. };
  320. static struct clk *clkset_group_list[] = {
  321. [0] = &clk_ext_xtal_mux,
  322. [1] = &clk_xusbxti,
  323. [2] = &clk_sclk_hdmi27m,
  324. [6] = &clk_mout_mpll.clk,
  325. [7] = &clk_mout_epll.clk,
  326. [8] = &clk_sclk_vpll.clk,
  327. };
  328. static struct clksrc_sources clkset_group = {
  329. .sources = clkset_group_list,
  330. .nr_sources = ARRAY_SIZE(clkset_group_list),
  331. };
  332. static struct clksrc_clk clksrcs[] = {
  333. {
  334. .clk = {
  335. .name = "uclk1",
  336. .id = 0,
  337. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  338. .ctrlbit = (1 << 0),
  339. },
  340. .sources = &clkset_group,
  341. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  342. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  343. }, {
  344. .clk = {
  345. .name = "uclk1",
  346. .id = 1,
  347. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  348. .ctrlbit = (1 << 4),
  349. },
  350. .sources = &clkset_group,
  351. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  352. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  353. }, {
  354. .clk = {
  355. .name = "uclk1",
  356. .id = 2,
  357. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  358. .ctrlbit = (1 << 8),
  359. },
  360. .sources = &clkset_group,
  361. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  362. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  363. }, {
  364. .clk = {
  365. .name = "uclk1",
  366. .id = 3,
  367. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  368. .ctrlbit = (1 << 12),
  369. },
  370. .sources = &clkset_group,
  371. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  372. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  373. }, {
  374. .clk = {
  375. .name = "sclk_pwm",
  376. .id = -1,
  377. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  378. .ctrlbit = (1 << 24),
  379. },
  380. .sources = &clkset_group,
  381. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  382. .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  383. },
  384. };
  385. /* Clock initialization code */
  386. static struct clksrc_clk *sysclks[] = {
  387. &clk_mout_apll,
  388. &clk_sclk_apll,
  389. &clk_mout_epll,
  390. &clk_mout_mpll,
  391. &clk_moutcore,
  392. &clk_coreclk,
  393. &clk_armclk,
  394. &clk_aclk_corem0,
  395. &clk_aclk_cores,
  396. &clk_aclk_corem1,
  397. &clk_periphclk,
  398. &clk_mout_corebus,
  399. &clk_sclk_dmc,
  400. &clk_aclk_cored,
  401. &clk_aclk_corep,
  402. &clk_aclk_acp,
  403. &clk_pclk_acp,
  404. &clk_vpllsrc,
  405. &clk_sclk_vpll,
  406. &clk_aclk_200,
  407. &clk_aclk_100,
  408. &clk_aclk_160,
  409. &clk_aclk_133,
  410. };
  411. void __init_or_cpufreq s5pv310_setup_clocks(void)
  412. {
  413. struct clk *xtal_clk;
  414. unsigned long apll;
  415. unsigned long mpll;
  416. unsigned long epll;
  417. unsigned long vpll;
  418. unsigned long vpllsrc;
  419. unsigned long xtal;
  420. unsigned long armclk;
  421. unsigned long sclk_dmc;
  422. unsigned int ptr;
  423. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  424. xtal_clk = clk_get(NULL, "xtal");
  425. BUG_ON(IS_ERR(xtal_clk));
  426. xtal = clk_get_rate(xtal_clk);
  427. clk_put(xtal_clk);
  428. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  429. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
  430. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
  431. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
  432. __raw_readl(S5P_EPLL_CON1), pll_4600);
  433. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  434. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  435. __raw_readl(S5P_VPLL_CON1), pll_4650);
  436. clk_fout_apll.rate = apll;
  437. clk_fout_mpll.rate = mpll;
  438. clk_fout_epll.rate = epll;
  439. clk_fout_vpll.rate = vpll;
  440. printk(KERN_INFO "S5PV310: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  441. apll, mpll, epll, vpll);
  442. armclk = clk_get_rate(&clk_armclk.clk);
  443. sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
  444. printk(KERN_INFO "S5PV310: ARMCLK=%ld, DMC=%ld\n", armclk, sclk_dmc);
  445. clk_f.rate = armclk;
  446. clk_h.rate = sclk_dmc;
  447. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  448. s3c_set_clksrc(&clksrcs[ptr], true);
  449. }
  450. static struct clk *clks[] __initdata = {
  451. /* Nothing here yet */
  452. };
  453. void __init s5pv310_register_clocks(void)
  454. {
  455. struct clk *clkp;
  456. int ret;
  457. int ptr;
  458. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  459. if (ret > 0)
  460. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  461. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  462. s3c_register_clksrc(sysclks[ptr], 1);
  463. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  464. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  465. clkp = init_clocks_disable;
  466. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  467. ret = s3c24xx_register_clock(clkp);
  468. if (ret < 0) {
  469. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  470. clkp->name, ret);
  471. }
  472. (clkp->enable)(clkp, 0);
  473. }
  474. s3c_pwmclk_init();
  475. }