ixp4xx_qmgr.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * Intel IXP4xx Queue Manager driver for Linux
  3. *
  4. * Copyright (C) 2007 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. */
  10. #include <linux/ioport.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <mach/qmgr.h>
  15. struct qmgr_regs __iomem *qmgr_regs;
  16. static struct resource *mem_res;
  17. static spinlock_t qmgr_lock;
  18. static u32 used_sram_bitmap[4]; /* 128 16-dword pages */
  19. static void (*irq_handlers[QUEUES])(void *pdev);
  20. static void *irq_pdevs[QUEUES];
  21. #if DEBUG_QMGR
  22. char qmgr_queue_descs[QUEUES][32];
  23. #endif
  24. void qmgr_set_irq(unsigned int queue, int src,
  25. void (*handler)(void *pdev), void *pdev)
  26. {
  27. unsigned long flags;
  28. spin_lock_irqsave(&qmgr_lock, flags);
  29. if (queue < HALF_QUEUES) {
  30. u32 __iomem *reg;
  31. int bit;
  32. BUG_ON(src > QUEUE_IRQ_SRC_NOT_FULL);
  33. reg = &qmgr_regs->irqsrc[queue >> 3]; /* 8 queues per u32 */
  34. bit = (queue % 8) * 4; /* 3 bits + 1 reserved bit per queue */
  35. __raw_writel((__raw_readl(reg) & ~(7 << bit)) | (src << bit),
  36. reg);
  37. } else
  38. /* IRQ source for queues 32-63 is fixed */
  39. BUG_ON(src != QUEUE_IRQ_SRC_NOT_NEARLY_EMPTY);
  40. irq_handlers[queue] = handler;
  41. irq_pdevs[queue] = pdev;
  42. spin_unlock_irqrestore(&qmgr_lock, flags);
  43. }
  44. static irqreturn_t qmgr_irq(int irq, void *pdev)
  45. {
  46. int i, half = (irq == IRQ_IXP4XX_QM1 ? 0 : 1);
  47. u32 val = __raw_readl(&qmgr_regs->irqstat[half]);
  48. __raw_writel(val, &qmgr_regs->irqstat[half]); /* ACK */
  49. for (i = 0; i < HALF_QUEUES; i++)
  50. if (val & (1 << i)) {
  51. int irq = half * HALF_QUEUES + i;
  52. irq_handlers[irq](irq_pdevs[irq]);
  53. }
  54. return val ? IRQ_HANDLED : 0;
  55. }
  56. void qmgr_enable_irq(unsigned int queue)
  57. {
  58. unsigned long flags;
  59. int half = queue / 32;
  60. u32 mask = 1 << (queue & (HALF_QUEUES - 1));
  61. spin_lock_irqsave(&qmgr_lock, flags);
  62. __raw_writel(__raw_readl(&qmgr_regs->irqen[half]) | mask,
  63. &qmgr_regs->irqen[half]);
  64. spin_unlock_irqrestore(&qmgr_lock, flags);
  65. }
  66. void qmgr_disable_irq(unsigned int queue)
  67. {
  68. unsigned long flags;
  69. int half = queue / 32;
  70. u32 mask = 1 << (queue & (HALF_QUEUES - 1));
  71. spin_lock_irqsave(&qmgr_lock, flags);
  72. __raw_writel(__raw_readl(&qmgr_regs->irqen[half]) & ~mask,
  73. &qmgr_regs->irqen[half]);
  74. __raw_writel(mask, &qmgr_regs->irqstat[half]); /* clear */
  75. spin_unlock_irqrestore(&qmgr_lock, flags);
  76. }
  77. static inline void shift_mask(u32 *mask)
  78. {
  79. mask[3] = mask[3] << 1 | mask[2] >> 31;
  80. mask[2] = mask[2] << 1 | mask[1] >> 31;
  81. mask[1] = mask[1] << 1 | mask[0] >> 31;
  82. mask[0] <<= 1;
  83. }
  84. #if DEBUG_QMGR
  85. int qmgr_request_queue(unsigned int queue, unsigned int len /* dwords */,
  86. unsigned int nearly_empty_watermark,
  87. unsigned int nearly_full_watermark,
  88. const char *desc_format, const char* name)
  89. #else
  90. int __qmgr_request_queue(unsigned int queue, unsigned int len /* dwords */,
  91. unsigned int nearly_empty_watermark,
  92. unsigned int nearly_full_watermark)
  93. #endif
  94. {
  95. u32 cfg, addr = 0, mask[4]; /* in 16-dwords */
  96. int err;
  97. BUG_ON(queue >= QUEUES);
  98. if ((nearly_empty_watermark | nearly_full_watermark) & ~7)
  99. return -EINVAL;
  100. switch (len) {
  101. case 16:
  102. cfg = 0 << 24;
  103. mask[0] = 0x1;
  104. break;
  105. case 32:
  106. cfg = 1 << 24;
  107. mask[0] = 0x3;
  108. break;
  109. case 64:
  110. cfg = 2 << 24;
  111. mask[0] = 0xF;
  112. break;
  113. case 128:
  114. cfg = 3 << 24;
  115. mask[0] = 0xFF;
  116. break;
  117. default:
  118. return -EINVAL;
  119. }
  120. cfg |= nearly_empty_watermark << 26;
  121. cfg |= nearly_full_watermark << 29;
  122. len /= 16; /* in 16-dwords: 1, 2, 4 or 8 */
  123. mask[1] = mask[2] = mask[3] = 0;
  124. if (!try_module_get(THIS_MODULE))
  125. return -ENODEV;
  126. spin_lock_irq(&qmgr_lock);
  127. if (__raw_readl(&qmgr_regs->sram[queue])) {
  128. err = -EBUSY;
  129. goto err;
  130. }
  131. while (1) {
  132. if (!(used_sram_bitmap[0] & mask[0]) &&
  133. !(used_sram_bitmap[1] & mask[1]) &&
  134. !(used_sram_bitmap[2] & mask[2]) &&
  135. !(used_sram_bitmap[3] & mask[3]))
  136. break; /* found free space */
  137. addr++;
  138. shift_mask(mask);
  139. if (addr + len > ARRAY_SIZE(qmgr_regs->sram)) {
  140. printk(KERN_ERR "qmgr: no free SRAM space for"
  141. " queue %i\n", queue);
  142. err = -ENOMEM;
  143. goto err;
  144. }
  145. }
  146. used_sram_bitmap[0] |= mask[0];
  147. used_sram_bitmap[1] |= mask[1];
  148. used_sram_bitmap[2] |= mask[2];
  149. used_sram_bitmap[3] |= mask[3];
  150. __raw_writel(cfg | (addr << 14), &qmgr_regs->sram[queue]);
  151. #if DEBUG_QMGR
  152. snprintf(qmgr_queue_descs[queue], sizeof(qmgr_queue_descs[0]),
  153. desc_format, name);
  154. printk(KERN_DEBUG "qmgr: requested queue %s(%i) addr = 0x%02X\n",
  155. qmgr_queue_descs[queue], queue, addr);
  156. #endif
  157. spin_unlock_irq(&qmgr_lock);
  158. return 0;
  159. err:
  160. spin_unlock_irq(&qmgr_lock);
  161. module_put(THIS_MODULE);
  162. return err;
  163. }
  164. void qmgr_release_queue(unsigned int queue)
  165. {
  166. u32 cfg, addr, mask[4];
  167. BUG_ON(queue >= QUEUES); /* not in valid range */
  168. spin_lock_irq(&qmgr_lock);
  169. cfg = __raw_readl(&qmgr_regs->sram[queue]);
  170. addr = (cfg >> 14) & 0xFF;
  171. BUG_ON(!addr); /* not requested */
  172. switch ((cfg >> 24) & 3) {
  173. case 0: mask[0] = 0x1; break;
  174. case 1: mask[0] = 0x3; break;
  175. case 2: mask[0] = 0xF; break;
  176. case 3: mask[0] = 0xFF; break;
  177. }
  178. mask[1] = mask[2] = mask[3] = 0;
  179. while (addr--)
  180. shift_mask(mask);
  181. #if DEBUG_QMGR
  182. printk(KERN_DEBUG "qmgr: releasing queue %s(%i)\n",
  183. qmgr_queue_descs[queue], queue);
  184. qmgr_queue_descs[queue][0] = '\x0';
  185. #endif
  186. __raw_writel(0, &qmgr_regs->sram[queue]);
  187. used_sram_bitmap[0] &= ~mask[0];
  188. used_sram_bitmap[1] &= ~mask[1];
  189. used_sram_bitmap[2] &= ~mask[2];
  190. used_sram_bitmap[3] &= ~mask[3];
  191. irq_handlers[queue] = NULL; /* catch IRQ bugs */
  192. spin_unlock_irq(&qmgr_lock);
  193. module_put(THIS_MODULE);
  194. while ((addr = qmgr_get_entry(queue)))
  195. printk(KERN_ERR "qmgr: released queue %i not empty: 0x%08X\n",
  196. queue, addr);
  197. }
  198. static int qmgr_init(void)
  199. {
  200. int i, err;
  201. mem_res = request_mem_region(IXP4XX_QMGR_BASE_PHYS,
  202. IXP4XX_QMGR_REGION_SIZE,
  203. "IXP4xx Queue Manager");
  204. if (mem_res == NULL)
  205. return -EBUSY;
  206. qmgr_regs = ioremap(IXP4XX_QMGR_BASE_PHYS, IXP4XX_QMGR_REGION_SIZE);
  207. if (qmgr_regs == NULL) {
  208. err = -ENOMEM;
  209. goto error_map;
  210. }
  211. /* reset qmgr registers */
  212. for (i = 0; i < 4; i++) {
  213. __raw_writel(0x33333333, &qmgr_regs->stat1[i]);
  214. __raw_writel(0, &qmgr_regs->irqsrc[i]);
  215. }
  216. for (i = 0; i < 2; i++) {
  217. __raw_writel(0, &qmgr_regs->stat2[i]);
  218. __raw_writel(0xFFFFFFFF, &qmgr_regs->irqstat[i]); /* clear */
  219. __raw_writel(0, &qmgr_regs->irqen[i]);
  220. }
  221. __raw_writel(0xFFFFFFFF, &qmgr_regs->statne_h);
  222. __raw_writel(0, &qmgr_regs->statf_h);
  223. for (i = 0; i < QUEUES; i++)
  224. __raw_writel(0, &qmgr_regs->sram[i]);
  225. err = request_irq(IRQ_IXP4XX_QM1, qmgr_irq, 0,
  226. "IXP4xx Queue Manager", NULL);
  227. if (err) {
  228. printk(KERN_ERR "qmgr: failed to request IRQ%i\n",
  229. IRQ_IXP4XX_QM1);
  230. goto error_irq;
  231. }
  232. err = request_irq(IRQ_IXP4XX_QM2, qmgr_irq, 0,
  233. "IXP4xx Queue Manager", NULL);
  234. if (err) {
  235. printk(KERN_ERR "qmgr: failed to request IRQ%i\n",
  236. IRQ_IXP4XX_QM2);
  237. goto error_irq2;
  238. }
  239. used_sram_bitmap[0] = 0xF; /* 4 first pages reserved for config */
  240. spin_lock_init(&qmgr_lock);
  241. printk(KERN_INFO "IXP4xx Queue Manager initialized.\n");
  242. return 0;
  243. error_irq2:
  244. free_irq(IRQ_IXP4XX_QM1, NULL);
  245. error_irq:
  246. iounmap(qmgr_regs);
  247. error_map:
  248. release_mem_region(IXP4XX_QMGR_BASE_PHYS, IXP4XX_QMGR_REGION_SIZE);
  249. return err;
  250. }
  251. static void qmgr_remove(void)
  252. {
  253. free_irq(IRQ_IXP4XX_QM1, NULL);
  254. free_irq(IRQ_IXP4XX_QM2, NULL);
  255. synchronize_irq(IRQ_IXP4XX_QM1);
  256. synchronize_irq(IRQ_IXP4XX_QM2);
  257. iounmap(qmgr_regs);
  258. release_mem_region(IXP4XX_QMGR_BASE_PHYS, IXP4XX_QMGR_REGION_SIZE);
  259. }
  260. module_init(qmgr_init);
  261. module_exit(qmgr_remove);
  262. MODULE_LICENSE("GPL v2");
  263. MODULE_AUTHOR("Krzysztof Halasa");
  264. EXPORT_SYMBOL(qmgr_regs);
  265. EXPORT_SYMBOL(qmgr_set_irq);
  266. EXPORT_SYMBOL(qmgr_enable_irq);
  267. EXPORT_SYMBOL(qmgr_disable_irq);
  268. #if DEBUG_QMGR
  269. EXPORT_SYMBOL(qmgr_queue_descs);
  270. EXPORT_SYMBOL(qmgr_request_queue);
  271. #else
  272. EXPORT_SYMBOL(__qmgr_request_queue);
  273. #endif
  274. EXPORT_SYMBOL(qmgr_release_queue);