da8xx-fb.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. static void __iomem *da8xx_fb_reg_base;
  122. static struct resource *lcdc_regs;
  123. static unsigned int lcd_revision;
  124. static irq_handler_t lcdc_irq_handler;
  125. static wait_queue_head_t frame_done_wq;
  126. static int frame_done_flag;
  127. static inline unsigned int lcdc_read(unsigned int addr)
  128. {
  129. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  130. }
  131. static inline void lcdc_write(unsigned int val, unsigned int addr)
  132. {
  133. __raw_writel(val, da8xx_fb_reg_base + (addr));
  134. }
  135. struct da8xx_fb_par {
  136. resource_size_t p_palette_base;
  137. unsigned char *v_palette_base;
  138. dma_addr_t vram_phys;
  139. unsigned long vram_size;
  140. void *vram_virt;
  141. unsigned int dma_start;
  142. unsigned int dma_end;
  143. struct clk *lcdc_clk;
  144. int irq;
  145. unsigned int palette_sz;
  146. int blank;
  147. wait_queue_head_t vsync_wait;
  148. int vsync_flag;
  149. int vsync_timeout;
  150. spinlock_t lock_for_chan_update;
  151. /*
  152. * LCDC has 2 ping pong DMA channels, channel 0
  153. * and channel 1.
  154. */
  155. unsigned int which_dma_channel_done;
  156. #ifdef CONFIG_CPU_FREQ
  157. struct notifier_block freq_transition;
  158. #endif
  159. unsigned int lcd_fck_rate;
  160. void (*panel_power_ctrl)(int);
  161. u32 pseudo_palette[16];
  162. struct fb_videomode mode;
  163. struct lcd_ctrl_config cfg;
  164. };
  165. static struct fb_var_screeninfo da8xx_fb_var;
  166. static struct fb_fix_screeninfo da8xx_fb_fix = {
  167. .id = "DA8xx FB Drv",
  168. .type = FB_TYPE_PACKED_PIXELS,
  169. .type_aux = 0,
  170. .visual = FB_VISUAL_PSEUDOCOLOR,
  171. .xpanstep = 0,
  172. .ypanstep = 1,
  173. .ywrapstep = 0,
  174. .accel = FB_ACCEL_NONE
  175. };
  176. static struct fb_videomode known_lcd_panels[] = {
  177. /* Sharp LCD035Q3DG01 */
  178. [0] = {
  179. .name = "Sharp_LCD035Q3DG01",
  180. .xres = 320,
  181. .yres = 240,
  182. .pixclock = KHZ2PICOS(4607),
  183. .left_margin = 6,
  184. .right_margin = 8,
  185. .upper_margin = 2,
  186. .lower_margin = 2,
  187. .hsync_len = 0,
  188. .vsync_len = 0,
  189. .sync = FB_SYNC_CLK_INVERT |
  190. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  191. },
  192. /* Sharp LK043T1DG01 */
  193. [1] = {
  194. .name = "Sharp_LK043T1DG01",
  195. .xres = 480,
  196. .yres = 272,
  197. .pixclock = KHZ2PICOS(7833),
  198. .left_margin = 2,
  199. .right_margin = 2,
  200. .upper_margin = 2,
  201. .lower_margin = 2,
  202. .hsync_len = 41,
  203. .vsync_len = 10,
  204. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  205. .flag = 0,
  206. },
  207. [2] = {
  208. /* Hitachi SP10Q010 */
  209. .name = "SP10Q010",
  210. .xres = 320,
  211. .yres = 240,
  212. .pixclock = KHZ2PICOS(7833),
  213. .left_margin = 10,
  214. .right_margin = 10,
  215. .upper_margin = 10,
  216. .lower_margin = 10,
  217. .hsync_len = 10,
  218. .vsync_len = 10,
  219. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  220. .flag = 0,
  221. },
  222. };
  223. /* Enable the Raster Engine of the LCD Controller */
  224. static inline void lcd_enable_raster(void)
  225. {
  226. u32 reg;
  227. /* Put LCDC in reset for several cycles */
  228. if (lcd_revision == LCD_VERSION_2)
  229. /* Write 1 to reset LCDC */
  230. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  231. mdelay(1);
  232. /* Bring LCDC out of reset */
  233. if (lcd_revision == LCD_VERSION_2)
  234. lcdc_write(0, LCD_CLK_RESET_REG);
  235. mdelay(1);
  236. /* Above reset sequence doesnot reset register context */
  237. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  238. if (!(reg & LCD_RASTER_ENABLE))
  239. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  240. }
  241. /* Disable the Raster Engine of the LCD Controller */
  242. static inline void lcd_disable_raster(bool wait_for_frame_done)
  243. {
  244. u32 reg;
  245. int ret;
  246. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  247. if (reg & LCD_RASTER_ENABLE)
  248. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  249. else
  250. /* return if already disabled */
  251. return;
  252. if ((wait_for_frame_done == true) && (lcd_revision == LCD_VERSION_2)) {
  253. frame_done_flag = 0;
  254. ret = wait_event_interruptible_timeout(frame_done_wq,
  255. frame_done_flag != 0,
  256. msecs_to_jiffies(50));
  257. if (ret == 0)
  258. pr_err("LCD Controller timed out\n");
  259. }
  260. }
  261. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  262. {
  263. u32 start;
  264. u32 end;
  265. u32 reg_ras;
  266. u32 reg_dma;
  267. u32 reg_int;
  268. /* init reg to clear PLM (loading mode) fields */
  269. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  270. reg_ras &= ~(3 << 20);
  271. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  272. if (load_mode == LOAD_DATA) {
  273. start = par->dma_start;
  274. end = par->dma_end;
  275. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  276. if (lcd_revision == LCD_VERSION_1) {
  277. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  278. } else {
  279. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  280. LCD_V2_END_OF_FRAME0_INT_ENA |
  281. LCD_V2_END_OF_FRAME1_INT_ENA |
  282. LCD_FRAME_DONE;
  283. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  284. }
  285. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  286. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  287. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  288. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  289. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  290. } else if (load_mode == LOAD_PALETTE) {
  291. start = par->p_palette_base;
  292. end = start + par->palette_sz - 1;
  293. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  294. if (lcd_revision == LCD_VERSION_1) {
  295. reg_ras |= LCD_V1_PL_INT_ENA;
  296. } else {
  297. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  298. LCD_V2_PL_INT_ENA;
  299. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  300. }
  301. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  302. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  303. }
  304. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  305. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  306. /*
  307. * The Raster enable bit must be set after all other control fields are
  308. * set.
  309. */
  310. lcd_enable_raster();
  311. }
  312. /* Configure the Burst Size and fifo threhold of DMA */
  313. static int lcd_cfg_dma(int burst_size, int fifo_th)
  314. {
  315. u32 reg;
  316. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  317. switch (burst_size) {
  318. case 1:
  319. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  320. break;
  321. case 2:
  322. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  323. break;
  324. case 4:
  325. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  326. break;
  327. case 8:
  328. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  329. break;
  330. case 16:
  331. default:
  332. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  333. break;
  334. }
  335. reg |= (fifo_th << 8);
  336. lcdc_write(reg, LCD_DMA_CTRL_REG);
  337. return 0;
  338. }
  339. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  340. {
  341. u32 reg;
  342. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  343. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  344. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  345. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  346. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  347. }
  348. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  349. int front_porch)
  350. {
  351. u32 reg;
  352. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  353. reg |= ((back_porch & 0xff) << 24)
  354. | ((front_porch & 0xff) << 16)
  355. | ((pulse_width & 0x3f) << 10);
  356. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  357. }
  358. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  359. int front_porch)
  360. {
  361. u32 reg;
  362. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  363. reg |= ((back_porch & 0xff) << 24)
  364. | ((front_porch & 0xff) << 16)
  365. | ((pulse_width & 0x3f) << 10);
  366. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  367. }
  368. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  369. struct fb_videomode *panel)
  370. {
  371. u32 reg;
  372. u32 reg_int;
  373. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  374. LCD_MONO_8BIT_MODE |
  375. LCD_MONOCHROME_MODE);
  376. switch (cfg->panel_shade) {
  377. case MONOCHROME:
  378. reg |= LCD_MONOCHROME_MODE;
  379. if (cfg->mono_8bit_mode)
  380. reg |= LCD_MONO_8BIT_MODE;
  381. break;
  382. case COLOR_ACTIVE:
  383. reg |= LCD_TFT_MODE;
  384. if (cfg->tft_alt_mode)
  385. reg |= LCD_TFT_ALT_ENABLE;
  386. break;
  387. case COLOR_PASSIVE:
  388. /* AC bias applicable only for Pasive panels */
  389. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  390. if (cfg->bpp == 12 && cfg->stn_565_mode)
  391. reg |= LCD_STN_565_ENABLE;
  392. break;
  393. default:
  394. return -EINVAL;
  395. }
  396. /* enable additional interrupts here */
  397. if (lcd_revision == LCD_VERSION_1) {
  398. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  399. } else {
  400. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  401. LCD_V2_UNDERFLOW_INT_ENA;
  402. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  403. }
  404. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  405. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  406. reg |= LCD_SYNC_CTRL;
  407. if (cfg->sync_edge)
  408. reg |= LCD_SYNC_EDGE;
  409. else
  410. reg &= ~LCD_SYNC_EDGE;
  411. if (panel->sync & FB_SYNC_HOR_HIGH_ACT)
  412. reg |= LCD_INVERT_LINE_CLOCK;
  413. else
  414. reg &= ~LCD_INVERT_LINE_CLOCK;
  415. if (panel->sync & FB_SYNC_VERT_HIGH_ACT)
  416. reg |= LCD_INVERT_FRAME_CLOCK;
  417. else
  418. reg &= ~LCD_INVERT_FRAME_CLOCK;
  419. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  420. return 0;
  421. }
  422. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  423. u32 bpp, u32 raster_order)
  424. {
  425. u32 reg;
  426. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  427. return -EINVAL;
  428. /* Set the Panel Width */
  429. /* Pixels per line = (PPL + 1)*16 */
  430. if (lcd_revision == LCD_VERSION_1) {
  431. /*
  432. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  433. * pixels.
  434. */
  435. width &= 0x3f0;
  436. } else {
  437. /*
  438. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  439. * pixels.
  440. */
  441. width &= 0x7f0;
  442. }
  443. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  444. reg &= 0xfffffc00;
  445. if (lcd_revision == LCD_VERSION_1) {
  446. reg |= ((width >> 4) - 1) << 4;
  447. } else {
  448. width = (width >> 4) - 1;
  449. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  450. }
  451. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  452. /* Set the Panel Height */
  453. /* Set bits 9:0 of Lines Per Pixel */
  454. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  455. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  456. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  457. /* Set bit 10 of Lines Per Pixel */
  458. if (lcd_revision == LCD_VERSION_2) {
  459. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  460. reg |= ((height - 1) & 0x400) << 16;
  461. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  462. }
  463. /* Set the Raster Order of the Frame Buffer */
  464. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  465. if (raster_order)
  466. reg |= LCD_RASTER_ORDER;
  467. par->palette_sz = 16 * 2;
  468. switch (bpp) {
  469. case 1:
  470. case 2:
  471. case 4:
  472. case 16:
  473. break;
  474. case 24:
  475. reg |= LCD_V2_TFT_24BPP_MODE;
  476. case 32:
  477. reg |= LCD_V2_TFT_24BPP_UNPACK;
  478. break;
  479. case 8:
  480. par->palette_sz = 256 * 2;
  481. break;
  482. default:
  483. return -EINVAL;
  484. }
  485. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  486. return 0;
  487. }
  488. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  489. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  490. unsigned blue, unsigned transp,
  491. struct fb_info *info)
  492. {
  493. struct da8xx_fb_par *par = info->par;
  494. unsigned short *palette = (unsigned short *) par->v_palette_base;
  495. u_short pal;
  496. int update_hw = 0;
  497. if (regno > 255)
  498. return 1;
  499. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  500. return 1;
  501. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  502. return -EINVAL;
  503. switch (info->fix.visual) {
  504. case FB_VISUAL_TRUECOLOR:
  505. red = CNVT_TOHW(red, info->var.red.length);
  506. green = CNVT_TOHW(green, info->var.green.length);
  507. blue = CNVT_TOHW(blue, info->var.blue.length);
  508. break;
  509. case FB_VISUAL_PSEUDOCOLOR:
  510. switch (info->var.bits_per_pixel) {
  511. case 4:
  512. if (regno > 15)
  513. return -EINVAL;
  514. if (info->var.grayscale) {
  515. pal = regno;
  516. } else {
  517. red >>= 4;
  518. green >>= 8;
  519. blue >>= 12;
  520. pal = red & 0x0f00;
  521. pal |= green & 0x00f0;
  522. pal |= blue & 0x000f;
  523. }
  524. if (regno == 0)
  525. pal |= 0x2000;
  526. palette[regno] = pal;
  527. break;
  528. case 8:
  529. red >>= 4;
  530. green >>= 8;
  531. blue >>= 12;
  532. pal = (red & 0x0f00);
  533. pal |= (green & 0x00f0);
  534. pal |= (blue & 0x000f);
  535. if (palette[regno] != pal) {
  536. update_hw = 1;
  537. palette[regno] = pal;
  538. }
  539. break;
  540. }
  541. break;
  542. }
  543. /* Truecolor has hardware independent palette */
  544. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  545. u32 v;
  546. if (regno > 15)
  547. return -EINVAL;
  548. v = (red << info->var.red.offset) |
  549. (green << info->var.green.offset) |
  550. (blue << info->var.blue.offset);
  551. switch (info->var.bits_per_pixel) {
  552. case 16:
  553. ((u16 *) (info->pseudo_palette))[regno] = v;
  554. break;
  555. case 24:
  556. case 32:
  557. ((u32 *) (info->pseudo_palette))[regno] = v;
  558. break;
  559. }
  560. if (palette[0] != 0x4000) {
  561. update_hw = 1;
  562. palette[0] = 0x4000;
  563. }
  564. }
  565. /* Update the palette in the h/w as needed. */
  566. if (update_hw)
  567. lcd_blit(LOAD_PALETTE, par);
  568. return 0;
  569. }
  570. #undef CNVT_TOHW
  571. static void da8xx_fb_lcd_reset(void)
  572. {
  573. /* Disable the Raster if previously Enabled */
  574. lcd_disable_raster(false);
  575. /* DMA has to be disabled */
  576. lcdc_write(0, LCD_DMA_CTRL_REG);
  577. lcdc_write(0, LCD_RASTER_CTRL_REG);
  578. if (lcd_revision == LCD_VERSION_2) {
  579. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  580. /* Write 1 to reset */
  581. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  582. lcdc_write(0, LCD_CLK_RESET_REG);
  583. }
  584. }
  585. static inline unsigned da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  586. unsigned pixclock)
  587. {
  588. return par->lcd_fck_rate / (PICOS2KHZ(pixclock) * 1000);
  589. }
  590. static inline void da8xx_fb_config_clk_divider(unsigned div)
  591. {
  592. /* Configure the LCD clock divisor. */
  593. lcdc_write(LCD_CLK_DIVISOR(div) |
  594. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  595. if (lcd_revision == LCD_VERSION_2)
  596. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  597. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  598. }
  599. static inline void da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  600. struct fb_videomode *mode)
  601. {
  602. unsigned div = da8xx_fb_calc_clk_divider(par, mode->pixclock);
  603. da8xx_fb_config_clk_divider(div);
  604. }
  605. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  606. struct fb_videomode *panel)
  607. {
  608. u32 bpp;
  609. int ret = 0;
  610. da8xx_fb_lcd_reset();
  611. da8xx_fb_calc_config_clk_divider(par, panel);
  612. if (panel->sync & FB_SYNC_CLK_INVERT)
  613. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  614. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  615. else
  616. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  617. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  618. /* Configure the DMA burst size and fifo threshold. */
  619. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  620. if (ret < 0)
  621. return ret;
  622. /* Configure the vertical and horizontal sync properties. */
  623. lcd_cfg_vertical_sync(panel->lower_margin, panel->vsync_len,
  624. panel->upper_margin);
  625. lcd_cfg_horizontal_sync(panel->right_margin, panel->hsync_len,
  626. panel->left_margin);
  627. /* Configure for disply */
  628. ret = lcd_cfg_display(cfg, panel);
  629. if (ret < 0)
  630. return ret;
  631. bpp = cfg->bpp;
  632. if (bpp == 12)
  633. bpp = 16;
  634. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  635. (unsigned int)panel->yres, bpp,
  636. cfg->raster_order);
  637. if (ret < 0)
  638. return ret;
  639. /* Configure FDD */
  640. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  641. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  642. return 0;
  643. }
  644. /* IRQ handler for version 2 of LCDC */
  645. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  646. {
  647. struct da8xx_fb_par *par = arg;
  648. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  649. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  650. lcd_disable_raster(false);
  651. lcdc_write(stat, LCD_MASKED_STAT_REG);
  652. lcd_enable_raster();
  653. } else if (stat & LCD_PL_LOAD_DONE) {
  654. /*
  655. * Must disable raster before changing state of any control bit.
  656. * And also must be disabled before clearing the PL loading
  657. * interrupt via the following write to the status register. If
  658. * this is done after then one gets multiple PL done interrupts.
  659. */
  660. lcd_disable_raster(false);
  661. lcdc_write(stat, LCD_MASKED_STAT_REG);
  662. /* Disable PL completion interrupt */
  663. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  664. /* Setup and start data loading mode */
  665. lcd_blit(LOAD_DATA, par);
  666. } else {
  667. lcdc_write(stat, LCD_MASKED_STAT_REG);
  668. if (stat & LCD_END_OF_FRAME0) {
  669. par->which_dma_channel_done = 0;
  670. lcdc_write(par->dma_start,
  671. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  672. lcdc_write(par->dma_end,
  673. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  674. par->vsync_flag = 1;
  675. wake_up_interruptible(&par->vsync_wait);
  676. }
  677. if (stat & LCD_END_OF_FRAME1) {
  678. par->which_dma_channel_done = 1;
  679. lcdc_write(par->dma_start,
  680. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  681. lcdc_write(par->dma_end,
  682. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  683. par->vsync_flag = 1;
  684. wake_up_interruptible(&par->vsync_wait);
  685. }
  686. /* Set only when controller is disabled and at the end of
  687. * active frame
  688. */
  689. if (stat & BIT(0)) {
  690. frame_done_flag = 1;
  691. wake_up_interruptible(&frame_done_wq);
  692. }
  693. }
  694. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  695. return IRQ_HANDLED;
  696. }
  697. /* IRQ handler for version 1 LCDC */
  698. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  699. {
  700. struct da8xx_fb_par *par = arg;
  701. u32 stat = lcdc_read(LCD_STAT_REG);
  702. u32 reg_ras;
  703. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  704. lcd_disable_raster(false);
  705. lcdc_write(stat, LCD_STAT_REG);
  706. lcd_enable_raster();
  707. } else if (stat & LCD_PL_LOAD_DONE) {
  708. /*
  709. * Must disable raster before changing state of any control bit.
  710. * And also must be disabled before clearing the PL loading
  711. * interrupt via the following write to the status register. If
  712. * this is done after then one gets multiple PL done interrupts.
  713. */
  714. lcd_disable_raster(false);
  715. lcdc_write(stat, LCD_STAT_REG);
  716. /* Disable PL completion inerrupt */
  717. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  718. reg_ras &= ~LCD_V1_PL_INT_ENA;
  719. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  720. /* Setup and start data loading mode */
  721. lcd_blit(LOAD_DATA, par);
  722. } else {
  723. lcdc_write(stat, LCD_STAT_REG);
  724. if (stat & LCD_END_OF_FRAME0) {
  725. par->which_dma_channel_done = 0;
  726. lcdc_write(par->dma_start,
  727. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  728. lcdc_write(par->dma_end,
  729. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  730. par->vsync_flag = 1;
  731. wake_up_interruptible(&par->vsync_wait);
  732. }
  733. if (stat & LCD_END_OF_FRAME1) {
  734. par->which_dma_channel_done = 1;
  735. lcdc_write(par->dma_start,
  736. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  737. lcdc_write(par->dma_end,
  738. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  739. par->vsync_flag = 1;
  740. wake_up_interruptible(&par->vsync_wait);
  741. }
  742. }
  743. return IRQ_HANDLED;
  744. }
  745. static int fb_check_var(struct fb_var_screeninfo *var,
  746. struct fb_info *info)
  747. {
  748. int err = 0;
  749. struct da8xx_fb_par *par = info->par;
  750. int bpp = var->bits_per_pixel >> 3;
  751. unsigned long line_size = var->xres_virtual * bpp;
  752. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  753. return -EINVAL;
  754. switch (var->bits_per_pixel) {
  755. case 1:
  756. case 8:
  757. var->red.offset = 0;
  758. var->red.length = 8;
  759. var->green.offset = 0;
  760. var->green.length = 8;
  761. var->blue.offset = 0;
  762. var->blue.length = 8;
  763. var->transp.offset = 0;
  764. var->transp.length = 0;
  765. var->nonstd = 0;
  766. break;
  767. case 4:
  768. var->red.offset = 0;
  769. var->red.length = 4;
  770. var->green.offset = 0;
  771. var->green.length = 4;
  772. var->blue.offset = 0;
  773. var->blue.length = 4;
  774. var->transp.offset = 0;
  775. var->transp.length = 0;
  776. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  777. break;
  778. case 16: /* RGB 565 */
  779. var->red.offset = 11;
  780. var->red.length = 5;
  781. var->green.offset = 5;
  782. var->green.length = 6;
  783. var->blue.offset = 0;
  784. var->blue.length = 5;
  785. var->transp.offset = 0;
  786. var->transp.length = 0;
  787. var->nonstd = 0;
  788. break;
  789. case 24:
  790. var->red.offset = 16;
  791. var->red.length = 8;
  792. var->green.offset = 8;
  793. var->green.length = 8;
  794. var->blue.offset = 0;
  795. var->blue.length = 8;
  796. var->nonstd = 0;
  797. break;
  798. case 32:
  799. var->transp.offset = 24;
  800. var->transp.length = 8;
  801. var->red.offset = 16;
  802. var->red.length = 8;
  803. var->green.offset = 8;
  804. var->green.length = 8;
  805. var->blue.offset = 0;
  806. var->blue.length = 8;
  807. var->nonstd = 0;
  808. break;
  809. default:
  810. err = -EINVAL;
  811. }
  812. var->red.msb_right = 0;
  813. var->green.msb_right = 0;
  814. var->blue.msb_right = 0;
  815. var->transp.msb_right = 0;
  816. if (line_size * var->yres_virtual > par->vram_size)
  817. var->yres_virtual = par->vram_size / line_size;
  818. if (var->yres > var->yres_virtual)
  819. var->yres = var->yres_virtual;
  820. if (var->xres > var->xres_virtual)
  821. var->xres = var->xres_virtual;
  822. if (var->xres + var->xoffset > var->xres_virtual)
  823. var->xoffset = var->xres_virtual - var->xres;
  824. if (var->yres + var->yoffset > var->yres_virtual)
  825. var->yoffset = var->yres_virtual - var->yres;
  826. return err;
  827. }
  828. #ifdef CONFIG_CPU_FREQ
  829. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  830. unsigned long val, void *data)
  831. {
  832. struct da8xx_fb_par *par;
  833. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  834. if (val == CPUFREQ_POSTCHANGE) {
  835. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  836. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  837. lcd_disable_raster(true);
  838. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  839. if (par->blank == FB_BLANK_UNBLANK)
  840. lcd_enable_raster();
  841. }
  842. }
  843. return 0;
  844. }
  845. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  846. {
  847. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  848. return cpufreq_register_notifier(&par->freq_transition,
  849. CPUFREQ_TRANSITION_NOTIFIER);
  850. }
  851. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  852. {
  853. cpufreq_unregister_notifier(&par->freq_transition,
  854. CPUFREQ_TRANSITION_NOTIFIER);
  855. }
  856. #endif
  857. static int fb_remove(struct platform_device *dev)
  858. {
  859. struct fb_info *info = dev_get_drvdata(&dev->dev);
  860. if (info) {
  861. struct da8xx_fb_par *par = info->par;
  862. #ifdef CONFIG_CPU_FREQ
  863. lcd_da8xx_cpufreq_deregister(par);
  864. #endif
  865. if (par->panel_power_ctrl)
  866. par->panel_power_ctrl(0);
  867. lcd_disable_raster(true);
  868. lcdc_write(0, LCD_RASTER_CTRL_REG);
  869. /* disable DMA */
  870. lcdc_write(0, LCD_DMA_CTRL_REG);
  871. unregister_framebuffer(info);
  872. fb_dealloc_cmap(&info->cmap);
  873. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  874. par->p_palette_base);
  875. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  876. par->vram_phys);
  877. free_irq(par->irq, par);
  878. pm_runtime_put_sync(&dev->dev);
  879. pm_runtime_disable(&dev->dev);
  880. framebuffer_release(info);
  881. iounmap(da8xx_fb_reg_base);
  882. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  883. }
  884. return 0;
  885. }
  886. /*
  887. * Function to wait for vertical sync which for this LCD peripheral
  888. * translates into waiting for the current raster frame to complete.
  889. */
  890. static int fb_wait_for_vsync(struct fb_info *info)
  891. {
  892. struct da8xx_fb_par *par = info->par;
  893. int ret;
  894. /*
  895. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  896. * race condition here where the ISR could have occurred just before or
  897. * just after this set. But since we are just coarsely waiting for
  898. * a frame to complete then that's OK. i.e. if the frame completed
  899. * just before this code executed then we have to wait another full
  900. * frame time but there is no way to avoid such a situation. On the
  901. * other hand if the frame completed just after then we don't need
  902. * to wait long at all. Either way we are guaranteed to return to the
  903. * user immediately after a frame completion which is all that is
  904. * required.
  905. */
  906. par->vsync_flag = 0;
  907. ret = wait_event_interruptible_timeout(par->vsync_wait,
  908. par->vsync_flag != 0,
  909. par->vsync_timeout);
  910. if (ret < 0)
  911. return ret;
  912. if (ret == 0)
  913. return -ETIMEDOUT;
  914. return 0;
  915. }
  916. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  917. unsigned long arg)
  918. {
  919. struct lcd_sync_arg sync_arg;
  920. switch (cmd) {
  921. case FBIOGET_CONTRAST:
  922. case FBIOPUT_CONTRAST:
  923. case FBIGET_BRIGHTNESS:
  924. case FBIPUT_BRIGHTNESS:
  925. case FBIGET_COLOR:
  926. case FBIPUT_COLOR:
  927. return -ENOTTY;
  928. case FBIPUT_HSYNC:
  929. if (copy_from_user(&sync_arg, (char *)arg,
  930. sizeof(struct lcd_sync_arg)))
  931. return -EFAULT;
  932. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  933. sync_arg.pulse_width,
  934. sync_arg.front_porch);
  935. break;
  936. case FBIPUT_VSYNC:
  937. if (copy_from_user(&sync_arg, (char *)arg,
  938. sizeof(struct lcd_sync_arg)))
  939. return -EFAULT;
  940. lcd_cfg_vertical_sync(sync_arg.back_porch,
  941. sync_arg.pulse_width,
  942. sync_arg.front_porch);
  943. break;
  944. case FBIO_WAITFORVSYNC:
  945. return fb_wait_for_vsync(info);
  946. default:
  947. return -EINVAL;
  948. }
  949. return 0;
  950. }
  951. static int cfb_blank(int blank, struct fb_info *info)
  952. {
  953. struct da8xx_fb_par *par = info->par;
  954. int ret = 0;
  955. if (par->blank == blank)
  956. return 0;
  957. par->blank = blank;
  958. switch (blank) {
  959. case FB_BLANK_UNBLANK:
  960. lcd_enable_raster();
  961. if (par->panel_power_ctrl)
  962. par->panel_power_ctrl(1);
  963. break;
  964. case FB_BLANK_NORMAL:
  965. case FB_BLANK_VSYNC_SUSPEND:
  966. case FB_BLANK_HSYNC_SUSPEND:
  967. case FB_BLANK_POWERDOWN:
  968. if (par->panel_power_ctrl)
  969. par->panel_power_ctrl(0);
  970. lcd_disable_raster(true);
  971. break;
  972. default:
  973. ret = -EINVAL;
  974. }
  975. return ret;
  976. }
  977. /*
  978. * Set new x,y offsets in the virtual display for the visible area and switch
  979. * to the new mode.
  980. */
  981. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  982. struct fb_info *fbi)
  983. {
  984. int ret = 0;
  985. struct fb_var_screeninfo new_var;
  986. struct da8xx_fb_par *par = fbi->par;
  987. struct fb_fix_screeninfo *fix = &fbi->fix;
  988. unsigned int end;
  989. unsigned int start;
  990. unsigned long irq_flags;
  991. if (var->xoffset != fbi->var.xoffset ||
  992. var->yoffset != fbi->var.yoffset) {
  993. memcpy(&new_var, &fbi->var, sizeof(new_var));
  994. new_var.xoffset = var->xoffset;
  995. new_var.yoffset = var->yoffset;
  996. if (fb_check_var(&new_var, fbi))
  997. ret = -EINVAL;
  998. else {
  999. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1000. start = fix->smem_start +
  1001. new_var.yoffset * fix->line_length +
  1002. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1003. end = start + fbi->var.yres * fix->line_length - 1;
  1004. par->dma_start = start;
  1005. par->dma_end = end;
  1006. spin_lock_irqsave(&par->lock_for_chan_update,
  1007. irq_flags);
  1008. if (par->which_dma_channel_done == 0) {
  1009. lcdc_write(par->dma_start,
  1010. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1011. lcdc_write(par->dma_end,
  1012. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1013. } else if (par->which_dma_channel_done == 1) {
  1014. lcdc_write(par->dma_start,
  1015. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1016. lcdc_write(par->dma_end,
  1017. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1018. }
  1019. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1020. irq_flags);
  1021. }
  1022. }
  1023. return ret;
  1024. }
  1025. static struct fb_ops da8xx_fb_ops = {
  1026. .owner = THIS_MODULE,
  1027. .fb_check_var = fb_check_var,
  1028. .fb_setcolreg = fb_setcolreg,
  1029. .fb_pan_display = da8xx_pan_display,
  1030. .fb_ioctl = fb_ioctl,
  1031. .fb_fillrect = cfb_fillrect,
  1032. .fb_copyarea = cfb_copyarea,
  1033. .fb_imageblit = cfb_imageblit,
  1034. .fb_blank = cfb_blank,
  1035. };
  1036. static int fb_probe(struct platform_device *device)
  1037. {
  1038. struct da8xx_lcdc_platform_data *fb_pdata =
  1039. device->dev.platform_data;
  1040. struct lcd_ctrl_config *lcd_cfg;
  1041. struct fb_videomode *lcdc_info;
  1042. struct fb_info *da8xx_fb_info;
  1043. struct clk *fb_clk = NULL;
  1044. struct da8xx_fb_par *par;
  1045. resource_size_t len;
  1046. int ret, i;
  1047. unsigned long ulcm;
  1048. if (fb_pdata == NULL) {
  1049. dev_err(&device->dev, "Can not get platform data\n");
  1050. return -ENOENT;
  1051. }
  1052. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1053. if (!lcdc_regs) {
  1054. dev_err(&device->dev,
  1055. "Can not get memory resource for LCD controller\n");
  1056. return -ENOENT;
  1057. }
  1058. len = resource_size(lcdc_regs);
  1059. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  1060. if (!lcdc_regs)
  1061. return -EBUSY;
  1062. da8xx_fb_reg_base = ioremap(lcdc_regs->start, len);
  1063. if (!da8xx_fb_reg_base) {
  1064. ret = -EBUSY;
  1065. goto err_request_mem;
  1066. }
  1067. fb_clk = clk_get(&device->dev, "fck");
  1068. if (IS_ERR(fb_clk)) {
  1069. dev_err(&device->dev, "Can not get device clock\n");
  1070. ret = -ENODEV;
  1071. goto err_ioremap;
  1072. }
  1073. pm_runtime_enable(&device->dev);
  1074. pm_runtime_get_sync(&device->dev);
  1075. /* Determine LCD IP Version */
  1076. switch (lcdc_read(LCD_PID_REG)) {
  1077. case 0x4C100102:
  1078. lcd_revision = LCD_VERSION_1;
  1079. break;
  1080. case 0x4F200800:
  1081. case 0x4F201000:
  1082. lcd_revision = LCD_VERSION_2;
  1083. break;
  1084. default:
  1085. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1086. "defaulting to LCD revision 1\n",
  1087. lcdc_read(LCD_PID_REG));
  1088. lcd_revision = LCD_VERSION_1;
  1089. break;
  1090. }
  1091. for (i = 0, lcdc_info = known_lcd_panels;
  1092. i < ARRAY_SIZE(known_lcd_panels);
  1093. i++, lcdc_info++) {
  1094. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1095. break;
  1096. }
  1097. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1098. dev_err(&device->dev, "GLCD: No valid panel found\n");
  1099. ret = -ENODEV;
  1100. goto err_pm_runtime_disable;
  1101. } else
  1102. dev_info(&device->dev, "GLCD: Found %s panel\n",
  1103. fb_pdata->type);
  1104. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1105. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1106. &device->dev);
  1107. if (!da8xx_fb_info) {
  1108. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1109. ret = -ENOMEM;
  1110. goto err_pm_runtime_disable;
  1111. }
  1112. par = da8xx_fb_info->par;
  1113. par->lcdc_clk = fb_clk;
  1114. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1115. if (fb_pdata->panel_power_ctrl) {
  1116. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1117. par->panel_power_ctrl(1);
  1118. }
  1119. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1120. fb_var_to_videomode(&par->mode, &da8xx_fb_var);
  1121. par->cfg = *lcd_cfg;
  1122. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  1123. dev_err(&device->dev, "lcd_init failed\n");
  1124. ret = -EFAULT;
  1125. goto err_release_fb;
  1126. }
  1127. /* allocate frame buffer */
  1128. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1129. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1130. par->vram_size = roundup(par->vram_size/8, ulcm);
  1131. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1132. par->vram_virt = dma_alloc_coherent(NULL,
  1133. par->vram_size,
  1134. (resource_size_t *) &par->vram_phys,
  1135. GFP_KERNEL | GFP_DMA);
  1136. if (!par->vram_virt) {
  1137. dev_err(&device->dev,
  1138. "GLCD: kmalloc for frame buffer failed\n");
  1139. ret = -EINVAL;
  1140. goto err_release_fb;
  1141. }
  1142. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1143. da8xx_fb_fix.smem_start = par->vram_phys;
  1144. da8xx_fb_fix.smem_len = par->vram_size;
  1145. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1146. par->dma_start = par->vram_phys;
  1147. par->dma_end = par->dma_start + lcdc_info->yres *
  1148. da8xx_fb_fix.line_length - 1;
  1149. /* allocate palette buffer */
  1150. par->v_palette_base = dma_alloc_coherent(NULL,
  1151. PALETTE_SIZE,
  1152. (resource_size_t *)
  1153. &par->p_palette_base,
  1154. GFP_KERNEL | GFP_DMA);
  1155. if (!par->v_palette_base) {
  1156. dev_err(&device->dev,
  1157. "GLCD: kmalloc for palette buffer failed\n");
  1158. ret = -EINVAL;
  1159. goto err_release_fb_mem;
  1160. }
  1161. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1162. par->irq = platform_get_irq(device, 0);
  1163. if (par->irq < 0) {
  1164. ret = -ENOENT;
  1165. goto err_release_pl_mem;
  1166. }
  1167. da8xx_fb_var.grayscale =
  1168. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1169. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1170. /* Initialize fbinfo */
  1171. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1172. da8xx_fb_info->fix = da8xx_fb_fix;
  1173. da8xx_fb_info->var = da8xx_fb_var;
  1174. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1175. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1176. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1177. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1178. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1179. if (ret)
  1180. goto err_release_pl_mem;
  1181. da8xx_fb_info->cmap.len = par->palette_sz;
  1182. /* initialize var_screeninfo */
  1183. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1184. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1185. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1186. /* initialize the vsync wait queue */
  1187. init_waitqueue_head(&par->vsync_wait);
  1188. par->vsync_timeout = HZ / 5;
  1189. par->which_dma_channel_done = -1;
  1190. spin_lock_init(&par->lock_for_chan_update);
  1191. /* Register the Frame Buffer */
  1192. if (register_framebuffer(da8xx_fb_info) < 0) {
  1193. dev_err(&device->dev,
  1194. "GLCD: Frame Buffer Registration Failed!\n");
  1195. ret = -EINVAL;
  1196. goto err_dealloc_cmap;
  1197. }
  1198. #ifdef CONFIG_CPU_FREQ
  1199. ret = lcd_da8xx_cpufreq_register(par);
  1200. if (ret) {
  1201. dev_err(&device->dev, "failed to register cpufreq\n");
  1202. goto err_cpu_freq;
  1203. }
  1204. #endif
  1205. if (lcd_revision == LCD_VERSION_1)
  1206. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1207. else {
  1208. init_waitqueue_head(&frame_done_wq);
  1209. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1210. }
  1211. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1212. DRIVER_NAME, par);
  1213. if (ret)
  1214. goto irq_freq;
  1215. return 0;
  1216. irq_freq:
  1217. #ifdef CONFIG_CPU_FREQ
  1218. lcd_da8xx_cpufreq_deregister(par);
  1219. err_cpu_freq:
  1220. #endif
  1221. unregister_framebuffer(da8xx_fb_info);
  1222. err_dealloc_cmap:
  1223. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1224. err_release_pl_mem:
  1225. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1226. par->p_palette_base);
  1227. err_release_fb_mem:
  1228. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1229. err_release_fb:
  1230. framebuffer_release(da8xx_fb_info);
  1231. err_pm_runtime_disable:
  1232. pm_runtime_put_sync(&device->dev);
  1233. pm_runtime_disable(&device->dev);
  1234. err_ioremap:
  1235. iounmap(da8xx_fb_reg_base);
  1236. err_request_mem:
  1237. release_mem_region(lcdc_regs->start, len);
  1238. return ret;
  1239. }
  1240. #ifdef CONFIG_PM
  1241. struct lcdc_context {
  1242. u32 clk_enable;
  1243. u32 ctrl;
  1244. u32 dma_ctrl;
  1245. u32 raster_timing_0;
  1246. u32 raster_timing_1;
  1247. u32 raster_timing_2;
  1248. u32 int_enable_set;
  1249. u32 dma_frm_buf_base_addr_0;
  1250. u32 dma_frm_buf_ceiling_addr_0;
  1251. u32 dma_frm_buf_base_addr_1;
  1252. u32 dma_frm_buf_ceiling_addr_1;
  1253. u32 raster_ctrl;
  1254. } reg_context;
  1255. static void lcd_context_save(void)
  1256. {
  1257. if (lcd_revision == LCD_VERSION_2) {
  1258. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1259. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1260. }
  1261. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1262. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1263. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1264. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1265. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1266. reg_context.dma_frm_buf_base_addr_0 =
  1267. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1268. reg_context.dma_frm_buf_ceiling_addr_0 =
  1269. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1270. reg_context.dma_frm_buf_base_addr_1 =
  1271. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1272. reg_context.dma_frm_buf_ceiling_addr_1 =
  1273. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1274. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1275. return;
  1276. }
  1277. static void lcd_context_restore(void)
  1278. {
  1279. if (lcd_revision == LCD_VERSION_2) {
  1280. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1281. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1282. }
  1283. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1284. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1285. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1286. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1287. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1288. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1289. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1290. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1291. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1292. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1293. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1294. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1295. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1296. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1297. return;
  1298. }
  1299. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1300. {
  1301. struct fb_info *info = platform_get_drvdata(dev);
  1302. struct da8xx_fb_par *par = info->par;
  1303. console_lock();
  1304. if (par->panel_power_ctrl)
  1305. par->panel_power_ctrl(0);
  1306. fb_set_suspend(info, 1);
  1307. lcd_disable_raster(true);
  1308. lcd_context_save();
  1309. pm_runtime_put_sync(&dev->dev);
  1310. console_unlock();
  1311. return 0;
  1312. }
  1313. static int fb_resume(struct platform_device *dev)
  1314. {
  1315. struct fb_info *info = platform_get_drvdata(dev);
  1316. struct da8xx_fb_par *par = info->par;
  1317. console_lock();
  1318. pm_runtime_get_sync(&dev->dev);
  1319. lcd_context_restore();
  1320. if (par->blank == FB_BLANK_UNBLANK) {
  1321. lcd_enable_raster();
  1322. if (par->panel_power_ctrl)
  1323. par->panel_power_ctrl(1);
  1324. }
  1325. fb_set_suspend(info, 0);
  1326. console_unlock();
  1327. return 0;
  1328. }
  1329. #else
  1330. #define fb_suspend NULL
  1331. #define fb_resume NULL
  1332. #endif
  1333. static struct platform_driver da8xx_fb_driver = {
  1334. .probe = fb_probe,
  1335. .remove = fb_remove,
  1336. .suspend = fb_suspend,
  1337. .resume = fb_resume,
  1338. .driver = {
  1339. .name = DRIVER_NAME,
  1340. .owner = THIS_MODULE,
  1341. },
  1342. };
  1343. static int __init da8xx_fb_init(void)
  1344. {
  1345. return platform_driver_register(&da8xx_fb_driver);
  1346. }
  1347. static void __exit da8xx_fb_cleanup(void)
  1348. {
  1349. platform_driver_unregister(&da8xx_fb_driver);
  1350. }
  1351. module_init(da8xx_fb_init);
  1352. module_exit(da8xx_fb_cleanup);
  1353. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1354. MODULE_AUTHOR("Texas Instruments");
  1355. MODULE_LICENSE("GPL");