hda_intel.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <sound/core.h>
  48. #include <sound/initval.h>
  49. #include "hda_codec.h"
  50. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  51. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  52. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  53. static char *model[SNDRV_CARDS];
  54. static int position_fix[SNDRV_CARDS];
  55. static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  56. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  57. static int single_cmd;
  58. static int enable_msi;
  59. module_param_array(index, int, NULL, 0444);
  60. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  61. module_param_array(id, charp, NULL, 0444);
  62. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  63. module_param_array(enable, bool, NULL, 0444);
  64. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  65. module_param_array(model, charp, NULL, 0444);
  66. MODULE_PARM_DESC(model, "Use the given board model.");
  67. module_param_array(position_fix, int, NULL, 0444);
  68. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  69. "(0 = auto, 1 = none, 2 = POSBUF).");
  70. module_param_array(bdl_pos_adj, int, NULL, 0644);
  71. MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
  72. module_param_array(probe_mask, int, NULL, 0444);
  73. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  74. module_param(single_cmd, bool, 0444);
  75. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  76. "(for debugging only).");
  77. module_param(enable_msi, int, 0444);
  78. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  79. #ifdef CONFIG_SND_HDA_POWER_SAVE
  80. /* power_save option is defined in hda_codec.c */
  81. /* reset the HD-audio controller in power save mode.
  82. * this may give more power-saving, but will take longer time to
  83. * wake up.
  84. */
  85. static int power_save_controller = 1;
  86. module_param(power_save_controller, bool, 0644);
  87. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  88. #endif
  89. MODULE_LICENSE("GPL");
  90. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  91. "{Intel, ICH6M},"
  92. "{Intel, ICH7},"
  93. "{Intel, ESB2},"
  94. "{Intel, ICH8},"
  95. "{Intel, ICH9},"
  96. "{Intel, ICH10},"
  97. "{Intel, PCH},"
  98. "{Intel, SCH},"
  99. "{ATI, SB450},"
  100. "{ATI, SB600},"
  101. "{ATI, RS600},"
  102. "{ATI, RS690},"
  103. "{ATI, RS780},"
  104. "{ATI, R600},"
  105. "{ATI, RV630},"
  106. "{ATI, RV610},"
  107. "{ATI, RV670},"
  108. "{ATI, RV635},"
  109. "{ATI, RV620},"
  110. "{ATI, RV770},"
  111. "{VIA, VT8251},"
  112. "{VIA, VT8237A},"
  113. "{SiS, SIS966},"
  114. "{ULI, M5461}}");
  115. MODULE_DESCRIPTION("Intel HDA driver");
  116. #define SFX "hda-intel: "
  117. /*
  118. * registers
  119. */
  120. #define ICH6_REG_GCAP 0x00
  121. #define ICH6_REG_VMIN 0x02
  122. #define ICH6_REG_VMAJ 0x03
  123. #define ICH6_REG_OUTPAY 0x04
  124. #define ICH6_REG_INPAY 0x06
  125. #define ICH6_REG_GCTL 0x08
  126. #define ICH6_REG_WAKEEN 0x0c
  127. #define ICH6_REG_STATESTS 0x0e
  128. #define ICH6_REG_GSTS 0x10
  129. #define ICH6_REG_INTCTL 0x20
  130. #define ICH6_REG_INTSTS 0x24
  131. #define ICH6_REG_WALCLK 0x30
  132. #define ICH6_REG_SYNC 0x34
  133. #define ICH6_REG_CORBLBASE 0x40
  134. #define ICH6_REG_CORBUBASE 0x44
  135. #define ICH6_REG_CORBWP 0x48
  136. #define ICH6_REG_CORBRP 0x4A
  137. #define ICH6_REG_CORBCTL 0x4c
  138. #define ICH6_REG_CORBSTS 0x4d
  139. #define ICH6_REG_CORBSIZE 0x4e
  140. #define ICH6_REG_RIRBLBASE 0x50
  141. #define ICH6_REG_RIRBUBASE 0x54
  142. #define ICH6_REG_RIRBWP 0x58
  143. #define ICH6_REG_RINTCNT 0x5a
  144. #define ICH6_REG_RIRBCTL 0x5c
  145. #define ICH6_REG_RIRBSTS 0x5d
  146. #define ICH6_REG_RIRBSIZE 0x5e
  147. #define ICH6_REG_IC 0x60
  148. #define ICH6_REG_IR 0x64
  149. #define ICH6_REG_IRS 0x68
  150. #define ICH6_IRS_VALID (1<<1)
  151. #define ICH6_IRS_BUSY (1<<0)
  152. #define ICH6_REG_DPLBASE 0x70
  153. #define ICH6_REG_DPUBASE 0x74
  154. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  155. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  156. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  157. /* stream register offsets from stream base */
  158. #define ICH6_REG_SD_CTL 0x00
  159. #define ICH6_REG_SD_STS 0x03
  160. #define ICH6_REG_SD_LPIB 0x04
  161. #define ICH6_REG_SD_CBL 0x08
  162. #define ICH6_REG_SD_LVI 0x0c
  163. #define ICH6_REG_SD_FIFOW 0x0e
  164. #define ICH6_REG_SD_FIFOSIZE 0x10
  165. #define ICH6_REG_SD_FORMAT 0x12
  166. #define ICH6_REG_SD_BDLPL 0x18
  167. #define ICH6_REG_SD_BDLPU 0x1c
  168. /* PCI space */
  169. #define ICH6_PCIREG_TCSEL 0x44
  170. /*
  171. * other constants
  172. */
  173. /* max number of SDs */
  174. /* ICH, ATI and VIA have 4 playback and 4 capture */
  175. #define ICH6_NUM_CAPTURE 4
  176. #define ICH6_NUM_PLAYBACK 4
  177. /* ULI has 6 playback and 5 capture */
  178. #define ULI_NUM_CAPTURE 5
  179. #define ULI_NUM_PLAYBACK 6
  180. /* ATI HDMI has 1 playback and 0 capture */
  181. #define ATIHDMI_NUM_CAPTURE 0
  182. #define ATIHDMI_NUM_PLAYBACK 1
  183. /* TERA has 4 playback and 3 capture */
  184. #define TERA_NUM_CAPTURE 3
  185. #define TERA_NUM_PLAYBACK 4
  186. /* this number is statically defined for simplicity */
  187. #define MAX_AZX_DEV 16
  188. /* max number of fragments - we may use more if allocating more pages for BDL */
  189. #define BDL_SIZE 4096
  190. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  191. #define AZX_MAX_FRAG 32
  192. /* max buffer size - no h/w limit, you can increase as you like */
  193. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  194. /* max number of PCM devics per card */
  195. #define AZX_MAX_PCMS 8
  196. /* RIRB int mask: overrun[2], response[0] */
  197. #define RIRB_INT_RESPONSE 0x01
  198. #define RIRB_INT_OVERRUN 0x04
  199. #define RIRB_INT_MASK 0x05
  200. /* STATESTS int mask: SD2,SD1,SD0 */
  201. #define AZX_MAX_CODECS 3
  202. #define STATESTS_INT_MASK 0x07
  203. /* SD_CTL bits */
  204. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  205. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  206. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  207. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  208. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  209. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  210. #define SD_CTL_STREAM_TAG_SHIFT 20
  211. /* SD_CTL and SD_STS */
  212. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  213. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  214. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  215. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  216. SD_INT_COMPLETE)
  217. /* SD_STS */
  218. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  219. /* INTCTL and INTSTS */
  220. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  221. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  222. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  223. /* GCTL unsolicited response enable bit */
  224. #define ICH6_GCTL_UREN (1<<8)
  225. /* GCTL reset bit */
  226. #define ICH6_GCTL_RESET (1<<0)
  227. /* CORB/RIRB control, read/write pointer */
  228. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  229. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  230. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  231. /* below are so far hardcoded - should read registers in future */
  232. #define ICH6_MAX_CORB_ENTRIES 256
  233. #define ICH6_MAX_RIRB_ENTRIES 256
  234. /* position fix mode */
  235. enum {
  236. POS_FIX_AUTO,
  237. POS_FIX_LPIB,
  238. POS_FIX_POSBUF,
  239. };
  240. /* Defines for ATI HD Audio support in SB450 south bridge */
  241. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  242. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  243. /* Defines for Nvidia HDA support */
  244. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  245. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  246. #define NVIDIA_HDA_ISTRM_COH 0x4d
  247. #define NVIDIA_HDA_OSTRM_COH 0x4c
  248. #define NVIDIA_HDA_ENABLE_COHBIT 0x01
  249. /* Defines for Intel SCH HDA snoop control */
  250. #define INTEL_SCH_HDA_DEVC 0x78
  251. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  252. /*
  253. */
  254. struct azx_dev {
  255. struct snd_dma_buffer bdl; /* BDL buffer */
  256. u32 *posbuf; /* position buffer pointer */
  257. unsigned int bufsize; /* size of the play buffer in bytes */
  258. unsigned int period_bytes; /* size of the period in bytes */
  259. unsigned int frags; /* number for period in the play buffer */
  260. unsigned int fifo_size; /* FIFO size */
  261. void __iomem *sd_addr; /* stream descriptor pointer */
  262. u32 sd_int_sta_mask; /* stream int status mask */
  263. /* pcm support */
  264. struct snd_pcm_substream *substream; /* assigned substream,
  265. * set in PCM open
  266. */
  267. unsigned int format_val; /* format value to be set in the
  268. * controller and the codec
  269. */
  270. unsigned char stream_tag; /* assigned stream */
  271. unsigned char index; /* stream index */
  272. unsigned int opened :1;
  273. unsigned int running :1;
  274. unsigned int irq_pending :1;
  275. unsigned int irq_ignore :1;
  276. };
  277. /* CORB/RIRB */
  278. struct azx_rb {
  279. u32 *buf; /* CORB/RIRB buffer
  280. * Each CORB entry is 4byte, RIRB is 8byte
  281. */
  282. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  283. /* for RIRB */
  284. unsigned short rp, wp; /* read/write pointers */
  285. int cmds; /* number of pending requests */
  286. u32 res; /* last read value */
  287. };
  288. struct azx {
  289. struct snd_card *card;
  290. struct pci_dev *pci;
  291. int dev_index;
  292. /* chip type specific */
  293. int driver_type;
  294. int playback_streams;
  295. int playback_index_offset;
  296. int capture_streams;
  297. int capture_index_offset;
  298. int num_streams;
  299. /* pci resources */
  300. unsigned long addr;
  301. void __iomem *remap_addr;
  302. int irq;
  303. /* locks */
  304. spinlock_t reg_lock;
  305. struct mutex open_mutex;
  306. /* streams (x num_streams) */
  307. struct azx_dev *azx_dev;
  308. /* PCM */
  309. struct snd_pcm *pcm[AZX_MAX_PCMS];
  310. /* HD codec */
  311. unsigned short codec_mask;
  312. struct hda_bus *bus;
  313. /* CORB/RIRB */
  314. struct azx_rb corb;
  315. struct azx_rb rirb;
  316. /* CORB/RIRB and position buffers */
  317. struct snd_dma_buffer rb;
  318. struct snd_dma_buffer posbuf;
  319. /* flags */
  320. int position_fix;
  321. unsigned int running :1;
  322. unsigned int initialized :1;
  323. unsigned int single_cmd :1;
  324. unsigned int polling_mode :1;
  325. unsigned int msi :1;
  326. unsigned int irq_pending_warned :1;
  327. /* for debugging */
  328. unsigned int last_cmd; /* last issued command (to sync) */
  329. /* for pending irqs */
  330. struct work_struct irq_pending_work;
  331. };
  332. /* driver types */
  333. enum {
  334. AZX_DRIVER_ICH,
  335. AZX_DRIVER_SCH,
  336. AZX_DRIVER_ATI,
  337. AZX_DRIVER_ATIHDMI,
  338. AZX_DRIVER_VIA,
  339. AZX_DRIVER_SIS,
  340. AZX_DRIVER_ULI,
  341. AZX_DRIVER_NVIDIA,
  342. AZX_DRIVER_TERA,
  343. };
  344. static char *driver_short_names[] __devinitdata = {
  345. [AZX_DRIVER_ICH] = "HDA Intel",
  346. [AZX_DRIVER_SCH] = "HDA Intel MID",
  347. [AZX_DRIVER_ATI] = "HDA ATI SB",
  348. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  349. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  350. [AZX_DRIVER_SIS] = "HDA SIS966",
  351. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  352. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  353. [AZX_DRIVER_TERA] = "HDA Teradici",
  354. };
  355. /*
  356. * macros for easy use
  357. */
  358. #define azx_writel(chip,reg,value) \
  359. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  360. #define azx_readl(chip,reg) \
  361. readl((chip)->remap_addr + ICH6_REG_##reg)
  362. #define azx_writew(chip,reg,value) \
  363. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  364. #define azx_readw(chip,reg) \
  365. readw((chip)->remap_addr + ICH6_REG_##reg)
  366. #define azx_writeb(chip,reg,value) \
  367. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  368. #define azx_readb(chip,reg) \
  369. readb((chip)->remap_addr + ICH6_REG_##reg)
  370. #define azx_sd_writel(dev,reg,value) \
  371. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  372. #define azx_sd_readl(dev,reg) \
  373. readl((dev)->sd_addr + ICH6_REG_##reg)
  374. #define azx_sd_writew(dev,reg,value) \
  375. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  376. #define azx_sd_readw(dev,reg) \
  377. readw((dev)->sd_addr + ICH6_REG_##reg)
  378. #define azx_sd_writeb(dev,reg,value) \
  379. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  380. #define azx_sd_readb(dev,reg) \
  381. readb((dev)->sd_addr + ICH6_REG_##reg)
  382. /* for pcm support */
  383. #define get_azx_dev(substream) (substream->runtime->private_data)
  384. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  385. /*
  386. * Interface for HD codec
  387. */
  388. /*
  389. * CORB / RIRB interface
  390. */
  391. static int azx_alloc_cmd_io(struct azx *chip)
  392. {
  393. int err;
  394. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  395. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  396. snd_dma_pci_data(chip->pci),
  397. PAGE_SIZE, &chip->rb);
  398. if (err < 0) {
  399. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  400. return err;
  401. }
  402. return 0;
  403. }
  404. static void azx_init_cmd_io(struct azx *chip)
  405. {
  406. /* CORB set up */
  407. chip->corb.addr = chip->rb.addr;
  408. chip->corb.buf = (u32 *)chip->rb.area;
  409. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  410. azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
  411. /* set the corb size to 256 entries (ULI requires explicitly) */
  412. azx_writeb(chip, CORBSIZE, 0x02);
  413. /* set the corb write pointer to 0 */
  414. azx_writew(chip, CORBWP, 0);
  415. /* reset the corb hw read pointer */
  416. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  417. /* enable corb dma */
  418. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  419. /* RIRB set up */
  420. chip->rirb.addr = chip->rb.addr + 2048;
  421. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  422. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  423. azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
  424. /* set the rirb size to 256 entries (ULI requires explicitly) */
  425. azx_writeb(chip, RIRBSIZE, 0x02);
  426. /* reset the rirb hw write pointer */
  427. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  428. /* set N=1, get RIRB response interrupt for new entry */
  429. azx_writew(chip, RINTCNT, 1);
  430. /* enable rirb dma and response irq */
  431. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  432. chip->rirb.rp = chip->rirb.cmds = 0;
  433. }
  434. static void azx_free_cmd_io(struct azx *chip)
  435. {
  436. /* disable ringbuffer DMAs */
  437. azx_writeb(chip, RIRBCTL, 0);
  438. azx_writeb(chip, CORBCTL, 0);
  439. }
  440. /* send a command */
  441. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  442. {
  443. struct azx *chip = codec->bus->private_data;
  444. unsigned int wp;
  445. /* add command to corb */
  446. wp = azx_readb(chip, CORBWP);
  447. wp++;
  448. wp %= ICH6_MAX_CORB_ENTRIES;
  449. spin_lock_irq(&chip->reg_lock);
  450. chip->rirb.cmds++;
  451. chip->corb.buf[wp] = cpu_to_le32(val);
  452. azx_writel(chip, CORBWP, wp);
  453. spin_unlock_irq(&chip->reg_lock);
  454. return 0;
  455. }
  456. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  457. /* retrieve RIRB entry - called from interrupt handler */
  458. static void azx_update_rirb(struct azx *chip)
  459. {
  460. unsigned int rp, wp;
  461. u32 res, res_ex;
  462. wp = azx_readb(chip, RIRBWP);
  463. if (wp == chip->rirb.wp)
  464. return;
  465. chip->rirb.wp = wp;
  466. while (chip->rirb.rp != wp) {
  467. chip->rirb.rp++;
  468. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  469. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  470. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  471. res = le32_to_cpu(chip->rirb.buf[rp]);
  472. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  473. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  474. else if (chip->rirb.cmds) {
  475. chip->rirb.res = res;
  476. smp_wmb();
  477. chip->rirb.cmds--;
  478. }
  479. }
  480. }
  481. /* receive a response */
  482. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  483. {
  484. struct azx *chip = codec->bus->private_data;
  485. unsigned long timeout;
  486. again:
  487. timeout = jiffies + msecs_to_jiffies(1000);
  488. for (;;) {
  489. if (chip->polling_mode) {
  490. spin_lock_irq(&chip->reg_lock);
  491. azx_update_rirb(chip);
  492. spin_unlock_irq(&chip->reg_lock);
  493. }
  494. if (!chip->rirb.cmds) {
  495. smp_rmb();
  496. return chip->rirb.res; /* the last value */
  497. }
  498. if (time_after(jiffies, timeout))
  499. break;
  500. if (codec->bus->needs_damn_long_delay)
  501. msleep(2); /* temporary workaround */
  502. else {
  503. udelay(10);
  504. cond_resched();
  505. }
  506. }
  507. if (chip->msi) {
  508. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  509. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  510. free_irq(chip->irq, chip);
  511. chip->irq = -1;
  512. pci_disable_msi(chip->pci);
  513. chip->msi = 0;
  514. if (azx_acquire_irq(chip, 1) < 0)
  515. return -1;
  516. goto again;
  517. }
  518. if (!chip->polling_mode) {
  519. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  520. "switching to polling mode: last cmd=0x%08x\n",
  521. chip->last_cmd);
  522. chip->polling_mode = 1;
  523. goto again;
  524. }
  525. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  526. "switching to single_cmd mode: last cmd=0x%08x\n",
  527. chip->last_cmd);
  528. chip->rirb.rp = azx_readb(chip, RIRBWP);
  529. chip->rirb.cmds = 0;
  530. /* switch to single_cmd mode */
  531. chip->single_cmd = 1;
  532. azx_free_cmd_io(chip);
  533. return -1;
  534. }
  535. /*
  536. * Use the single immediate command instead of CORB/RIRB for simplicity
  537. *
  538. * Note: according to Intel, this is not preferred use. The command was
  539. * intended for the BIOS only, and may get confused with unsolicited
  540. * responses. So, we shouldn't use it for normal operation from the
  541. * driver.
  542. * I left the codes, however, for debugging/testing purposes.
  543. */
  544. /* send a command */
  545. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  546. {
  547. struct azx *chip = codec->bus->private_data;
  548. int timeout = 50;
  549. while (timeout--) {
  550. /* check ICB busy bit */
  551. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  552. /* Clear IRV valid bit */
  553. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  554. ICH6_IRS_VALID);
  555. azx_writel(chip, IC, val);
  556. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  557. ICH6_IRS_BUSY);
  558. return 0;
  559. }
  560. udelay(1);
  561. }
  562. if (printk_ratelimit())
  563. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  564. azx_readw(chip, IRS), val);
  565. return -EIO;
  566. }
  567. /* receive a response */
  568. static unsigned int azx_single_get_response(struct hda_codec *codec)
  569. {
  570. struct azx *chip = codec->bus->private_data;
  571. int timeout = 50;
  572. while (timeout--) {
  573. /* check IRV busy bit */
  574. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  575. return azx_readl(chip, IR);
  576. udelay(1);
  577. }
  578. if (printk_ratelimit())
  579. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  580. azx_readw(chip, IRS));
  581. return (unsigned int)-1;
  582. }
  583. /*
  584. * The below are the main callbacks from hda_codec.
  585. *
  586. * They are just the skeleton to call sub-callbacks according to the
  587. * current setting of chip->single_cmd.
  588. */
  589. /* send a command */
  590. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  591. int direct, unsigned int verb,
  592. unsigned int para)
  593. {
  594. struct azx *chip = codec->bus->private_data;
  595. u32 val;
  596. val = (u32)(codec->addr & 0x0f) << 28;
  597. val |= (u32)direct << 27;
  598. val |= (u32)nid << 20;
  599. val |= verb << 8;
  600. val |= para;
  601. chip->last_cmd = val;
  602. if (chip->single_cmd)
  603. return azx_single_send_cmd(codec, val);
  604. else
  605. return azx_corb_send_cmd(codec, val);
  606. }
  607. /* get a response */
  608. static unsigned int azx_get_response(struct hda_codec *codec)
  609. {
  610. struct azx *chip = codec->bus->private_data;
  611. if (chip->single_cmd)
  612. return azx_single_get_response(codec);
  613. else
  614. return azx_rirb_get_response(codec);
  615. }
  616. #ifdef CONFIG_SND_HDA_POWER_SAVE
  617. static void azx_power_notify(struct hda_codec *codec);
  618. #endif
  619. /* reset codec link */
  620. static int azx_reset(struct azx *chip)
  621. {
  622. int count;
  623. /* clear STATESTS */
  624. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  625. /* reset controller */
  626. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  627. count = 50;
  628. while (azx_readb(chip, GCTL) && --count)
  629. msleep(1);
  630. /* delay for >= 100us for codec PLL to settle per spec
  631. * Rev 0.9 section 5.5.1
  632. */
  633. msleep(1);
  634. /* Bring controller out of reset */
  635. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  636. count = 50;
  637. while (!azx_readb(chip, GCTL) && --count)
  638. msleep(1);
  639. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  640. msleep(1);
  641. /* check to see if controller is ready */
  642. if (!azx_readb(chip, GCTL)) {
  643. snd_printd("azx_reset: controller not ready!\n");
  644. return -EBUSY;
  645. }
  646. /* Accept unsolicited responses */
  647. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  648. /* detect codecs */
  649. if (!chip->codec_mask) {
  650. chip->codec_mask = azx_readw(chip, STATESTS);
  651. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  652. }
  653. return 0;
  654. }
  655. /*
  656. * Lowlevel interface
  657. */
  658. /* enable interrupts */
  659. static void azx_int_enable(struct azx *chip)
  660. {
  661. /* enable controller CIE and GIE */
  662. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  663. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  664. }
  665. /* disable interrupts */
  666. static void azx_int_disable(struct azx *chip)
  667. {
  668. int i;
  669. /* disable interrupts in stream descriptor */
  670. for (i = 0; i < chip->num_streams; i++) {
  671. struct azx_dev *azx_dev = &chip->azx_dev[i];
  672. azx_sd_writeb(azx_dev, SD_CTL,
  673. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  674. }
  675. /* disable SIE for all streams */
  676. azx_writeb(chip, INTCTL, 0);
  677. /* disable controller CIE and GIE */
  678. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  679. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  680. }
  681. /* clear interrupts */
  682. static void azx_int_clear(struct azx *chip)
  683. {
  684. int i;
  685. /* clear stream status */
  686. for (i = 0; i < chip->num_streams; i++) {
  687. struct azx_dev *azx_dev = &chip->azx_dev[i];
  688. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  689. }
  690. /* clear STATESTS */
  691. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  692. /* clear rirb status */
  693. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  694. /* clear int status */
  695. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  696. }
  697. /* start a stream */
  698. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  699. {
  700. /* enable SIE */
  701. azx_writeb(chip, INTCTL,
  702. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  703. /* set DMA start and interrupt mask */
  704. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  705. SD_CTL_DMA_START | SD_INT_MASK);
  706. }
  707. /* stop a stream */
  708. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  709. {
  710. /* stop DMA */
  711. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  712. ~(SD_CTL_DMA_START | SD_INT_MASK));
  713. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  714. /* disable SIE */
  715. azx_writeb(chip, INTCTL,
  716. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  717. }
  718. /*
  719. * reset and start the controller registers
  720. */
  721. static void azx_init_chip(struct azx *chip)
  722. {
  723. if (chip->initialized)
  724. return;
  725. /* reset controller */
  726. azx_reset(chip);
  727. /* initialize interrupts */
  728. azx_int_clear(chip);
  729. azx_int_enable(chip);
  730. /* initialize the codec command I/O */
  731. if (!chip->single_cmd)
  732. azx_init_cmd_io(chip);
  733. /* program the position buffer */
  734. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  735. azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
  736. chip->initialized = 1;
  737. }
  738. /*
  739. * initialize the PCI registers
  740. */
  741. /* update bits in a PCI register byte */
  742. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  743. unsigned char mask, unsigned char val)
  744. {
  745. unsigned char data;
  746. pci_read_config_byte(pci, reg, &data);
  747. data &= ~mask;
  748. data |= (val & mask);
  749. pci_write_config_byte(pci, reg, data);
  750. }
  751. static void azx_init_pci(struct azx *chip)
  752. {
  753. unsigned short snoop;
  754. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  755. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  756. * Ensuring these bits are 0 clears playback static on some HD Audio
  757. * codecs
  758. */
  759. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  760. switch (chip->driver_type) {
  761. case AZX_DRIVER_ATI:
  762. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  763. update_pci_byte(chip->pci,
  764. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  765. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  766. break;
  767. case AZX_DRIVER_NVIDIA:
  768. /* For NVIDIA HDA, enable snoop */
  769. update_pci_byte(chip->pci,
  770. NVIDIA_HDA_TRANSREG_ADDR,
  771. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  772. update_pci_byte(chip->pci,
  773. NVIDIA_HDA_ISTRM_COH,
  774. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  775. update_pci_byte(chip->pci,
  776. NVIDIA_HDA_OSTRM_COH,
  777. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  778. break;
  779. case AZX_DRIVER_SCH:
  780. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  781. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  782. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
  783. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  784. pci_read_config_word(chip->pci,
  785. INTEL_SCH_HDA_DEVC, &snoop);
  786. snd_printdd("HDA snoop disabled, enabling ... %s\n",\
  787. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
  788. ? "Failed" : "OK");
  789. }
  790. break;
  791. }
  792. }
  793. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
  794. /*
  795. * interrupt handler
  796. */
  797. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  798. {
  799. struct azx *chip = dev_id;
  800. struct azx_dev *azx_dev;
  801. u32 status;
  802. int i;
  803. spin_lock(&chip->reg_lock);
  804. status = azx_readl(chip, INTSTS);
  805. if (status == 0) {
  806. spin_unlock(&chip->reg_lock);
  807. return IRQ_NONE;
  808. }
  809. for (i = 0; i < chip->num_streams; i++) {
  810. azx_dev = &chip->azx_dev[i];
  811. if (status & azx_dev->sd_int_sta_mask) {
  812. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  813. if (!azx_dev->substream || !azx_dev->running)
  814. continue;
  815. /* ignore the first dummy IRQ (due to pos_adj) */
  816. if (azx_dev->irq_ignore) {
  817. azx_dev->irq_ignore = 0;
  818. continue;
  819. }
  820. /* check whether this IRQ is really acceptable */
  821. if (azx_position_ok(chip, azx_dev)) {
  822. azx_dev->irq_pending = 0;
  823. spin_unlock(&chip->reg_lock);
  824. snd_pcm_period_elapsed(azx_dev->substream);
  825. spin_lock(&chip->reg_lock);
  826. } else {
  827. /* bogus IRQ, process it later */
  828. azx_dev->irq_pending = 1;
  829. schedule_work(&chip->irq_pending_work);
  830. }
  831. }
  832. }
  833. /* clear rirb int */
  834. status = azx_readb(chip, RIRBSTS);
  835. if (status & RIRB_INT_MASK) {
  836. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  837. azx_update_rirb(chip);
  838. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  839. }
  840. #if 0
  841. /* clear state status int */
  842. if (azx_readb(chip, STATESTS) & 0x04)
  843. azx_writeb(chip, STATESTS, 0x04);
  844. #endif
  845. spin_unlock(&chip->reg_lock);
  846. return IRQ_HANDLED;
  847. }
  848. /*
  849. * set up a BDL entry
  850. */
  851. static int setup_bdle(struct snd_pcm_substream *substream,
  852. struct azx_dev *azx_dev, u32 **bdlp,
  853. int ofs, int size, int with_ioc)
  854. {
  855. struct snd_sg_buf *sgbuf = snd_pcm_substream_sgbuf(substream);
  856. u32 *bdl = *bdlp;
  857. while (size > 0) {
  858. dma_addr_t addr;
  859. int chunk;
  860. if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
  861. return -EINVAL;
  862. addr = snd_pcm_sgbuf_get_addr(sgbuf, ofs);
  863. /* program the address field of the BDL entry */
  864. bdl[0] = cpu_to_le32((u32)addr);
  865. bdl[1] = cpu_to_le32(upper_32_bits(addr));
  866. /* program the size field of the BDL entry */
  867. chunk = PAGE_SIZE - (ofs % PAGE_SIZE);
  868. if (size < chunk)
  869. chunk = size;
  870. bdl[2] = cpu_to_le32(chunk);
  871. /* program the IOC to enable interrupt
  872. * only when the whole fragment is processed
  873. */
  874. size -= chunk;
  875. bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
  876. bdl += 4;
  877. azx_dev->frags++;
  878. ofs += chunk;
  879. }
  880. *bdlp = bdl;
  881. return ofs;
  882. }
  883. /*
  884. * set up BDL entries
  885. */
  886. static int azx_setup_periods(struct azx *chip,
  887. struct snd_pcm_substream *substream,
  888. struct azx_dev *azx_dev)
  889. {
  890. u32 *bdl;
  891. int i, ofs, periods, period_bytes;
  892. int pos_adj;
  893. /* reset BDL address */
  894. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  895. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  896. period_bytes = snd_pcm_lib_period_bytes(substream);
  897. azx_dev->period_bytes = period_bytes;
  898. periods = azx_dev->bufsize / period_bytes;
  899. /* program the initial BDL entries */
  900. bdl = (u32 *)azx_dev->bdl.area;
  901. ofs = 0;
  902. azx_dev->frags = 0;
  903. azx_dev->irq_ignore = 0;
  904. pos_adj = bdl_pos_adj[chip->dev_index];
  905. if (pos_adj > 0) {
  906. struct snd_pcm_runtime *runtime = substream->runtime;
  907. int pos_align = pos_adj;
  908. pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
  909. if (!pos_adj)
  910. pos_adj = pos_align;
  911. else
  912. pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
  913. pos_align;
  914. pos_adj = frames_to_bytes(runtime, pos_adj);
  915. if (pos_adj >= period_bytes) {
  916. snd_printk(KERN_WARNING "Too big adjustment %d\n",
  917. bdl_pos_adj[chip->dev_index]);
  918. pos_adj = 0;
  919. } else {
  920. ofs = setup_bdle(substream, azx_dev,
  921. &bdl, ofs, pos_adj, 1);
  922. if (ofs < 0)
  923. goto error;
  924. azx_dev->irq_ignore = 1;
  925. }
  926. } else
  927. pos_adj = 0;
  928. for (i = 0; i < periods; i++) {
  929. if (i == periods - 1 && pos_adj)
  930. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  931. period_bytes - pos_adj, 0);
  932. else
  933. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  934. period_bytes, 1);
  935. if (ofs < 0)
  936. goto error;
  937. }
  938. return 0;
  939. error:
  940. snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
  941. azx_dev->bufsize, period_bytes);
  942. /* reset */
  943. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  944. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  945. return -EINVAL;
  946. }
  947. /*
  948. * set up the SD for streaming
  949. */
  950. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  951. {
  952. unsigned char val;
  953. int timeout;
  954. /* make sure the run bit is zero for SD */
  955. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  956. ~SD_CTL_DMA_START);
  957. /* reset stream */
  958. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  959. SD_CTL_STREAM_RESET);
  960. udelay(3);
  961. timeout = 300;
  962. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  963. --timeout)
  964. ;
  965. val &= ~SD_CTL_STREAM_RESET;
  966. azx_sd_writeb(azx_dev, SD_CTL, val);
  967. udelay(3);
  968. timeout = 300;
  969. /* waiting for hardware to report that the stream is out of reset */
  970. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  971. --timeout)
  972. ;
  973. /* program the stream_tag */
  974. azx_sd_writel(azx_dev, SD_CTL,
  975. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  976. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  977. /* program the length of samples in cyclic buffer */
  978. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  979. /* program the stream format */
  980. /* this value needs to be the same as the one programmed */
  981. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  982. /* program the stream LVI (last valid index) of the BDL */
  983. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  984. /* program the BDL address */
  985. /* lower BDL address */
  986. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
  987. /* upper BDL address */
  988. azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
  989. /* enable the position buffer */
  990. if (chip->position_fix == POS_FIX_POSBUF ||
  991. chip->position_fix == POS_FIX_AUTO) {
  992. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  993. azx_writel(chip, DPLBASE,
  994. (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  995. }
  996. /* set the interrupt enable bits in the descriptor control register */
  997. azx_sd_writel(azx_dev, SD_CTL,
  998. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  999. return 0;
  1000. }
  1001. /*
  1002. * Codec initialization
  1003. */
  1004. static unsigned int azx_max_codecs[] __devinitdata = {
  1005. [AZX_DRIVER_ICH] = 4, /* Some ICH9 boards use SD3 */
  1006. [AZX_DRIVER_SCH] = 3,
  1007. [AZX_DRIVER_ATI] = 4,
  1008. [AZX_DRIVER_ATIHDMI] = 4,
  1009. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  1010. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  1011. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  1012. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  1013. [AZX_DRIVER_TERA] = 1,
  1014. };
  1015. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  1016. unsigned int codec_probe_mask)
  1017. {
  1018. struct hda_bus_template bus_temp;
  1019. int c, codecs, audio_codecs, err;
  1020. memset(&bus_temp, 0, sizeof(bus_temp));
  1021. bus_temp.private_data = chip;
  1022. bus_temp.modelname = model;
  1023. bus_temp.pci = chip->pci;
  1024. bus_temp.ops.command = azx_send_cmd;
  1025. bus_temp.ops.get_response = azx_get_response;
  1026. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1027. bus_temp.ops.pm_notify = azx_power_notify;
  1028. #endif
  1029. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  1030. if (err < 0)
  1031. return err;
  1032. codecs = audio_codecs = 0;
  1033. for (c = 0; c < AZX_MAX_CODECS; c++) {
  1034. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1035. struct hda_codec *codec;
  1036. err = snd_hda_codec_new(chip->bus, c, &codec);
  1037. if (err < 0)
  1038. continue;
  1039. codecs++;
  1040. if (codec->afg)
  1041. audio_codecs++;
  1042. }
  1043. }
  1044. if (!audio_codecs) {
  1045. /* probe additional slots if no codec is found */
  1046. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  1047. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1048. err = snd_hda_codec_new(chip->bus, c, NULL);
  1049. if (err < 0)
  1050. continue;
  1051. codecs++;
  1052. }
  1053. }
  1054. }
  1055. if (!codecs) {
  1056. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  1057. return -ENXIO;
  1058. }
  1059. return 0;
  1060. }
  1061. /*
  1062. * PCM support
  1063. */
  1064. /* assign a stream for the PCM */
  1065. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  1066. {
  1067. int dev, i, nums;
  1068. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1069. dev = chip->playback_index_offset;
  1070. nums = chip->playback_streams;
  1071. } else {
  1072. dev = chip->capture_index_offset;
  1073. nums = chip->capture_streams;
  1074. }
  1075. for (i = 0; i < nums; i++, dev++)
  1076. if (!chip->azx_dev[dev].opened) {
  1077. chip->azx_dev[dev].opened = 1;
  1078. return &chip->azx_dev[dev];
  1079. }
  1080. return NULL;
  1081. }
  1082. /* release the assigned stream */
  1083. static inline void azx_release_device(struct azx_dev *azx_dev)
  1084. {
  1085. azx_dev->opened = 0;
  1086. }
  1087. static struct snd_pcm_hardware azx_pcm_hw = {
  1088. .info = (SNDRV_PCM_INFO_MMAP |
  1089. SNDRV_PCM_INFO_INTERLEAVED |
  1090. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1091. SNDRV_PCM_INFO_MMAP_VALID |
  1092. /* No full-resume yet implemented */
  1093. /* SNDRV_PCM_INFO_RESUME |*/
  1094. SNDRV_PCM_INFO_PAUSE |
  1095. SNDRV_PCM_INFO_SYNC_START),
  1096. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1097. .rates = SNDRV_PCM_RATE_48000,
  1098. .rate_min = 48000,
  1099. .rate_max = 48000,
  1100. .channels_min = 2,
  1101. .channels_max = 2,
  1102. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  1103. .period_bytes_min = 128,
  1104. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  1105. .periods_min = 2,
  1106. .periods_max = AZX_MAX_FRAG,
  1107. .fifo_size = 0,
  1108. };
  1109. struct azx_pcm {
  1110. struct azx *chip;
  1111. struct hda_codec *codec;
  1112. struct hda_pcm_stream *hinfo[2];
  1113. };
  1114. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1115. {
  1116. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1117. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1118. struct azx *chip = apcm->chip;
  1119. struct azx_dev *azx_dev;
  1120. struct snd_pcm_runtime *runtime = substream->runtime;
  1121. unsigned long flags;
  1122. int err;
  1123. mutex_lock(&chip->open_mutex);
  1124. azx_dev = azx_assign_device(chip, substream->stream);
  1125. if (azx_dev == NULL) {
  1126. mutex_unlock(&chip->open_mutex);
  1127. return -EBUSY;
  1128. }
  1129. runtime->hw = azx_pcm_hw;
  1130. runtime->hw.channels_min = hinfo->channels_min;
  1131. runtime->hw.channels_max = hinfo->channels_max;
  1132. runtime->hw.formats = hinfo->formats;
  1133. runtime->hw.rates = hinfo->rates;
  1134. snd_pcm_limit_hw_rates(runtime);
  1135. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1136. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1137. 128);
  1138. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1139. 128);
  1140. snd_hda_power_up(apcm->codec);
  1141. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1142. if (err < 0) {
  1143. azx_release_device(azx_dev);
  1144. snd_hda_power_down(apcm->codec);
  1145. mutex_unlock(&chip->open_mutex);
  1146. return err;
  1147. }
  1148. spin_lock_irqsave(&chip->reg_lock, flags);
  1149. azx_dev->substream = substream;
  1150. azx_dev->running = 0;
  1151. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1152. runtime->private_data = azx_dev;
  1153. snd_pcm_set_sync(substream);
  1154. mutex_unlock(&chip->open_mutex);
  1155. return 0;
  1156. }
  1157. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1158. {
  1159. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1160. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1161. struct azx *chip = apcm->chip;
  1162. struct azx_dev *azx_dev = get_azx_dev(substream);
  1163. unsigned long flags;
  1164. mutex_lock(&chip->open_mutex);
  1165. spin_lock_irqsave(&chip->reg_lock, flags);
  1166. azx_dev->substream = NULL;
  1167. azx_dev->running = 0;
  1168. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1169. azx_release_device(azx_dev);
  1170. hinfo->ops.close(hinfo, apcm->codec, substream);
  1171. snd_hda_power_down(apcm->codec);
  1172. mutex_unlock(&chip->open_mutex);
  1173. return 0;
  1174. }
  1175. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1176. struct snd_pcm_hw_params *hw_params)
  1177. {
  1178. return snd_pcm_lib_malloc_pages(substream,
  1179. params_buffer_bytes(hw_params));
  1180. }
  1181. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1182. {
  1183. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1184. struct azx_dev *azx_dev = get_azx_dev(substream);
  1185. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1186. /* reset BDL address */
  1187. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1188. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1189. azx_sd_writel(azx_dev, SD_CTL, 0);
  1190. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1191. return snd_pcm_lib_free_pages(substream);
  1192. }
  1193. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1194. {
  1195. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1196. struct azx *chip = apcm->chip;
  1197. struct azx_dev *azx_dev = get_azx_dev(substream);
  1198. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1199. struct snd_pcm_runtime *runtime = substream->runtime;
  1200. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1201. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1202. runtime->channels,
  1203. runtime->format,
  1204. hinfo->maxbps);
  1205. if (!azx_dev->format_val) {
  1206. snd_printk(KERN_ERR SFX
  1207. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1208. runtime->rate, runtime->channels, runtime->format);
  1209. return -EINVAL;
  1210. }
  1211. snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
  1212. azx_dev->bufsize, azx_dev->format_val);
  1213. if (azx_setup_periods(chip, substream, azx_dev) < 0)
  1214. return -EINVAL;
  1215. azx_setup_controller(chip, azx_dev);
  1216. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1217. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1218. else
  1219. azx_dev->fifo_size = 0;
  1220. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1221. azx_dev->format_val, substream);
  1222. }
  1223. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1224. {
  1225. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1226. struct azx *chip = apcm->chip;
  1227. struct azx_dev *azx_dev;
  1228. struct snd_pcm_substream *s;
  1229. int start, nsync = 0, sbits = 0;
  1230. int nwait, timeout;
  1231. switch (cmd) {
  1232. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1233. case SNDRV_PCM_TRIGGER_RESUME:
  1234. case SNDRV_PCM_TRIGGER_START:
  1235. start = 1;
  1236. break;
  1237. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1238. case SNDRV_PCM_TRIGGER_SUSPEND:
  1239. case SNDRV_PCM_TRIGGER_STOP:
  1240. start = 0;
  1241. break;
  1242. default:
  1243. return -EINVAL;
  1244. }
  1245. snd_pcm_group_for_each_entry(s, substream) {
  1246. if (s->pcm->card != substream->pcm->card)
  1247. continue;
  1248. azx_dev = get_azx_dev(s);
  1249. sbits |= 1 << azx_dev->index;
  1250. nsync++;
  1251. snd_pcm_trigger_done(s, substream);
  1252. }
  1253. spin_lock(&chip->reg_lock);
  1254. if (nsync > 1) {
  1255. /* first, set SYNC bits of corresponding streams */
  1256. azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
  1257. }
  1258. snd_pcm_group_for_each_entry(s, substream) {
  1259. if (s->pcm->card != substream->pcm->card)
  1260. continue;
  1261. azx_dev = get_azx_dev(s);
  1262. if (start)
  1263. azx_stream_start(chip, azx_dev);
  1264. else
  1265. azx_stream_stop(chip, azx_dev);
  1266. azx_dev->running = start;
  1267. }
  1268. spin_unlock(&chip->reg_lock);
  1269. if (start) {
  1270. if (nsync == 1)
  1271. return 0;
  1272. /* wait until all FIFOs get ready */
  1273. for (timeout = 5000; timeout; timeout--) {
  1274. nwait = 0;
  1275. snd_pcm_group_for_each_entry(s, substream) {
  1276. if (s->pcm->card != substream->pcm->card)
  1277. continue;
  1278. azx_dev = get_azx_dev(s);
  1279. if (!(azx_sd_readb(azx_dev, SD_STS) &
  1280. SD_STS_FIFO_READY))
  1281. nwait++;
  1282. }
  1283. if (!nwait)
  1284. break;
  1285. cpu_relax();
  1286. }
  1287. } else {
  1288. /* wait until all RUN bits are cleared */
  1289. for (timeout = 5000; timeout; timeout--) {
  1290. nwait = 0;
  1291. snd_pcm_group_for_each_entry(s, substream) {
  1292. if (s->pcm->card != substream->pcm->card)
  1293. continue;
  1294. azx_dev = get_azx_dev(s);
  1295. if (azx_sd_readb(azx_dev, SD_CTL) &
  1296. SD_CTL_DMA_START)
  1297. nwait++;
  1298. }
  1299. if (!nwait)
  1300. break;
  1301. cpu_relax();
  1302. }
  1303. }
  1304. if (nsync > 1) {
  1305. spin_lock(&chip->reg_lock);
  1306. /* reset SYNC bits */
  1307. azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
  1308. spin_unlock(&chip->reg_lock);
  1309. }
  1310. return 0;
  1311. }
  1312. static unsigned int azx_get_position(struct azx *chip,
  1313. struct azx_dev *azx_dev)
  1314. {
  1315. unsigned int pos;
  1316. if (chip->position_fix == POS_FIX_POSBUF ||
  1317. chip->position_fix == POS_FIX_AUTO) {
  1318. /* use the position buffer */
  1319. pos = le32_to_cpu(*azx_dev->posbuf);
  1320. } else {
  1321. /* read LPIB */
  1322. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1323. }
  1324. if (pos >= azx_dev->bufsize)
  1325. pos = 0;
  1326. return pos;
  1327. }
  1328. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1329. {
  1330. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1331. struct azx *chip = apcm->chip;
  1332. struct azx_dev *azx_dev = get_azx_dev(substream);
  1333. return bytes_to_frames(substream->runtime,
  1334. azx_get_position(chip, azx_dev));
  1335. }
  1336. /*
  1337. * Check whether the current DMA position is acceptable for updating
  1338. * periods. Returns non-zero if it's OK.
  1339. *
  1340. * Many HD-audio controllers appear pretty inaccurate about
  1341. * the update-IRQ timing. The IRQ is issued before actually the
  1342. * data is processed. So, we need to process it afterwords in a
  1343. * workqueue.
  1344. */
  1345. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
  1346. {
  1347. unsigned int pos;
  1348. pos = azx_get_position(chip, azx_dev);
  1349. if (chip->position_fix == POS_FIX_AUTO) {
  1350. if (!pos) {
  1351. printk(KERN_WARNING
  1352. "hda-intel: Invalid position buffer, "
  1353. "using LPIB read method instead.\n");
  1354. chip->position_fix = POS_FIX_LPIB;
  1355. pos = azx_get_position(chip, azx_dev);
  1356. } else
  1357. chip->position_fix = POS_FIX_POSBUF;
  1358. }
  1359. if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
  1360. return 0; /* NG - it's below the period boundary */
  1361. return 1; /* OK, it's fine */
  1362. }
  1363. /*
  1364. * The work for pending PCM period updates.
  1365. */
  1366. static void azx_irq_pending_work(struct work_struct *work)
  1367. {
  1368. struct azx *chip = container_of(work, struct azx, irq_pending_work);
  1369. int i, pending;
  1370. if (!chip->irq_pending_warned) {
  1371. printk(KERN_WARNING
  1372. "hda-intel: IRQ timing workaround is activated "
  1373. "for card #%d. Suggest a bigger bdl_pos_adj.\n",
  1374. chip->card->number);
  1375. chip->irq_pending_warned = 1;
  1376. }
  1377. for (;;) {
  1378. pending = 0;
  1379. spin_lock_irq(&chip->reg_lock);
  1380. for (i = 0; i < chip->num_streams; i++) {
  1381. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1382. if (!azx_dev->irq_pending ||
  1383. !azx_dev->substream ||
  1384. !azx_dev->running)
  1385. continue;
  1386. if (azx_position_ok(chip, azx_dev)) {
  1387. azx_dev->irq_pending = 0;
  1388. spin_unlock(&chip->reg_lock);
  1389. snd_pcm_period_elapsed(azx_dev->substream);
  1390. spin_lock(&chip->reg_lock);
  1391. } else
  1392. pending++;
  1393. }
  1394. spin_unlock_irq(&chip->reg_lock);
  1395. if (!pending)
  1396. return;
  1397. cond_resched();
  1398. }
  1399. }
  1400. /* clear irq_pending flags and assure no on-going workq */
  1401. static void azx_clear_irq_pending(struct azx *chip)
  1402. {
  1403. int i;
  1404. spin_lock_irq(&chip->reg_lock);
  1405. for (i = 0; i < chip->num_streams; i++)
  1406. chip->azx_dev[i].irq_pending = 0;
  1407. spin_unlock_irq(&chip->reg_lock);
  1408. flush_scheduled_work();
  1409. }
  1410. static struct snd_pcm_ops azx_pcm_ops = {
  1411. .open = azx_pcm_open,
  1412. .close = azx_pcm_close,
  1413. .ioctl = snd_pcm_lib_ioctl,
  1414. .hw_params = azx_pcm_hw_params,
  1415. .hw_free = azx_pcm_hw_free,
  1416. .prepare = azx_pcm_prepare,
  1417. .trigger = azx_pcm_trigger,
  1418. .pointer = azx_pcm_pointer,
  1419. .page = snd_pcm_sgbuf_ops_page,
  1420. };
  1421. static void azx_pcm_free(struct snd_pcm *pcm)
  1422. {
  1423. kfree(pcm->private_data);
  1424. }
  1425. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1426. struct hda_pcm *cpcm)
  1427. {
  1428. int err;
  1429. struct snd_pcm *pcm;
  1430. struct azx_pcm *apcm;
  1431. /* if no substreams are defined for both playback and capture,
  1432. * it's just a placeholder. ignore it.
  1433. */
  1434. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1435. return 0;
  1436. snd_assert(cpcm->name, return -EINVAL);
  1437. err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
  1438. cpcm->stream[0].substreams,
  1439. cpcm->stream[1].substreams,
  1440. &pcm);
  1441. if (err < 0)
  1442. return err;
  1443. strcpy(pcm->name, cpcm->name);
  1444. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1445. if (apcm == NULL)
  1446. return -ENOMEM;
  1447. apcm->chip = chip;
  1448. apcm->codec = codec;
  1449. apcm->hinfo[0] = &cpcm->stream[0];
  1450. apcm->hinfo[1] = &cpcm->stream[1];
  1451. pcm->private_data = apcm;
  1452. pcm->private_free = azx_pcm_free;
  1453. if (cpcm->stream[0].substreams)
  1454. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1455. if (cpcm->stream[1].substreams)
  1456. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1457. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
  1458. snd_dma_pci_data(chip->pci),
  1459. 1024 * 64, 1024 * 1024);
  1460. chip->pcm[cpcm->device] = pcm;
  1461. return 0;
  1462. }
  1463. static int __devinit azx_pcm_create(struct azx *chip)
  1464. {
  1465. static const char *dev_name[HDA_PCM_NTYPES] = {
  1466. "Audio", "SPDIF", "HDMI", "Modem"
  1467. };
  1468. /* starting device index for each PCM type */
  1469. static int dev_idx[HDA_PCM_NTYPES] = {
  1470. [HDA_PCM_TYPE_AUDIO] = 0,
  1471. [HDA_PCM_TYPE_SPDIF] = 1,
  1472. [HDA_PCM_TYPE_HDMI] = 3,
  1473. [HDA_PCM_TYPE_MODEM] = 6
  1474. };
  1475. /* normal audio device indices; not linear to keep compatibility */
  1476. static int audio_idx[4] = { 0, 2, 4, 5 };
  1477. struct hda_codec *codec;
  1478. int c, err;
  1479. int num_devs[HDA_PCM_NTYPES];
  1480. err = snd_hda_build_pcms(chip->bus);
  1481. if (err < 0)
  1482. return err;
  1483. /* create audio PCMs */
  1484. memset(num_devs, 0, sizeof(num_devs));
  1485. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1486. for (c = 0; c < codec->num_pcms; c++) {
  1487. struct hda_pcm *cpcm = &codec->pcm_info[c];
  1488. int type = cpcm->pcm_type;
  1489. switch (type) {
  1490. case HDA_PCM_TYPE_AUDIO:
  1491. if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
  1492. snd_printk(KERN_WARNING
  1493. "Too many audio devices\n");
  1494. continue;
  1495. }
  1496. cpcm->device = audio_idx[num_devs[type]];
  1497. break;
  1498. case HDA_PCM_TYPE_SPDIF:
  1499. case HDA_PCM_TYPE_HDMI:
  1500. case HDA_PCM_TYPE_MODEM:
  1501. if (num_devs[type]) {
  1502. snd_printk(KERN_WARNING
  1503. "%s already defined\n",
  1504. dev_name[type]);
  1505. continue;
  1506. }
  1507. cpcm->device = dev_idx[type];
  1508. break;
  1509. default:
  1510. snd_printk(KERN_WARNING
  1511. "Invalid PCM type %d\n", type);
  1512. continue;
  1513. }
  1514. num_devs[type]++;
  1515. err = create_codec_pcm(chip, codec, cpcm);
  1516. if (err < 0)
  1517. return err;
  1518. }
  1519. }
  1520. return 0;
  1521. }
  1522. /*
  1523. * mixer creation - all stuff is implemented in hda module
  1524. */
  1525. static int __devinit azx_mixer_create(struct azx *chip)
  1526. {
  1527. return snd_hda_build_controls(chip->bus);
  1528. }
  1529. /*
  1530. * initialize SD streams
  1531. */
  1532. static int __devinit azx_init_stream(struct azx *chip)
  1533. {
  1534. int i;
  1535. /* initialize each stream (aka device)
  1536. * assign the starting bdl address to each stream (device)
  1537. * and initialize
  1538. */
  1539. for (i = 0; i < chip->num_streams; i++) {
  1540. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1541. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1542. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1543. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1544. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1545. azx_dev->sd_int_sta_mask = 1 << i;
  1546. /* stream tag: must be non-zero and unique */
  1547. azx_dev->index = i;
  1548. azx_dev->stream_tag = i + 1;
  1549. }
  1550. return 0;
  1551. }
  1552. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1553. {
  1554. if (request_irq(chip->pci->irq, azx_interrupt,
  1555. chip->msi ? 0 : IRQF_SHARED,
  1556. "HDA Intel", chip)) {
  1557. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1558. "disabling device\n", chip->pci->irq);
  1559. if (do_disconnect)
  1560. snd_card_disconnect(chip->card);
  1561. return -1;
  1562. }
  1563. chip->irq = chip->pci->irq;
  1564. pci_intx(chip->pci, !chip->msi);
  1565. return 0;
  1566. }
  1567. static void azx_stop_chip(struct azx *chip)
  1568. {
  1569. if (!chip->initialized)
  1570. return;
  1571. /* disable interrupts */
  1572. azx_int_disable(chip);
  1573. azx_int_clear(chip);
  1574. /* disable CORB/RIRB */
  1575. azx_free_cmd_io(chip);
  1576. /* disable position buffer */
  1577. azx_writel(chip, DPLBASE, 0);
  1578. azx_writel(chip, DPUBASE, 0);
  1579. chip->initialized = 0;
  1580. }
  1581. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1582. /* power-up/down the controller */
  1583. static void azx_power_notify(struct hda_codec *codec)
  1584. {
  1585. struct azx *chip = codec->bus->private_data;
  1586. struct hda_codec *c;
  1587. int power_on = 0;
  1588. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1589. if (c->power_on) {
  1590. power_on = 1;
  1591. break;
  1592. }
  1593. }
  1594. if (power_on)
  1595. azx_init_chip(chip);
  1596. else if (chip->running && power_save_controller)
  1597. azx_stop_chip(chip);
  1598. }
  1599. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1600. #ifdef CONFIG_PM
  1601. /*
  1602. * power management
  1603. */
  1604. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1605. {
  1606. struct snd_card *card = pci_get_drvdata(pci);
  1607. struct azx *chip = card->private_data;
  1608. int i;
  1609. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1610. azx_clear_irq_pending(chip);
  1611. for (i = 0; i < AZX_MAX_PCMS; i++)
  1612. snd_pcm_suspend_all(chip->pcm[i]);
  1613. if (chip->initialized)
  1614. snd_hda_suspend(chip->bus, state);
  1615. azx_stop_chip(chip);
  1616. if (chip->irq >= 0) {
  1617. free_irq(chip->irq, chip);
  1618. chip->irq = -1;
  1619. }
  1620. if (chip->msi)
  1621. pci_disable_msi(chip->pci);
  1622. pci_disable_device(pci);
  1623. pci_save_state(pci);
  1624. pci_set_power_state(pci, pci_choose_state(pci, state));
  1625. return 0;
  1626. }
  1627. static int azx_resume(struct pci_dev *pci)
  1628. {
  1629. struct snd_card *card = pci_get_drvdata(pci);
  1630. struct azx *chip = card->private_data;
  1631. pci_set_power_state(pci, PCI_D0);
  1632. pci_restore_state(pci);
  1633. if (pci_enable_device(pci) < 0) {
  1634. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1635. "disabling device\n");
  1636. snd_card_disconnect(card);
  1637. return -EIO;
  1638. }
  1639. pci_set_master(pci);
  1640. if (chip->msi)
  1641. if (pci_enable_msi(pci) < 0)
  1642. chip->msi = 0;
  1643. if (azx_acquire_irq(chip, 1) < 0)
  1644. return -EIO;
  1645. azx_init_pci(chip);
  1646. if (snd_hda_codecs_inuse(chip->bus))
  1647. azx_init_chip(chip);
  1648. snd_hda_resume(chip->bus);
  1649. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1650. return 0;
  1651. }
  1652. #endif /* CONFIG_PM */
  1653. /*
  1654. * destructor
  1655. */
  1656. static int azx_free(struct azx *chip)
  1657. {
  1658. int i;
  1659. if (chip->initialized) {
  1660. azx_clear_irq_pending(chip);
  1661. for (i = 0; i < chip->num_streams; i++)
  1662. azx_stream_stop(chip, &chip->azx_dev[i]);
  1663. azx_stop_chip(chip);
  1664. }
  1665. if (chip->irq >= 0)
  1666. free_irq(chip->irq, (void*)chip);
  1667. if (chip->msi)
  1668. pci_disable_msi(chip->pci);
  1669. if (chip->remap_addr)
  1670. iounmap(chip->remap_addr);
  1671. if (chip->azx_dev) {
  1672. for (i = 0; i < chip->num_streams; i++)
  1673. if (chip->azx_dev[i].bdl.area)
  1674. snd_dma_free_pages(&chip->azx_dev[i].bdl);
  1675. }
  1676. if (chip->rb.area)
  1677. snd_dma_free_pages(&chip->rb);
  1678. if (chip->posbuf.area)
  1679. snd_dma_free_pages(&chip->posbuf);
  1680. pci_release_regions(chip->pci);
  1681. pci_disable_device(chip->pci);
  1682. kfree(chip->azx_dev);
  1683. kfree(chip);
  1684. return 0;
  1685. }
  1686. static int azx_dev_free(struct snd_device *device)
  1687. {
  1688. return azx_free(device->device_data);
  1689. }
  1690. /*
  1691. * white/black-listing for position_fix
  1692. */
  1693. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1694. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
  1695. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
  1696. SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
  1697. {}
  1698. };
  1699. static int __devinit check_position_fix(struct azx *chip, int fix)
  1700. {
  1701. const struct snd_pci_quirk *q;
  1702. if (fix == POS_FIX_AUTO) {
  1703. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1704. if (q) {
  1705. printk(KERN_INFO
  1706. "hda_intel: position_fix set to %d "
  1707. "for device %04x:%04x\n",
  1708. q->value, q->subvendor, q->subdevice);
  1709. return q->value;
  1710. }
  1711. }
  1712. return fix;
  1713. }
  1714. /*
  1715. * black-lists for probe_mask
  1716. */
  1717. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1718. /* Thinkpad often breaks the controller communication when accessing
  1719. * to the non-working (or non-existing) modem codec slot.
  1720. */
  1721. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1722. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1723. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1724. {}
  1725. };
  1726. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1727. {
  1728. const struct snd_pci_quirk *q;
  1729. if (probe_mask[dev] == -1) {
  1730. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1731. if (q) {
  1732. printk(KERN_INFO
  1733. "hda_intel: probe_mask set to 0x%x "
  1734. "for device %04x:%04x\n",
  1735. q->value, q->subvendor, q->subdevice);
  1736. probe_mask[dev] = q->value;
  1737. }
  1738. }
  1739. }
  1740. /*
  1741. * constructor
  1742. */
  1743. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1744. int dev, int driver_type,
  1745. struct azx **rchip)
  1746. {
  1747. struct azx *chip;
  1748. int i, err;
  1749. unsigned short gcap;
  1750. static struct snd_device_ops ops = {
  1751. .dev_free = azx_dev_free,
  1752. };
  1753. *rchip = NULL;
  1754. err = pci_enable_device(pci);
  1755. if (err < 0)
  1756. return err;
  1757. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1758. if (!chip) {
  1759. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1760. pci_disable_device(pci);
  1761. return -ENOMEM;
  1762. }
  1763. spin_lock_init(&chip->reg_lock);
  1764. mutex_init(&chip->open_mutex);
  1765. chip->card = card;
  1766. chip->pci = pci;
  1767. chip->irq = -1;
  1768. chip->driver_type = driver_type;
  1769. chip->msi = enable_msi;
  1770. chip->dev_index = dev;
  1771. INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
  1772. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1773. check_probe_mask(chip, dev);
  1774. chip->single_cmd = single_cmd;
  1775. if (bdl_pos_adj[dev] < 0) {
  1776. switch (chip->driver_type) {
  1777. case AZX_DRIVER_ICH:
  1778. bdl_pos_adj[dev] = 1;
  1779. break;
  1780. default:
  1781. bdl_pos_adj[dev] = 32;
  1782. break;
  1783. }
  1784. }
  1785. #if BITS_PER_LONG != 64
  1786. /* Fix up base address on ULI M5461 */
  1787. if (chip->driver_type == AZX_DRIVER_ULI) {
  1788. u16 tmp3;
  1789. pci_read_config_word(pci, 0x40, &tmp3);
  1790. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1791. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1792. }
  1793. #endif
  1794. err = pci_request_regions(pci, "ICH HD audio");
  1795. if (err < 0) {
  1796. kfree(chip);
  1797. pci_disable_device(pci);
  1798. return err;
  1799. }
  1800. chip->addr = pci_resource_start(pci, 0);
  1801. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1802. if (chip->remap_addr == NULL) {
  1803. snd_printk(KERN_ERR SFX "ioremap error\n");
  1804. err = -ENXIO;
  1805. goto errout;
  1806. }
  1807. if (chip->msi)
  1808. if (pci_enable_msi(pci) < 0)
  1809. chip->msi = 0;
  1810. if (azx_acquire_irq(chip, 0) < 0) {
  1811. err = -EBUSY;
  1812. goto errout;
  1813. }
  1814. pci_set_master(pci);
  1815. synchronize_irq(chip->irq);
  1816. gcap = azx_readw(chip, GCAP);
  1817. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1818. /* allow 64bit DMA address if supported by H/W */
  1819. if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
  1820. pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
  1821. /* read number of streams from GCAP register instead of using
  1822. * hardcoded value
  1823. */
  1824. chip->capture_streams = (gcap >> 8) & 0x0f;
  1825. chip->playback_streams = (gcap >> 12) & 0x0f;
  1826. if (!chip->playback_streams && !chip->capture_streams) {
  1827. /* gcap didn't give any info, switching to old method */
  1828. switch (chip->driver_type) {
  1829. case AZX_DRIVER_ULI:
  1830. chip->playback_streams = ULI_NUM_PLAYBACK;
  1831. chip->capture_streams = ULI_NUM_CAPTURE;
  1832. break;
  1833. case AZX_DRIVER_ATIHDMI:
  1834. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1835. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1836. break;
  1837. default:
  1838. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1839. chip->capture_streams = ICH6_NUM_CAPTURE;
  1840. break;
  1841. }
  1842. }
  1843. chip->capture_index_offset = 0;
  1844. chip->playback_index_offset = chip->capture_streams;
  1845. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1846. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1847. GFP_KERNEL);
  1848. if (!chip->azx_dev) {
  1849. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1850. goto errout;
  1851. }
  1852. for (i = 0; i < chip->num_streams; i++) {
  1853. /* allocate memory for the BDL for each stream */
  1854. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1855. snd_dma_pci_data(chip->pci),
  1856. BDL_SIZE, &chip->azx_dev[i].bdl);
  1857. if (err < 0) {
  1858. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1859. goto errout;
  1860. }
  1861. }
  1862. /* allocate memory for the position buffer */
  1863. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1864. snd_dma_pci_data(chip->pci),
  1865. chip->num_streams * 8, &chip->posbuf);
  1866. if (err < 0) {
  1867. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1868. goto errout;
  1869. }
  1870. /* allocate CORB/RIRB */
  1871. if (!chip->single_cmd) {
  1872. err = azx_alloc_cmd_io(chip);
  1873. if (err < 0)
  1874. goto errout;
  1875. }
  1876. /* initialize streams */
  1877. azx_init_stream(chip);
  1878. /* initialize chip */
  1879. azx_init_pci(chip);
  1880. azx_init_chip(chip);
  1881. /* codec detection */
  1882. if (!chip->codec_mask) {
  1883. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1884. err = -ENODEV;
  1885. goto errout;
  1886. }
  1887. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1888. if (err <0) {
  1889. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1890. goto errout;
  1891. }
  1892. strcpy(card->driver, "HDA-Intel");
  1893. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1894. sprintf(card->longname, "%s at 0x%lx irq %i",
  1895. card->shortname, chip->addr, chip->irq);
  1896. *rchip = chip;
  1897. return 0;
  1898. errout:
  1899. azx_free(chip);
  1900. return err;
  1901. }
  1902. static void power_down_all_codecs(struct azx *chip)
  1903. {
  1904. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1905. /* The codecs were powered up in snd_hda_codec_new().
  1906. * Now all initialization done, so turn them down if possible
  1907. */
  1908. struct hda_codec *codec;
  1909. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1910. snd_hda_power_down(codec);
  1911. }
  1912. #endif
  1913. }
  1914. static int __devinit azx_probe(struct pci_dev *pci,
  1915. const struct pci_device_id *pci_id)
  1916. {
  1917. static int dev;
  1918. struct snd_card *card;
  1919. struct azx *chip;
  1920. int err;
  1921. if (dev >= SNDRV_CARDS)
  1922. return -ENODEV;
  1923. if (!enable[dev]) {
  1924. dev++;
  1925. return -ENOENT;
  1926. }
  1927. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1928. if (!card) {
  1929. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1930. return -ENOMEM;
  1931. }
  1932. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  1933. if (err < 0) {
  1934. snd_card_free(card);
  1935. return err;
  1936. }
  1937. card->private_data = chip;
  1938. /* create codec instances */
  1939. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  1940. if (err < 0) {
  1941. snd_card_free(card);
  1942. return err;
  1943. }
  1944. /* create PCM streams */
  1945. err = azx_pcm_create(chip);
  1946. if (err < 0) {
  1947. snd_card_free(card);
  1948. return err;
  1949. }
  1950. /* create mixer controls */
  1951. err = azx_mixer_create(chip);
  1952. if (err < 0) {
  1953. snd_card_free(card);
  1954. return err;
  1955. }
  1956. snd_card_set_dev(card, &pci->dev);
  1957. err = snd_card_register(card);
  1958. if (err < 0) {
  1959. snd_card_free(card);
  1960. return err;
  1961. }
  1962. pci_set_drvdata(pci, card);
  1963. chip->running = 1;
  1964. power_down_all_codecs(chip);
  1965. dev++;
  1966. return err;
  1967. }
  1968. static void __devexit azx_remove(struct pci_dev *pci)
  1969. {
  1970. snd_card_free(pci_get_drvdata(pci));
  1971. pci_set_drvdata(pci, NULL);
  1972. }
  1973. /* PCI IDs */
  1974. static struct pci_device_id azx_ids[] = {
  1975. /* ICH 6..10 */
  1976. { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
  1977. { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
  1978. { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
  1979. { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
  1980. { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
  1981. { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
  1982. { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
  1983. { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
  1984. { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
  1985. /* PCH */
  1986. { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
  1987. /* SCH */
  1988. { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
  1989. /* ATI SB 450/600 */
  1990. { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
  1991. { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
  1992. /* ATI HDMI */
  1993. { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
  1994. { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
  1995. { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
  1996. { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
  1997. { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
  1998. { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
  1999. { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
  2000. { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
  2001. { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
  2002. { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
  2003. { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
  2004. { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
  2005. { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
  2006. { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
  2007. /* VIA VT8251/VT8237A */
  2008. { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
  2009. /* SIS966 */
  2010. { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
  2011. /* ULI M5461 */
  2012. { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
  2013. /* NVIDIA MCP */
  2014. { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
  2015. { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
  2016. { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
  2017. { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
  2018. { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
  2019. { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
  2020. { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
  2021. { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
  2022. { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
  2023. { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
  2024. { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
  2025. { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
  2026. { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
  2027. { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
  2028. { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
  2029. { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
  2030. { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
  2031. { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
  2032. { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
  2033. { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
  2034. { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
  2035. { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
  2036. /* Teradici */
  2037. { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
  2038. { 0, }
  2039. };
  2040. MODULE_DEVICE_TABLE(pci, azx_ids);
  2041. /* pci_driver definition */
  2042. static struct pci_driver driver = {
  2043. .name = "HDA Intel",
  2044. .id_table = azx_ids,
  2045. .probe = azx_probe,
  2046. .remove = __devexit_p(azx_remove),
  2047. #ifdef CONFIG_PM
  2048. .suspend = azx_suspend,
  2049. .resume = azx_resume,
  2050. #endif
  2051. };
  2052. static int __init alsa_card_azx_init(void)
  2053. {
  2054. return pci_register_driver(&driver);
  2055. }
  2056. static void __exit alsa_card_azx_exit(void)
  2057. {
  2058. pci_unregister_driver(&driver);
  2059. }
  2060. module_init(alsa_card_azx_init)
  2061. module_exit(alsa_card_azx_exit)