paravirt.h 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637
  1. #ifndef __ASM_PARAVIRT_H
  2. #define __ASM_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/page.h>
  7. #include <asm/asm.h>
  8. /* Bitmask of what can be clobbered: usually at least eax. */
  9. #define CLBR_NONE 0
  10. #define CLBR_EAX (1 << 0)
  11. #define CLBR_ECX (1 << 1)
  12. #define CLBR_EDX (1 << 2)
  13. #ifdef CONFIG_X86_64
  14. #define CLBR_RSI (1 << 3)
  15. #define CLBR_RDI (1 << 4)
  16. #define CLBR_R8 (1 << 5)
  17. #define CLBR_R9 (1 << 6)
  18. #define CLBR_R10 (1 << 7)
  19. #define CLBR_R11 (1 << 8)
  20. #define CLBR_ANY ((1 << 9) - 1)
  21. #include <asm/desc_defs.h>
  22. #else
  23. /* CLBR_ANY should match all regs platform has. For i386, that's just it */
  24. #define CLBR_ANY ((1 << 3) - 1)
  25. #endif /* X86_64 */
  26. #ifndef __ASSEMBLY__
  27. #include <linux/types.h>
  28. #include <linux/cpumask.h>
  29. #include <asm/kmap_types.h>
  30. #include <asm/desc_defs.h>
  31. struct page;
  32. struct thread_struct;
  33. struct desc_ptr;
  34. struct tss_struct;
  35. struct mm_struct;
  36. struct desc_struct;
  37. /* general info */
  38. struct pv_info {
  39. unsigned int kernel_rpl;
  40. int shared_kernel_pmd;
  41. int paravirt_enabled;
  42. const char *name;
  43. };
  44. struct pv_init_ops {
  45. /*
  46. * Patch may replace one of the defined code sequences with
  47. * arbitrary code, subject to the same register constraints.
  48. * This generally means the code is not free to clobber any
  49. * registers other than EAX. The patch function should return
  50. * the number of bytes of code generated, as we nop pad the
  51. * rest in generic code.
  52. */
  53. unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
  54. unsigned long addr, unsigned len);
  55. /* Basic arch-specific setup */
  56. void (*arch_setup)(void);
  57. char *(*memory_setup)(void);
  58. void (*post_allocator_init)(void);
  59. /* Print a banner to identify the environment */
  60. void (*banner)(void);
  61. };
  62. struct pv_lazy_ops {
  63. /* Set deferred update mode, used for batching operations. */
  64. void (*enter)(void);
  65. void (*leave)(void);
  66. };
  67. struct pv_time_ops {
  68. void (*time_init)(void);
  69. /* Set and set time of day */
  70. unsigned long (*get_wallclock)(void);
  71. int (*set_wallclock)(unsigned long);
  72. unsigned long long (*sched_clock)(void);
  73. unsigned long (*get_tsc_khz)(void);
  74. };
  75. struct pv_cpu_ops {
  76. /* hooks for various privileged instructions */
  77. unsigned long (*get_debugreg)(int regno);
  78. void (*set_debugreg)(int regno, unsigned long value);
  79. void (*clts)(void);
  80. unsigned long (*read_cr0)(void);
  81. void (*write_cr0)(unsigned long);
  82. unsigned long (*read_cr4_safe)(void);
  83. unsigned long (*read_cr4)(void);
  84. void (*write_cr4)(unsigned long);
  85. #ifdef CONFIG_X86_64
  86. unsigned long (*read_cr8)(void);
  87. void (*write_cr8)(unsigned long);
  88. #endif
  89. /* Segment descriptor handling */
  90. void (*load_tr_desc)(void);
  91. void (*load_gdt)(const struct desc_ptr *);
  92. void (*load_idt)(const struct desc_ptr *);
  93. void (*store_gdt)(struct desc_ptr *);
  94. void (*store_idt)(struct desc_ptr *);
  95. void (*set_ldt)(const void *desc, unsigned entries);
  96. unsigned long (*store_tr)(void);
  97. void (*load_tls)(struct thread_struct *t, unsigned int cpu);
  98. #ifdef CONFIG_X86_64
  99. void (*load_gs_index)(unsigned int idx);
  100. #endif
  101. void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
  102. const void *desc);
  103. void (*write_gdt_entry)(struct desc_struct *,
  104. int entrynum, const void *desc, int size);
  105. void (*write_idt_entry)(gate_desc *,
  106. int entrynum, const gate_desc *gate);
  107. void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
  108. void (*set_iopl_mask)(unsigned mask);
  109. void (*wbinvd)(void);
  110. void (*io_delay)(void);
  111. /* cpuid emulation, mostly so that caps bits can be disabled */
  112. void (*cpuid)(unsigned int *eax, unsigned int *ebx,
  113. unsigned int *ecx, unsigned int *edx);
  114. /* MSR, PMC and TSR operations.
  115. err = 0/-EFAULT. wrmsr returns 0/-EFAULT. */
  116. u64 (*read_msr)(unsigned int msr, int *err);
  117. int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
  118. u64 (*read_tsc)(void);
  119. u64 (*read_pmc)(int counter);
  120. unsigned long long (*read_tscp)(unsigned int *aux);
  121. /*
  122. * Atomically enable interrupts and return to userspace. This
  123. * is only ever used to return to 32-bit processes; in a
  124. * 64-bit kernel, it's used for 32-on-64 compat processes, but
  125. * never native 64-bit processes. (Jump, not call.)
  126. */
  127. void (*irq_enable_sysexit)(void);
  128. /*
  129. * Switch to usermode gs and return to 64-bit usermode using
  130. * sysret. Only used in 64-bit kernels to return to 64-bit
  131. * processes. Usermode register state, including %rsp, must
  132. * already be restored.
  133. */
  134. void (*usergs_sysret64)(void);
  135. /*
  136. * Switch to usermode gs and return to 32-bit usermode using
  137. * sysret. Used to return to 32-on-64 compat processes.
  138. * Other usermode register state, including %esp, must already
  139. * be restored.
  140. */
  141. void (*usergs_sysret32)(void);
  142. /* Normal iret. Jump to this with the standard iret stack
  143. frame set up. */
  144. void (*iret)(void);
  145. void (*swapgs)(void);
  146. struct pv_lazy_ops lazy_mode;
  147. };
  148. struct pv_irq_ops {
  149. void (*init_IRQ)(void);
  150. /*
  151. * Get/set interrupt state. save_fl and restore_fl are only
  152. * expected to use X86_EFLAGS_IF; all other bits
  153. * returned from save_fl are undefined, and may be ignored by
  154. * restore_fl.
  155. */
  156. unsigned long (*save_fl)(void);
  157. void (*restore_fl)(unsigned long);
  158. void (*irq_disable)(void);
  159. void (*irq_enable)(void);
  160. void (*safe_halt)(void);
  161. void (*halt)(void);
  162. #ifdef CONFIG_X86_64
  163. void (*adjust_exception_frame)(void);
  164. #endif
  165. };
  166. struct pv_apic_ops {
  167. #ifdef CONFIG_X86_LOCAL_APIC
  168. /*
  169. * Direct APIC operations, principally for VMI. Ideally
  170. * these shouldn't be in this interface.
  171. */
  172. void (*apic_write)(unsigned long reg, u32 v);
  173. u32 (*apic_read)(unsigned long reg);
  174. void (*setup_boot_clock)(void);
  175. void (*setup_secondary_clock)(void);
  176. void (*startup_ipi_hook)(int phys_apicid,
  177. unsigned long start_eip,
  178. unsigned long start_esp);
  179. #endif
  180. };
  181. struct pv_mmu_ops {
  182. /*
  183. * Called before/after init_mm pagetable setup. setup_start
  184. * may reset %cr3, and may pre-install parts of the pagetable;
  185. * pagetable setup is expected to preserve any existing
  186. * mapping.
  187. */
  188. void (*pagetable_setup_start)(pgd_t *pgd_base);
  189. void (*pagetable_setup_done)(pgd_t *pgd_base);
  190. unsigned long (*read_cr2)(void);
  191. void (*write_cr2)(unsigned long);
  192. unsigned long (*read_cr3)(void);
  193. void (*write_cr3)(unsigned long);
  194. /*
  195. * Hooks for intercepting the creation/use/destruction of an
  196. * mm_struct.
  197. */
  198. void (*activate_mm)(struct mm_struct *prev,
  199. struct mm_struct *next);
  200. void (*dup_mmap)(struct mm_struct *oldmm,
  201. struct mm_struct *mm);
  202. void (*exit_mmap)(struct mm_struct *mm);
  203. /* TLB operations */
  204. void (*flush_tlb_user)(void);
  205. void (*flush_tlb_kernel)(void);
  206. void (*flush_tlb_single)(unsigned long addr);
  207. void (*flush_tlb_others)(const cpumask_t *cpus, struct mm_struct *mm,
  208. unsigned long va);
  209. /* Hooks for allocating and freeing a pagetable top-level */
  210. int (*pgd_alloc)(struct mm_struct *mm);
  211. void (*pgd_free)(struct mm_struct *mm, pgd_t *pgd);
  212. /*
  213. * Hooks for allocating/releasing pagetable pages when they're
  214. * attached to a pagetable
  215. */
  216. void (*alloc_pte)(struct mm_struct *mm, u32 pfn);
  217. void (*alloc_pmd)(struct mm_struct *mm, u32 pfn);
  218. void (*alloc_pmd_clone)(u32 pfn, u32 clonepfn, u32 start, u32 count);
  219. void (*alloc_pud)(struct mm_struct *mm, u32 pfn);
  220. void (*release_pte)(u32 pfn);
  221. void (*release_pmd)(u32 pfn);
  222. void (*release_pud)(u32 pfn);
  223. /* Pagetable manipulation functions */
  224. void (*set_pte)(pte_t *ptep, pte_t pteval);
  225. void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
  226. pte_t *ptep, pte_t pteval);
  227. void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
  228. void (*pte_update)(struct mm_struct *mm, unsigned long addr,
  229. pte_t *ptep);
  230. void (*pte_update_defer)(struct mm_struct *mm,
  231. unsigned long addr, pte_t *ptep);
  232. pte_t (*ptep_modify_prot_start)(struct mm_struct *mm, unsigned long addr,
  233. pte_t *ptep);
  234. void (*ptep_modify_prot_commit)(struct mm_struct *mm, unsigned long addr,
  235. pte_t *ptep, pte_t pte);
  236. pteval_t (*pte_val)(pte_t);
  237. pteval_t (*pte_flags)(pte_t);
  238. pte_t (*make_pte)(pteval_t pte);
  239. pgdval_t (*pgd_val)(pgd_t);
  240. pgd_t (*make_pgd)(pgdval_t pgd);
  241. #if PAGETABLE_LEVELS >= 3
  242. #ifdef CONFIG_X86_PAE
  243. void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
  244. void (*set_pte_present)(struct mm_struct *mm, unsigned long addr,
  245. pte_t *ptep, pte_t pte);
  246. void (*pte_clear)(struct mm_struct *mm, unsigned long addr,
  247. pte_t *ptep);
  248. void (*pmd_clear)(pmd_t *pmdp);
  249. #endif /* CONFIG_X86_PAE */
  250. void (*set_pud)(pud_t *pudp, pud_t pudval);
  251. pmdval_t (*pmd_val)(pmd_t);
  252. pmd_t (*make_pmd)(pmdval_t pmd);
  253. #if PAGETABLE_LEVELS == 4
  254. pudval_t (*pud_val)(pud_t);
  255. pud_t (*make_pud)(pudval_t pud);
  256. void (*set_pgd)(pgd_t *pudp, pgd_t pgdval);
  257. #endif /* PAGETABLE_LEVELS == 4 */
  258. #endif /* PAGETABLE_LEVELS >= 3 */
  259. #ifdef CONFIG_HIGHPTE
  260. void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
  261. #endif
  262. struct pv_lazy_ops lazy_mode;
  263. /* dom0 ops */
  264. /* Sometimes the physical address is a pfn, and sometimes its
  265. an mfn. We can tell which is which from the index. */
  266. void (*set_fixmap)(unsigned /* enum fixed_addresses */ idx,
  267. unsigned long phys, pgprot_t flags);
  268. };
  269. struct raw_spinlock;
  270. struct pv_lock_ops {
  271. int (*spin_is_locked)(struct raw_spinlock *lock);
  272. int (*spin_is_contended)(struct raw_spinlock *lock);
  273. void (*spin_lock)(struct raw_spinlock *lock);
  274. int (*spin_trylock)(struct raw_spinlock *lock);
  275. void (*spin_unlock)(struct raw_spinlock *lock);
  276. };
  277. /* This contains all the paravirt structures: we get a convenient
  278. * number for each function using the offset which we use to indicate
  279. * what to patch. */
  280. struct paravirt_patch_template {
  281. struct pv_init_ops pv_init_ops;
  282. struct pv_time_ops pv_time_ops;
  283. struct pv_cpu_ops pv_cpu_ops;
  284. struct pv_irq_ops pv_irq_ops;
  285. struct pv_apic_ops pv_apic_ops;
  286. struct pv_mmu_ops pv_mmu_ops;
  287. struct pv_lock_ops pv_lock_ops;
  288. };
  289. extern struct pv_info pv_info;
  290. extern struct pv_init_ops pv_init_ops;
  291. extern struct pv_time_ops pv_time_ops;
  292. extern struct pv_cpu_ops pv_cpu_ops;
  293. extern struct pv_irq_ops pv_irq_ops;
  294. extern struct pv_apic_ops pv_apic_ops;
  295. extern struct pv_mmu_ops pv_mmu_ops;
  296. extern struct pv_lock_ops pv_lock_ops;
  297. #define PARAVIRT_PATCH(x) \
  298. (offsetof(struct paravirt_patch_template, x) / sizeof(void *))
  299. #define paravirt_type(op) \
  300. [paravirt_typenum] "i" (PARAVIRT_PATCH(op)), \
  301. [paravirt_opptr] "m" (op)
  302. #define paravirt_clobber(clobber) \
  303. [paravirt_clobber] "i" (clobber)
  304. /*
  305. * Generate some code, and mark it as patchable by the
  306. * apply_paravirt() alternate instruction patcher.
  307. */
  308. #define _paravirt_alt(insn_string, type, clobber) \
  309. "771:\n\t" insn_string "\n" "772:\n" \
  310. ".pushsection .parainstructions,\"a\"\n" \
  311. _ASM_ALIGN "\n" \
  312. _ASM_PTR " 771b\n" \
  313. " .byte " type "\n" \
  314. " .byte 772b-771b\n" \
  315. " .short " clobber "\n" \
  316. ".popsection\n"
  317. /* Generate patchable code, with the default asm parameters. */
  318. #define paravirt_alt(insn_string) \
  319. _paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")
  320. /* Simple instruction patching code. */
  321. #define DEF_NATIVE(ops, name, code) \
  322. extern const char start_##ops##_##name[], end_##ops##_##name[]; \
  323. asm("start_" #ops "_" #name ": " code "; end_" #ops "_" #name ":")
  324. unsigned paravirt_patch_nop(void);
  325. unsigned paravirt_patch_ignore(unsigned len);
  326. unsigned paravirt_patch_call(void *insnbuf,
  327. const void *target, u16 tgt_clobbers,
  328. unsigned long addr, u16 site_clobbers,
  329. unsigned len);
  330. unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
  331. unsigned long addr, unsigned len);
  332. unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
  333. unsigned long addr, unsigned len);
  334. unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
  335. const char *start, const char *end);
  336. unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
  337. unsigned long addr, unsigned len);
  338. int paravirt_disable_iospace(void);
  339. /*
  340. * This generates an indirect call based on the operation type number.
  341. * The type number, computed in PARAVIRT_PATCH, is derived from the
  342. * offset into the paravirt_patch_template structure, and can therefore be
  343. * freely converted back into a structure offset.
  344. */
  345. #define PARAVIRT_CALL "call *%[paravirt_opptr];"
  346. /*
  347. * These macros are intended to wrap calls through one of the paravirt
  348. * ops structs, so that they can be later identified and patched at
  349. * runtime.
  350. *
  351. * Normally, a call to a pv_op function is a simple indirect call:
  352. * (pv_op_struct.operations)(args...).
  353. *
  354. * Unfortunately, this is a relatively slow operation for modern CPUs,
  355. * because it cannot necessarily determine what the destination
  356. * address is. In this case, the address is a runtime constant, so at
  357. * the very least we can patch the call to e a simple direct call, or
  358. * ideally, patch an inline implementation into the callsite. (Direct
  359. * calls are essentially free, because the call and return addresses
  360. * are completely predictable.)
  361. *
  362. * For i386, these macros rely on the standard gcc "regparm(3)" calling
  363. * convention, in which the first three arguments are placed in %eax,
  364. * %edx, %ecx (in that order), and the remaining arguments are placed
  365. * on the stack. All caller-save registers (eax,edx,ecx) are expected
  366. * to be modified (either clobbered or used for return values).
  367. * X86_64, on the other hand, already specifies a register-based calling
  368. * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
  369. * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
  370. * special handling for dealing with 4 arguments, unlike i386.
  371. * However, x86_64 also have to clobber all caller saved registers, which
  372. * unfortunately, are quite a bit (r8 - r11)
  373. *
  374. * The call instruction itself is marked by placing its start address
  375. * and size into the .parainstructions section, so that
  376. * apply_paravirt() in arch/i386/kernel/alternative.c can do the
  377. * appropriate patching under the control of the backend pv_init_ops
  378. * implementation.
  379. *
  380. * Unfortunately there's no way to get gcc to generate the args setup
  381. * for the call, and then allow the call itself to be generated by an
  382. * inline asm. Because of this, we must do the complete arg setup and
  383. * return value handling from within these macros. This is fairly
  384. * cumbersome.
  385. *
  386. * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
  387. * It could be extended to more arguments, but there would be little
  388. * to be gained from that. For each number of arguments, there are
  389. * the two VCALL and CALL variants for void and non-void functions.
  390. *
  391. * When there is a return value, the invoker of the macro must specify
  392. * the return type. The macro then uses sizeof() on that type to
  393. * determine whether its a 32 or 64 bit value, and places the return
  394. * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
  395. * 64-bit). For x86_64 machines, it just returns at %rax regardless of
  396. * the return value size.
  397. *
  398. * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
  399. * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
  400. * in low,high order
  401. *
  402. * Small structures are passed and returned in registers. The macro
  403. * calling convention can't directly deal with this, so the wrapper
  404. * functions must do this.
  405. *
  406. * These PVOP_* macros are only defined within this header. This
  407. * means that all uses must be wrapped in inline functions. This also
  408. * makes sure the incoming and outgoing types are always correct.
  409. */
  410. #ifdef CONFIG_X86_32
  411. #define PVOP_VCALL_ARGS unsigned long __eax, __edx, __ecx
  412. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS
  413. #define PVOP_VCALL_CLOBBERS "=a" (__eax), "=d" (__edx), \
  414. "=c" (__ecx)
  415. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS
  416. #define EXTRA_CLOBBERS
  417. #define VEXTRA_CLOBBERS
  418. #else
  419. #define PVOP_VCALL_ARGS unsigned long __edi, __esi, __edx, __ecx
  420. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS, __eax
  421. #define PVOP_VCALL_CLOBBERS "=D" (__edi), \
  422. "=S" (__esi), "=d" (__edx), \
  423. "=c" (__ecx)
  424. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS, "=a" (__eax)
  425. #define EXTRA_CLOBBERS , "r8", "r9", "r10", "r11"
  426. #define VEXTRA_CLOBBERS , "rax", "r8", "r9", "r10", "r11"
  427. #endif
  428. #ifdef CONFIG_PARAVIRT_DEBUG
  429. #define PVOP_TEST_NULL(op) BUG_ON(op == NULL)
  430. #else
  431. #define PVOP_TEST_NULL(op) ((void)op)
  432. #endif
  433. #define __PVOP_CALL(rettype, op, pre, post, ...) \
  434. ({ \
  435. rettype __ret; \
  436. PVOP_CALL_ARGS; \
  437. PVOP_TEST_NULL(op); \
  438. /* This is 32-bit specific, but is okay in 64-bit */ \
  439. /* since this condition will never hold */ \
  440. if (sizeof(rettype) > sizeof(unsigned long)) { \
  441. asm volatile(pre \
  442. paravirt_alt(PARAVIRT_CALL) \
  443. post \
  444. : PVOP_CALL_CLOBBERS \
  445. : paravirt_type(op), \
  446. paravirt_clobber(CLBR_ANY), \
  447. ##__VA_ARGS__ \
  448. : "memory", "cc" EXTRA_CLOBBERS); \
  449. __ret = (rettype)((((u64)__edx) << 32) | __eax); \
  450. } else { \
  451. asm volatile(pre \
  452. paravirt_alt(PARAVIRT_CALL) \
  453. post \
  454. : PVOP_CALL_CLOBBERS \
  455. : paravirt_type(op), \
  456. paravirt_clobber(CLBR_ANY), \
  457. ##__VA_ARGS__ \
  458. : "memory", "cc" EXTRA_CLOBBERS); \
  459. __ret = (rettype)__eax; \
  460. } \
  461. __ret; \
  462. })
  463. #define __PVOP_VCALL(op, pre, post, ...) \
  464. ({ \
  465. PVOP_VCALL_ARGS; \
  466. PVOP_TEST_NULL(op); \
  467. asm volatile(pre \
  468. paravirt_alt(PARAVIRT_CALL) \
  469. post \
  470. : PVOP_VCALL_CLOBBERS \
  471. : paravirt_type(op), \
  472. paravirt_clobber(CLBR_ANY), \
  473. ##__VA_ARGS__ \
  474. : "memory", "cc" VEXTRA_CLOBBERS); \
  475. })
  476. #define PVOP_CALL0(rettype, op) \
  477. __PVOP_CALL(rettype, op, "", "")
  478. #define PVOP_VCALL0(op) \
  479. __PVOP_VCALL(op, "", "")
  480. #define PVOP_CALL1(rettype, op, arg1) \
  481. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)))
  482. #define PVOP_VCALL1(op, arg1) \
  483. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)))
  484. #define PVOP_CALL2(rettype, op, arg1, arg2) \
  485. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  486. "1" ((unsigned long)(arg2)))
  487. #define PVOP_VCALL2(op, arg1, arg2) \
  488. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  489. "1" ((unsigned long)(arg2)))
  490. #define PVOP_CALL3(rettype, op, arg1, arg2, arg3) \
  491. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  492. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  493. #define PVOP_VCALL3(op, arg1, arg2, arg3) \
  494. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  495. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  496. /* This is the only difference in x86_64. We can make it much simpler */
  497. #ifdef CONFIG_X86_32
  498. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  499. __PVOP_CALL(rettype, op, \
  500. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  501. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  502. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  503. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  504. __PVOP_VCALL(op, \
  505. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  506. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  507. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  508. #else
  509. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  510. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  511. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  512. "3"((unsigned long)(arg4)))
  513. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  514. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  515. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  516. "3"((unsigned long)(arg4)))
  517. #endif
  518. static inline int paravirt_enabled(void)
  519. {
  520. return pv_info.paravirt_enabled;
  521. }
  522. static inline void load_sp0(struct tss_struct *tss,
  523. struct thread_struct *thread)
  524. {
  525. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  526. }
  527. #define ARCH_SETUP pv_init_ops.arch_setup();
  528. static inline unsigned long get_wallclock(void)
  529. {
  530. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  531. }
  532. static inline int set_wallclock(unsigned long nowtime)
  533. {
  534. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  535. }
  536. static inline void (*choose_time_init(void))(void)
  537. {
  538. return pv_time_ops.time_init;
  539. }
  540. /* The paravirtualized CPUID instruction. */
  541. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  542. unsigned int *ecx, unsigned int *edx)
  543. {
  544. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  545. }
  546. /*
  547. * These special macros can be used to get or set a debugging register
  548. */
  549. static inline unsigned long paravirt_get_debugreg(int reg)
  550. {
  551. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  552. }
  553. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  554. static inline void set_debugreg(unsigned long val, int reg)
  555. {
  556. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  557. }
  558. static inline void clts(void)
  559. {
  560. PVOP_VCALL0(pv_cpu_ops.clts);
  561. }
  562. static inline unsigned long read_cr0(void)
  563. {
  564. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  565. }
  566. static inline void write_cr0(unsigned long x)
  567. {
  568. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  569. }
  570. static inline unsigned long read_cr2(void)
  571. {
  572. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  573. }
  574. static inline void write_cr2(unsigned long x)
  575. {
  576. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  577. }
  578. static inline unsigned long read_cr3(void)
  579. {
  580. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  581. }
  582. static inline void write_cr3(unsigned long x)
  583. {
  584. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  585. }
  586. static inline unsigned long read_cr4(void)
  587. {
  588. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  589. }
  590. static inline unsigned long read_cr4_safe(void)
  591. {
  592. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  593. }
  594. static inline void write_cr4(unsigned long x)
  595. {
  596. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  597. }
  598. #ifdef CONFIG_X86_64
  599. static inline unsigned long read_cr8(void)
  600. {
  601. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  602. }
  603. static inline void write_cr8(unsigned long x)
  604. {
  605. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  606. }
  607. #endif
  608. static inline void raw_safe_halt(void)
  609. {
  610. PVOP_VCALL0(pv_irq_ops.safe_halt);
  611. }
  612. static inline void halt(void)
  613. {
  614. PVOP_VCALL0(pv_irq_ops.safe_halt);
  615. }
  616. static inline void wbinvd(void)
  617. {
  618. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  619. }
  620. #define get_kernel_rpl() (pv_info.kernel_rpl)
  621. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  622. {
  623. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  624. }
  625. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  626. {
  627. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  628. }
  629. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  630. #define rdmsr(msr, val1, val2) \
  631. do { \
  632. int _err; \
  633. u64 _l = paravirt_read_msr(msr, &_err); \
  634. val1 = (u32)_l; \
  635. val2 = _l >> 32; \
  636. } while (0)
  637. #define wrmsr(msr, val1, val2) \
  638. do { \
  639. paravirt_write_msr(msr, val1, val2); \
  640. } while (0)
  641. #define rdmsrl(msr, val) \
  642. do { \
  643. int _err; \
  644. val = paravirt_read_msr(msr, &_err); \
  645. } while (0)
  646. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  647. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  648. /* rdmsr with exception handling */
  649. #define rdmsr_safe(msr, a, b) \
  650. ({ \
  651. int _err; \
  652. u64 _l = paravirt_read_msr(msr, &_err); \
  653. (*a) = (u32)_l; \
  654. (*b) = _l >> 32; \
  655. _err; \
  656. })
  657. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  658. {
  659. int err;
  660. *p = paravirt_read_msr(msr, &err);
  661. return err;
  662. }
  663. static inline u64 paravirt_read_tsc(void)
  664. {
  665. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  666. }
  667. #define rdtscl(low) \
  668. do { \
  669. u64 _l = paravirt_read_tsc(); \
  670. low = (int)_l; \
  671. } while (0)
  672. #define rdtscll(val) (val = paravirt_read_tsc())
  673. static inline unsigned long long paravirt_sched_clock(void)
  674. {
  675. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  676. }
  677. #define calibrate_tsc() (pv_time_ops.get_tsc_khz())
  678. static inline unsigned long long paravirt_read_pmc(int counter)
  679. {
  680. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  681. }
  682. #define rdpmc(counter, low, high) \
  683. do { \
  684. u64 _l = paravirt_read_pmc(counter); \
  685. low = (u32)_l; \
  686. high = _l >> 32; \
  687. } while (0)
  688. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  689. {
  690. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  691. }
  692. #define rdtscp(low, high, aux) \
  693. do { \
  694. int __aux; \
  695. unsigned long __val = paravirt_rdtscp(&__aux); \
  696. (low) = (u32)__val; \
  697. (high) = (u32)(__val >> 32); \
  698. (aux) = __aux; \
  699. } while (0)
  700. #define rdtscpll(val, aux) \
  701. do { \
  702. unsigned long __aux; \
  703. val = paravirt_rdtscp(&__aux); \
  704. (aux) = __aux; \
  705. } while (0)
  706. static inline void load_TR_desc(void)
  707. {
  708. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  709. }
  710. static inline void load_gdt(const struct desc_ptr *dtr)
  711. {
  712. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  713. }
  714. static inline void load_idt(const struct desc_ptr *dtr)
  715. {
  716. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  717. }
  718. static inline void set_ldt(const void *addr, unsigned entries)
  719. {
  720. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  721. }
  722. static inline void store_gdt(struct desc_ptr *dtr)
  723. {
  724. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  725. }
  726. static inline void store_idt(struct desc_ptr *dtr)
  727. {
  728. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  729. }
  730. static inline unsigned long paravirt_store_tr(void)
  731. {
  732. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  733. }
  734. #define store_tr(tr) ((tr) = paravirt_store_tr())
  735. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  736. {
  737. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  738. }
  739. #ifdef CONFIG_X86_64
  740. static inline void load_gs_index(unsigned int gs)
  741. {
  742. PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
  743. }
  744. #endif
  745. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  746. const void *desc)
  747. {
  748. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  749. }
  750. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  751. void *desc, int type)
  752. {
  753. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  754. }
  755. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  756. {
  757. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  758. }
  759. static inline void set_iopl_mask(unsigned mask)
  760. {
  761. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  762. }
  763. /* The paravirtualized I/O functions */
  764. static inline void slow_down_io(void)
  765. {
  766. pv_cpu_ops.io_delay();
  767. #ifdef REALLY_SLOW_IO
  768. pv_cpu_ops.io_delay();
  769. pv_cpu_ops.io_delay();
  770. pv_cpu_ops.io_delay();
  771. #endif
  772. }
  773. #ifdef CONFIG_X86_LOCAL_APIC
  774. /*
  775. * Basic functions accessing APICs.
  776. */
  777. static inline void apic_write(unsigned long reg, u32 v)
  778. {
  779. PVOP_VCALL2(pv_apic_ops.apic_write, reg, v);
  780. }
  781. static inline u32 apic_read(unsigned long reg)
  782. {
  783. return PVOP_CALL1(unsigned long, pv_apic_ops.apic_read, reg);
  784. }
  785. static inline void setup_boot_clock(void)
  786. {
  787. PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
  788. }
  789. static inline void setup_secondary_clock(void)
  790. {
  791. PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
  792. }
  793. #endif
  794. static inline void paravirt_post_allocator_init(void)
  795. {
  796. if (pv_init_ops.post_allocator_init)
  797. (*pv_init_ops.post_allocator_init)();
  798. }
  799. static inline void paravirt_pagetable_setup_start(pgd_t *base)
  800. {
  801. (*pv_mmu_ops.pagetable_setup_start)(base);
  802. }
  803. static inline void paravirt_pagetable_setup_done(pgd_t *base)
  804. {
  805. (*pv_mmu_ops.pagetable_setup_done)(base);
  806. }
  807. #ifdef CONFIG_SMP
  808. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  809. unsigned long start_esp)
  810. {
  811. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  812. phys_apicid, start_eip, start_esp);
  813. }
  814. #endif
  815. static inline void paravirt_activate_mm(struct mm_struct *prev,
  816. struct mm_struct *next)
  817. {
  818. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  819. }
  820. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  821. struct mm_struct *mm)
  822. {
  823. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  824. }
  825. static inline void arch_exit_mmap(struct mm_struct *mm)
  826. {
  827. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  828. }
  829. static inline void __flush_tlb(void)
  830. {
  831. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  832. }
  833. static inline void __flush_tlb_global(void)
  834. {
  835. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  836. }
  837. static inline void __flush_tlb_single(unsigned long addr)
  838. {
  839. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  840. }
  841. static inline void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
  842. unsigned long va)
  843. {
  844. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, &cpumask, mm, va);
  845. }
  846. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  847. {
  848. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  849. }
  850. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  851. {
  852. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  853. }
  854. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned pfn)
  855. {
  856. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  857. }
  858. static inline void paravirt_release_pte(unsigned pfn)
  859. {
  860. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  861. }
  862. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned pfn)
  863. {
  864. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  865. }
  866. static inline void paravirt_alloc_pmd_clone(unsigned pfn, unsigned clonepfn,
  867. unsigned start, unsigned count)
  868. {
  869. PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
  870. }
  871. static inline void paravirt_release_pmd(unsigned pfn)
  872. {
  873. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  874. }
  875. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned pfn)
  876. {
  877. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  878. }
  879. static inline void paravirt_release_pud(unsigned pfn)
  880. {
  881. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  882. }
  883. #ifdef CONFIG_HIGHPTE
  884. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  885. {
  886. unsigned long ret;
  887. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  888. return (void *)ret;
  889. }
  890. #endif
  891. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  892. pte_t *ptep)
  893. {
  894. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  895. }
  896. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  897. pte_t *ptep)
  898. {
  899. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  900. }
  901. static inline pte_t __pte(pteval_t val)
  902. {
  903. pteval_t ret;
  904. if (sizeof(pteval_t) > sizeof(long))
  905. ret = PVOP_CALL2(pteval_t,
  906. pv_mmu_ops.make_pte,
  907. val, (u64)val >> 32);
  908. else
  909. ret = PVOP_CALL1(pteval_t,
  910. pv_mmu_ops.make_pte,
  911. val);
  912. return (pte_t) { .pte = ret };
  913. }
  914. static inline pteval_t pte_val(pte_t pte)
  915. {
  916. pteval_t ret;
  917. if (sizeof(pteval_t) > sizeof(long))
  918. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_val,
  919. pte.pte, (u64)pte.pte >> 32);
  920. else
  921. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_val,
  922. pte.pte);
  923. return ret;
  924. }
  925. static inline pteval_t pte_flags(pte_t pte)
  926. {
  927. pteval_t ret;
  928. if (sizeof(pteval_t) > sizeof(long))
  929. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_flags,
  930. pte.pte, (u64)pte.pte >> 32);
  931. else
  932. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_flags,
  933. pte.pte);
  934. #ifdef CONFIG_PARAVIRT_DEBUG
  935. BUG_ON(ret & PTE_PFN_MASK);
  936. #endif
  937. return ret;
  938. }
  939. static inline pgd_t __pgd(pgdval_t val)
  940. {
  941. pgdval_t ret;
  942. if (sizeof(pgdval_t) > sizeof(long))
  943. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.make_pgd,
  944. val, (u64)val >> 32);
  945. else
  946. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.make_pgd,
  947. val);
  948. return (pgd_t) { ret };
  949. }
  950. static inline pgdval_t pgd_val(pgd_t pgd)
  951. {
  952. pgdval_t ret;
  953. if (sizeof(pgdval_t) > sizeof(long))
  954. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.pgd_val,
  955. pgd.pgd, (u64)pgd.pgd >> 32);
  956. else
  957. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.pgd_val,
  958. pgd.pgd);
  959. return ret;
  960. }
  961. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  962. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  963. pte_t *ptep)
  964. {
  965. pteval_t ret;
  966. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  967. mm, addr, ptep);
  968. return (pte_t) { .pte = ret };
  969. }
  970. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  971. pte_t *ptep, pte_t pte)
  972. {
  973. if (sizeof(pteval_t) > sizeof(long))
  974. /* 5 arg words */
  975. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  976. else
  977. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  978. mm, addr, ptep, pte.pte);
  979. }
  980. static inline void set_pte(pte_t *ptep, pte_t pte)
  981. {
  982. if (sizeof(pteval_t) > sizeof(long))
  983. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  984. pte.pte, (u64)pte.pte >> 32);
  985. else
  986. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  987. pte.pte);
  988. }
  989. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  990. pte_t *ptep, pte_t pte)
  991. {
  992. if (sizeof(pteval_t) > sizeof(long))
  993. /* 5 arg words */
  994. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  995. else
  996. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  997. }
  998. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  999. {
  1000. pmdval_t val = native_pmd_val(pmd);
  1001. if (sizeof(pmdval_t) > sizeof(long))
  1002. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  1003. else
  1004. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  1005. }
  1006. #if PAGETABLE_LEVELS >= 3
  1007. static inline pmd_t __pmd(pmdval_t val)
  1008. {
  1009. pmdval_t ret;
  1010. if (sizeof(pmdval_t) > sizeof(long))
  1011. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.make_pmd,
  1012. val, (u64)val >> 32);
  1013. else
  1014. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.make_pmd,
  1015. val);
  1016. return (pmd_t) { ret };
  1017. }
  1018. static inline pmdval_t pmd_val(pmd_t pmd)
  1019. {
  1020. pmdval_t ret;
  1021. if (sizeof(pmdval_t) > sizeof(long))
  1022. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.pmd_val,
  1023. pmd.pmd, (u64)pmd.pmd >> 32);
  1024. else
  1025. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.pmd_val,
  1026. pmd.pmd);
  1027. return ret;
  1028. }
  1029. static inline void set_pud(pud_t *pudp, pud_t pud)
  1030. {
  1031. pudval_t val = native_pud_val(pud);
  1032. if (sizeof(pudval_t) > sizeof(long))
  1033. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  1034. val, (u64)val >> 32);
  1035. else
  1036. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  1037. val);
  1038. }
  1039. #if PAGETABLE_LEVELS == 4
  1040. static inline pud_t __pud(pudval_t val)
  1041. {
  1042. pudval_t ret;
  1043. if (sizeof(pudval_t) > sizeof(long))
  1044. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.make_pud,
  1045. val, (u64)val >> 32);
  1046. else
  1047. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.make_pud,
  1048. val);
  1049. return (pud_t) { ret };
  1050. }
  1051. static inline pudval_t pud_val(pud_t pud)
  1052. {
  1053. pudval_t ret;
  1054. if (sizeof(pudval_t) > sizeof(long))
  1055. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.pud_val,
  1056. pud.pud, (u64)pud.pud >> 32);
  1057. else
  1058. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.pud_val,
  1059. pud.pud);
  1060. return ret;
  1061. }
  1062. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  1063. {
  1064. pgdval_t val = native_pgd_val(pgd);
  1065. if (sizeof(pgdval_t) > sizeof(long))
  1066. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  1067. val, (u64)val >> 32);
  1068. else
  1069. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  1070. val);
  1071. }
  1072. static inline void pgd_clear(pgd_t *pgdp)
  1073. {
  1074. set_pgd(pgdp, __pgd(0));
  1075. }
  1076. static inline void pud_clear(pud_t *pudp)
  1077. {
  1078. set_pud(pudp, __pud(0));
  1079. }
  1080. #endif /* PAGETABLE_LEVELS == 4 */
  1081. #endif /* PAGETABLE_LEVELS >= 3 */
  1082. #ifdef CONFIG_X86_PAE
  1083. /* Special-case pte-setting operations for PAE, which can't update a
  1084. 64-bit pte atomically */
  1085. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  1086. {
  1087. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  1088. pte.pte, pte.pte >> 32);
  1089. }
  1090. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  1091. pte_t *ptep, pte_t pte)
  1092. {
  1093. /* 5 arg words */
  1094. pv_mmu_ops.set_pte_present(mm, addr, ptep, pte);
  1095. }
  1096. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  1097. pte_t *ptep)
  1098. {
  1099. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  1100. }
  1101. static inline void pmd_clear(pmd_t *pmdp)
  1102. {
  1103. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  1104. }
  1105. #else /* !CONFIG_X86_PAE */
  1106. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  1107. {
  1108. set_pte(ptep, pte);
  1109. }
  1110. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  1111. pte_t *ptep, pte_t pte)
  1112. {
  1113. set_pte(ptep, pte);
  1114. }
  1115. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  1116. pte_t *ptep)
  1117. {
  1118. set_pte_at(mm, addr, ptep, __pte(0));
  1119. }
  1120. static inline void pmd_clear(pmd_t *pmdp)
  1121. {
  1122. set_pmd(pmdp, __pmd(0));
  1123. }
  1124. #endif /* CONFIG_X86_PAE */
  1125. /* Lazy mode for batching updates / context switch */
  1126. enum paravirt_lazy_mode {
  1127. PARAVIRT_LAZY_NONE,
  1128. PARAVIRT_LAZY_MMU,
  1129. PARAVIRT_LAZY_CPU,
  1130. };
  1131. enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
  1132. void paravirt_enter_lazy_cpu(void);
  1133. void paravirt_leave_lazy_cpu(void);
  1134. void paravirt_enter_lazy_mmu(void);
  1135. void paravirt_leave_lazy_mmu(void);
  1136. void paravirt_leave_lazy(enum paravirt_lazy_mode mode);
  1137. #define __HAVE_ARCH_ENTER_LAZY_CPU_MODE
  1138. static inline void arch_enter_lazy_cpu_mode(void)
  1139. {
  1140. PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
  1141. }
  1142. static inline void arch_leave_lazy_cpu_mode(void)
  1143. {
  1144. PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
  1145. }
  1146. static inline void arch_flush_lazy_cpu_mode(void)
  1147. {
  1148. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)) {
  1149. arch_leave_lazy_cpu_mode();
  1150. arch_enter_lazy_cpu_mode();
  1151. }
  1152. }
  1153. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  1154. static inline void arch_enter_lazy_mmu_mode(void)
  1155. {
  1156. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  1157. }
  1158. static inline void arch_leave_lazy_mmu_mode(void)
  1159. {
  1160. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  1161. }
  1162. static inline void arch_flush_lazy_mmu_mode(void)
  1163. {
  1164. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_MMU)) {
  1165. arch_leave_lazy_mmu_mode();
  1166. arch_enter_lazy_mmu_mode();
  1167. }
  1168. }
  1169. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  1170. unsigned long phys, pgprot_t flags)
  1171. {
  1172. pv_mmu_ops.set_fixmap(idx, phys, flags);
  1173. }
  1174. void _paravirt_nop(void);
  1175. #define paravirt_nop ((void *)_paravirt_nop)
  1176. void paravirt_use_bytelocks(void);
  1177. #ifdef CONFIG_SMP
  1178. static inline int __raw_spin_is_locked(struct raw_spinlock *lock)
  1179. {
  1180. return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
  1181. }
  1182. static inline int __raw_spin_is_contended(struct raw_spinlock *lock)
  1183. {
  1184. return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
  1185. }
  1186. static __always_inline void __raw_spin_lock(struct raw_spinlock *lock)
  1187. {
  1188. PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
  1189. }
  1190. static __always_inline int __raw_spin_trylock(struct raw_spinlock *lock)
  1191. {
  1192. return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
  1193. }
  1194. static __always_inline void __raw_spin_unlock(struct raw_spinlock *lock)
  1195. {
  1196. PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
  1197. }
  1198. #endif
  1199. /* These all sit in the .parainstructions section to tell us what to patch. */
  1200. struct paravirt_patch_site {
  1201. u8 *instr; /* original instructions */
  1202. u8 instrtype; /* type of this instruction */
  1203. u8 len; /* length of original instruction */
  1204. u16 clobbers; /* what registers you may clobber */
  1205. };
  1206. extern struct paravirt_patch_site __parainstructions[],
  1207. __parainstructions_end[];
  1208. #ifdef CONFIG_X86_32
  1209. #define PV_SAVE_REGS "pushl %%ecx; pushl %%edx;"
  1210. #define PV_RESTORE_REGS "popl %%edx; popl %%ecx"
  1211. #define PV_FLAGS_ARG "0"
  1212. #define PV_EXTRA_CLOBBERS
  1213. #define PV_VEXTRA_CLOBBERS
  1214. #else
  1215. /* We save some registers, but all of them, that's too much. We clobber all
  1216. * caller saved registers but the argument parameter */
  1217. #define PV_SAVE_REGS "pushq %%rdi;"
  1218. #define PV_RESTORE_REGS "popq %%rdi;"
  1219. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
  1220. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
  1221. #define PV_FLAGS_ARG "D"
  1222. #endif
  1223. static inline unsigned long __raw_local_save_flags(void)
  1224. {
  1225. unsigned long f;
  1226. asm volatile(paravirt_alt(PV_SAVE_REGS
  1227. PARAVIRT_CALL
  1228. PV_RESTORE_REGS)
  1229. : "=a"(f)
  1230. : paravirt_type(pv_irq_ops.save_fl),
  1231. paravirt_clobber(CLBR_EAX)
  1232. : "memory", "cc" PV_VEXTRA_CLOBBERS);
  1233. return f;
  1234. }
  1235. static inline void raw_local_irq_restore(unsigned long f)
  1236. {
  1237. asm volatile(paravirt_alt(PV_SAVE_REGS
  1238. PARAVIRT_CALL
  1239. PV_RESTORE_REGS)
  1240. : "=a"(f)
  1241. : PV_FLAGS_ARG(f),
  1242. paravirt_type(pv_irq_ops.restore_fl),
  1243. paravirt_clobber(CLBR_EAX)
  1244. : "memory", "cc" PV_EXTRA_CLOBBERS);
  1245. }
  1246. static inline void raw_local_irq_disable(void)
  1247. {
  1248. asm volatile(paravirt_alt(PV_SAVE_REGS
  1249. PARAVIRT_CALL
  1250. PV_RESTORE_REGS)
  1251. :
  1252. : paravirt_type(pv_irq_ops.irq_disable),
  1253. paravirt_clobber(CLBR_EAX)
  1254. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1255. }
  1256. static inline void raw_local_irq_enable(void)
  1257. {
  1258. asm volatile(paravirt_alt(PV_SAVE_REGS
  1259. PARAVIRT_CALL
  1260. PV_RESTORE_REGS)
  1261. :
  1262. : paravirt_type(pv_irq_ops.irq_enable),
  1263. paravirt_clobber(CLBR_EAX)
  1264. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1265. }
  1266. static inline unsigned long __raw_local_irq_save(void)
  1267. {
  1268. unsigned long f;
  1269. f = __raw_local_save_flags();
  1270. raw_local_irq_disable();
  1271. return f;
  1272. }
  1273. /* Make sure as little as possible of this mess escapes. */
  1274. #undef PARAVIRT_CALL
  1275. #undef __PVOP_CALL
  1276. #undef __PVOP_VCALL
  1277. #undef PVOP_VCALL0
  1278. #undef PVOP_CALL0
  1279. #undef PVOP_VCALL1
  1280. #undef PVOP_CALL1
  1281. #undef PVOP_VCALL2
  1282. #undef PVOP_CALL2
  1283. #undef PVOP_VCALL3
  1284. #undef PVOP_CALL3
  1285. #undef PVOP_VCALL4
  1286. #undef PVOP_CALL4
  1287. #else /* __ASSEMBLY__ */
  1288. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  1289. 771:; \
  1290. ops; \
  1291. 772:; \
  1292. .pushsection .parainstructions,"a"; \
  1293. .align algn; \
  1294. word 771b; \
  1295. .byte ptype; \
  1296. .byte 772b-771b; \
  1297. .short clobbers; \
  1298. .popsection
  1299. #ifdef CONFIG_X86_64
  1300. #define PV_SAVE_REGS \
  1301. push %rax; \
  1302. push %rcx; \
  1303. push %rdx; \
  1304. push %rsi; \
  1305. push %rdi; \
  1306. push %r8; \
  1307. push %r9; \
  1308. push %r10; \
  1309. push %r11
  1310. #define PV_RESTORE_REGS \
  1311. pop %r11; \
  1312. pop %r10; \
  1313. pop %r9; \
  1314. pop %r8; \
  1315. pop %rdi; \
  1316. pop %rsi; \
  1317. pop %rdx; \
  1318. pop %rcx; \
  1319. pop %rax
  1320. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  1321. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  1322. #define PARA_INDIRECT(addr) *addr(%rip)
  1323. #else
  1324. #define PV_SAVE_REGS pushl %eax; pushl %edi; pushl %ecx; pushl %edx
  1325. #define PV_RESTORE_REGS popl %edx; popl %ecx; popl %edi; popl %eax
  1326. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  1327. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  1328. #define PARA_INDIRECT(addr) *%cs:addr
  1329. #endif
  1330. #define INTERRUPT_RETURN \
  1331. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  1332. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
  1333. #define DISABLE_INTERRUPTS(clobbers) \
  1334. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  1335. PV_SAVE_REGS; \
  1336. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
  1337. PV_RESTORE_REGS;) \
  1338. #define ENABLE_INTERRUPTS(clobbers) \
  1339. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  1340. PV_SAVE_REGS; \
  1341. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
  1342. PV_RESTORE_REGS;)
  1343. #define USERGS_SYSRET32 \
  1344. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
  1345. CLBR_NONE, \
  1346. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
  1347. #ifdef CONFIG_X86_32
  1348. #define GET_CR0_INTO_EAX \
  1349. push %ecx; push %edx; \
  1350. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
  1351. pop %edx; pop %ecx
  1352. #define ENABLE_INTERRUPTS_SYSEXIT \
  1353. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  1354. CLBR_NONE, \
  1355. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  1356. #else /* !CONFIG_X86_32 */
  1357. /*
  1358. * If swapgs is used while the userspace stack is still current,
  1359. * there's no way to call a pvop. The PV replacement *must* be
  1360. * inlined, or the swapgs instruction must be trapped and emulated.
  1361. */
  1362. #define SWAPGS_UNSAFE_STACK \
  1363. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  1364. swapgs)
  1365. #define SWAPGS \
  1366. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  1367. PV_SAVE_REGS; \
  1368. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs); \
  1369. PV_RESTORE_REGS \
  1370. )
  1371. #define GET_CR2_INTO_RCX \
  1372. call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
  1373. movq %rax, %rcx; \
  1374. xorq %rax, %rax;
  1375. #define PARAVIRT_ADJUST_EXCEPTION_FRAME \
  1376. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
  1377. CLBR_NONE, \
  1378. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
  1379. #define USERGS_SYSRET64 \
  1380. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
  1381. CLBR_NONE, \
  1382. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
  1383. #define ENABLE_INTERRUPTS_SYSEXIT32 \
  1384. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  1385. CLBR_NONE, \
  1386. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  1387. #endif /* CONFIG_X86_32 */
  1388. #endif /* __ASSEMBLY__ */
  1389. #endif /* CONFIG_PARAVIRT */
  1390. #endif /* __ASM_PARAVIRT_H */