8250_pci.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/pci.h>
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/delay.h>
  21. #include <linux/tty.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/8250_pci.h>
  24. #include <linux/bitops.h>
  25. #include <asm/byteorder.h>
  26. #include <asm/io.h>
  27. #include "8250.h"
  28. #undef SERIAL_DEBUG_PCI
  29. /*
  30. * init function returns:
  31. * > 0 - number of ports
  32. * = 0 - use board->num_ports
  33. * < 0 - error
  34. */
  35. struct pci_serial_quirk {
  36. u32 vendor;
  37. u32 device;
  38. u32 subvendor;
  39. u32 subdevice;
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static void moan_device(const char *str, struct pci_dev *dev)
  55. {
  56. printk(KERN_WARNING "%s: %s\n"
  57. KERN_WARNING "Please send the output of lspci -vv, this\n"
  58. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  59. KERN_WARNING "manufacturer and name of serial board or\n"
  60. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  61. pci_name(dev), str, dev->vendor, dev->device,
  62. dev->subsystem_vendor, dev->subsystem_device);
  63. }
  64. static int
  65. setup_port(struct serial_private *priv, struct uart_port *port,
  66. int bar, int offset, int regshift)
  67. {
  68. struct pci_dev *dev = priv->dev;
  69. unsigned long base, len;
  70. if (bar >= PCI_NUM_BAR_RESOURCES)
  71. return -EINVAL;
  72. base = pci_resource_start(dev, bar);
  73. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  74. len = pci_resource_len(dev, bar);
  75. if (!priv->remapped_bar[bar])
  76. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  77. if (!priv->remapped_bar[bar])
  78. return -ENOMEM;
  79. port->iotype = UPIO_MEM;
  80. port->iobase = 0;
  81. port->mapbase = base + offset;
  82. port->membase = priv->remapped_bar[bar] + offset;
  83. port->regshift = regshift;
  84. } else {
  85. port->iotype = UPIO_PORT;
  86. port->iobase = base + offset;
  87. port->mapbase = 0;
  88. port->membase = NULL;
  89. port->regshift = 0;
  90. }
  91. return 0;
  92. }
  93. /*
  94. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  95. */
  96. static int addidata_apci7800_setup(struct serial_private *priv,
  97. const struct pciserial_board *board,
  98. struct uart_port *port, int idx)
  99. {
  100. unsigned int bar = 0, offset = board->first_offset;
  101. bar = FL_GET_BASE(board->flags);
  102. if (idx < 2) {
  103. offset += idx * board->uart_offset;
  104. } else if ((idx >= 2) && (idx < 4)) {
  105. bar += 1;
  106. offset += ((idx - 2) * board->uart_offset);
  107. } else if ((idx >= 4) && (idx < 6)) {
  108. bar += 2;
  109. offset += ((idx - 4) * board->uart_offset);
  110. } else if (idx >= 6) {
  111. bar += 3;
  112. offset += ((idx - 6) * board->uart_offset);
  113. }
  114. return setup_port(priv, port, bar, offset, board->reg_shift);
  115. }
  116. /*
  117. * AFAVLAB uses a different mixture of BARs and offsets
  118. * Not that ugly ;) -- HW
  119. */
  120. static int
  121. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  122. struct uart_port *port, int idx)
  123. {
  124. unsigned int bar, offset = board->first_offset;
  125. bar = FL_GET_BASE(board->flags);
  126. if (idx < 4)
  127. bar += idx;
  128. else {
  129. bar = 4;
  130. offset += (idx - 4) * board->uart_offset;
  131. }
  132. return setup_port(priv, port, bar, offset, board->reg_shift);
  133. }
  134. /*
  135. * HP's Remote Management Console. The Diva chip came in several
  136. * different versions. N-class, L2000 and A500 have two Diva chips, each
  137. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  138. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  139. * one Diva chip, but it has been expanded to 5 UARTs.
  140. */
  141. static int pci_hp_diva_init(struct pci_dev *dev)
  142. {
  143. int rc = 0;
  144. switch (dev->subsystem_device) {
  145. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  146. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  147. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  148. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  149. rc = 3;
  150. break;
  151. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  152. rc = 2;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  155. rc = 4;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  158. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  159. rc = 1;
  160. break;
  161. }
  162. return rc;
  163. }
  164. /*
  165. * HP's Diva chip puts the 4th/5th serial port further out, and
  166. * some serial ports are supposed to be hidden on certain models.
  167. */
  168. static int
  169. pci_hp_diva_setup(struct serial_private *priv,
  170. const struct pciserial_board *board,
  171. struct uart_port *port, int idx)
  172. {
  173. unsigned int offset = board->first_offset;
  174. unsigned int bar = FL_GET_BASE(board->flags);
  175. switch (priv->dev->subsystem_device) {
  176. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  177. if (idx == 3)
  178. idx++;
  179. break;
  180. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  181. if (idx > 0)
  182. idx++;
  183. if (idx > 2)
  184. idx++;
  185. break;
  186. }
  187. if (idx > 2)
  188. offset = 0x18;
  189. offset += idx * board->uart_offset;
  190. return setup_port(priv, port, bar, offset, board->reg_shift);
  191. }
  192. /*
  193. * Added for EKF Intel i960 serial boards
  194. */
  195. static int pci_inteli960ni_init(struct pci_dev *dev)
  196. {
  197. unsigned long oldval;
  198. if (!(dev->subsystem_device & 0x1000))
  199. return -ENODEV;
  200. /* is firmware started? */
  201. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  202. if (oldval == 0x00001000L) { /* RESET value */
  203. printk(KERN_DEBUG "Local i960 firmware missing");
  204. return -ENODEV;
  205. }
  206. return 0;
  207. }
  208. /*
  209. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  210. * that the card interrupt be explicitly enabled or disabled. This
  211. * seems to be mainly needed on card using the PLX which also use I/O
  212. * mapped memory.
  213. */
  214. static int pci_plx9050_init(struct pci_dev *dev)
  215. {
  216. u8 irq_config;
  217. void __iomem *p;
  218. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  219. moan_device("no memory in bar 0", dev);
  220. return 0;
  221. }
  222. irq_config = 0x41;
  223. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  224. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  225. irq_config = 0x43;
  226. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  227. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  228. /*
  229. * As the megawolf cards have the int pins active
  230. * high, and have 2 UART chips, both ints must be
  231. * enabled on the 9050. Also, the UARTS are set in
  232. * 16450 mode by default, so we have to enable the
  233. * 16C950 'enhanced' mode so that we can use the
  234. * deep FIFOs
  235. */
  236. irq_config = 0x5b;
  237. /*
  238. * enable/disable interrupts
  239. */
  240. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  241. if (p == NULL)
  242. return -ENOMEM;
  243. writel(irq_config, p + 0x4c);
  244. /*
  245. * Read the register back to ensure that it took effect.
  246. */
  247. readl(p + 0x4c);
  248. iounmap(p);
  249. return 0;
  250. }
  251. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  252. {
  253. u8 __iomem *p;
  254. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  255. return;
  256. /*
  257. * disable interrupts
  258. */
  259. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  260. if (p != NULL) {
  261. writel(0, p + 0x4c);
  262. /*
  263. * Read the register back to ensure that it took effect.
  264. */
  265. readl(p + 0x4c);
  266. iounmap(p);
  267. }
  268. }
  269. #define NI8420_INT_ENABLE_REG 0x38
  270. #define NI8420_INT_ENABLE_BIT 0x2000
  271. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  272. {
  273. void __iomem *p;
  274. unsigned long base, len;
  275. unsigned int bar = 0;
  276. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  277. moan_device("no memory in bar", dev);
  278. return;
  279. }
  280. base = pci_resource_start(dev, bar);
  281. len = pci_resource_len(dev, bar);
  282. p = ioremap_nocache(base, len);
  283. if (p == NULL)
  284. return;
  285. /* Disable the CPU Interrupt */
  286. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  287. p + NI8420_INT_ENABLE_REG);
  288. iounmap(p);
  289. }
  290. /* MITE registers */
  291. #define MITE_IOWBSR1 0xc4
  292. #define MITE_IOWCR1 0xf4
  293. #define MITE_LCIMR1 0x08
  294. #define MITE_LCIMR2 0x10
  295. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  296. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  297. {
  298. void __iomem *p;
  299. unsigned long base, len;
  300. unsigned int bar = 0;
  301. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  302. moan_device("no memory in bar", dev);
  303. return;
  304. }
  305. base = pci_resource_start(dev, bar);
  306. len = pci_resource_len(dev, bar);
  307. p = ioremap_nocache(base, len);
  308. if (p == NULL)
  309. return;
  310. /* Disable the CPU Interrupt */
  311. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  312. iounmap(p);
  313. }
  314. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  315. static int
  316. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  317. struct uart_port *port, int idx)
  318. {
  319. unsigned int bar, offset = board->first_offset;
  320. bar = 0;
  321. if (idx < 4) {
  322. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  323. offset += idx * board->uart_offset;
  324. } else if (idx < 8) {
  325. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  326. offset += idx * board->uart_offset + 0xC00;
  327. } else /* we have only 8 ports on PMC-OCTALPRO */
  328. return 1;
  329. return setup_port(priv, port, bar, offset, board->reg_shift);
  330. }
  331. /*
  332. * This does initialization for PMC OCTALPRO cards:
  333. * maps the device memory, resets the UARTs (needed, bc
  334. * if the module is removed and inserted again, the card
  335. * is in the sleep mode) and enables global interrupt.
  336. */
  337. /* global control register offset for SBS PMC-OctalPro */
  338. #define OCT_REG_CR_OFF 0x500
  339. static int sbs_init(struct pci_dev *dev)
  340. {
  341. u8 __iomem *p;
  342. p = pci_ioremap_bar(dev, 0);
  343. if (p == NULL)
  344. return -ENOMEM;
  345. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  346. writeb(0x10, p + OCT_REG_CR_OFF);
  347. udelay(50);
  348. writeb(0x0, p + OCT_REG_CR_OFF);
  349. /* Set bit-2 (INTENABLE) of Control Register */
  350. writeb(0x4, p + OCT_REG_CR_OFF);
  351. iounmap(p);
  352. return 0;
  353. }
  354. /*
  355. * Disables the global interrupt of PMC-OctalPro
  356. */
  357. static void __devexit sbs_exit(struct pci_dev *dev)
  358. {
  359. u8 __iomem *p;
  360. p = pci_ioremap_bar(dev, 0);
  361. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  362. if (p != NULL)
  363. writeb(0, p + OCT_REG_CR_OFF);
  364. iounmap(p);
  365. }
  366. /*
  367. * SIIG serial cards have an PCI interface chip which also controls
  368. * the UART clocking frequency. Each UART can be clocked independently
  369. * (except cards equiped with 4 UARTs) and initial clocking settings
  370. * are stored in the EEPROM chip. It can cause problems because this
  371. * version of serial driver doesn't support differently clocked UART's
  372. * on single PCI card. To prevent this, initialization functions set
  373. * high frequency clocking for all UART's on given card. It is safe (I
  374. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  375. * with other OSes (like M$ DOS).
  376. *
  377. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  378. *
  379. * There is two family of SIIG serial cards with different PCI
  380. * interface chip and different configuration methods:
  381. * - 10x cards have control registers in IO and/or memory space;
  382. * - 20x cards have control registers in standard PCI configuration space.
  383. *
  384. * Note: all 10x cards have PCI device ids 0x10..
  385. * all 20x cards have PCI device ids 0x20..
  386. *
  387. * There are also Quartet Serial cards which use Oxford Semiconductor
  388. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  389. *
  390. * Note: some SIIG cards are probed by the parport_serial object.
  391. */
  392. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  393. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  394. static int pci_siig10x_init(struct pci_dev *dev)
  395. {
  396. u16 data;
  397. void __iomem *p;
  398. switch (dev->device & 0xfff8) {
  399. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  400. data = 0xffdf;
  401. break;
  402. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  403. data = 0xf7ff;
  404. break;
  405. default: /* 1S1P, 4S */
  406. data = 0xfffb;
  407. break;
  408. }
  409. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  410. if (p == NULL)
  411. return -ENOMEM;
  412. writew(readw(p + 0x28) & data, p + 0x28);
  413. readw(p + 0x28);
  414. iounmap(p);
  415. return 0;
  416. }
  417. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  418. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  419. static int pci_siig20x_init(struct pci_dev *dev)
  420. {
  421. u8 data;
  422. /* Change clock frequency for the first UART. */
  423. pci_read_config_byte(dev, 0x6f, &data);
  424. pci_write_config_byte(dev, 0x6f, data & 0xef);
  425. /* If this card has 2 UART, we have to do the same with second UART. */
  426. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  427. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  428. pci_read_config_byte(dev, 0x73, &data);
  429. pci_write_config_byte(dev, 0x73, data & 0xef);
  430. }
  431. return 0;
  432. }
  433. static int pci_siig_init(struct pci_dev *dev)
  434. {
  435. unsigned int type = dev->device & 0xff00;
  436. if (type == 0x1000)
  437. return pci_siig10x_init(dev);
  438. else if (type == 0x2000)
  439. return pci_siig20x_init(dev);
  440. moan_device("Unknown SIIG card", dev);
  441. return -ENODEV;
  442. }
  443. static int pci_siig_setup(struct serial_private *priv,
  444. const struct pciserial_board *board,
  445. struct uart_port *port, int idx)
  446. {
  447. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  448. if (idx > 3) {
  449. bar = 4;
  450. offset = (idx - 4) * 8;
  451. }
  452. return setup_port(priv, port, bar, offset, 0);
  453. }
  454. /*
  455. * Timedia has an explosion of boards, and to avoid the PCI table from
  456. * growing *huge*, we use this function to collapse some 70 entries
  457. * in the PCI table into one, for sanity's and compactness's sake.
  458. */
  459. static const unsigned short timedia_single_port[] = {
  460. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  461. };
  462. static const unsigned short timedia_dual_port[] = {
  463. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  464. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  465. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  466. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  467. 0xD079, 0
  468. };
  469. static const unsigned short timedia_quad_port[] = {
  470. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  471. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  472. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  473. 0xB157, 0
  474. };
  475. static const unsigned short timedia_eight_port[] = {
  476. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  477. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  478. };
  479. static const struct timedia_struct {
  480. int num;
  481. const unsigned short *ids;
  482. } timedia_data[] = {
  483. { 1, timedia_single_port },
  484. { 2, timedia_dual_port },
  485. { 4, timedia_quad_port },
  486. { 8, timedia_eight_port }
  487. };
  488. static int pci_timedia_init(struct pci_dev *dev)
  489. {
  490. const unsigned short *ids;
  491. int i, j;
  492. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  493. ids = timedia_data[i].ids;
  494. for (j = 0; ids[j]; j++)
  495. if (dev->subsystem_device == ids[j])
  496. return timedia_data[i].num;
  497. }
  498. return 0;
  499. }
  500. /*
  501. * Timedia/SUNIX uses a mixture of BARs and offsets
  502. * Ugh, this is ugly as all hell --- TYT
  503. */
  504. static int
  505. pci_timedia_setup(struct serial_private *priv,
  506. const struct pciserial_board *board,
  507. struct uart_port *port, int idx)
  508. {
  509. unsigned int bar = 0, offset = board->first_offset;
  510. switch (idx) {
  511. case 0:
  512. bar = 0;
  513. break;
  514. case 1:
  515. offset = board->uart_offset;
  516. bar = 0;
  517. break;
  518. case 2:
  519. bar = 1;
  520. break;
  521. case 3:
  522. offset = board->uart_offset;
  523. /* FALLTHROUGH */
  524. case 4: /* BAR 2 */
  525. case 5: /* BAR 3 */
  526. case 6: /* BAR 4 */
  527. case 7: /* BAR 5 */
  528. bar = idx - 2;
  529. }
  530. return setup_port(priv, port, bar, offset, board->reg_shift);
  531. }
  532. /*
  533. * Some Titan cards are also a little weird
  534. */
  535. static int
  536. titan_400l_800l_setup(struct serial_private *priv,
  537. const struct pciserial_board *board,
  538. struct uart_port *port, int idx)
  539. {
  540. unsigned int bar, offset = board->first_offset;
  541. switch (idx) {
  542. case 0:
  543. bar = 1;
  544. break;
  545. case 1:
  546. bar = 2;
  547. break;
  548. default:
  549. bar = 4;
  550. offset = (idx - 2) * board->uart_offset;
  551. }
  552. return setup_port(priv, port, bar, offset, board->reg_shift);
  553. }
  554. static int pci_xircom_init(struct pci_dev *dev)
  555. {
  556. msleep(100);
  557. return 0;
  558. }
  559. static int pci_ni8420_init(struct pci_dev *dev)
  560. {
  561. void __iomem *p;
  562. unsigned long base, len;
  563. unsigned int bar = 0;
  564. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  565. moan_device("no memory in bar", dev);
  566. return 0;
  567. }
  568. base = pci_resource_start(dev, bar);
  569. len = pci_resource_len(dev, bar);
  570. p = ioremap_nocache(base, len);
  571. if (p == NULL)
  572. return -ENOMEM;
  573. /* Enable CPU Interrupt */
  574. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  575. p + NI8420_INT_ENABLE_REG);
  576. iounmap(p);
  577. return 0;
  578. }
  579. #define MITE_IOWBSR1_WSIZE 0xa
  580. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  581. #define MITE_IOWBSR1_WENAB (1 << 7)
  582. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  583. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  584. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  585. static int pci_ni8430_init(struct pci_dev *dev)
  586. {
  587. void __iomem *p;
  588. unsigned long base, len;
  589. u32 device_window;
  590. unsigned int bar = 0;
  591. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  592. moan_device("no memory in bar", dev);
  593. return 0;
  594. }
  595. base = pci_resource_start(dev, bar);
  596. len = pci_resource_len(dev, bar);
  597. p = ioremap_nocache(base, len);
  598. if (p == NULL)
  599. return -ENOMEM;
  600. /* Set device window address and size in BAR0 */
  601. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  602. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  603. writel(device_window, p + MITE_IOWBSR1);
  604. /* Set window access to go to RAMSEL IO address space */
  605. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  606. p + MITE_IOWCR1);
  607. /* Enable IO Bus Interrupt 0 */
  608. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  609. /* Enable CPU Interrupt */
  610. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  611. iounmap(p);
  612. return 0;
  613. }
  614. /* UART Port Control Register */
  615. #define NI8430_PORTCON 0x0f
  616. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  617. static int
  618. pci_ni8430_setup(struct serial_private *priv,
  619. const struct pciserial_board *board,
  620. struct uart_port *port, int idx)
  621. {
  622. void __iomem *p;
  623. unsigned long base, len;
  624. unsigned int bar, offset = board->first_offset;
  625. if (idx >= board->num_ports)
  626. return 1;
  627. bar = FL_GET_BASE(board->flags);
  628. offset += idx * board->uart_offset;
  629. base = pci_resource_start(priv->dev, bar);
  630. len = pci_resource_len(priv->dev, bar);
  631. p = ioremap_nocache(base, len);
  632. /* enable the transciever */
  633. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  634. p + offset + NI8430_PORTCON);
  635. iounmap(p);
  636. return setup_port(priv, port, bar, offset, board->reg_shift);
  637. }
  638. static int pci_netmos_init(struct pci_dev *dev)
  639. {
  640. /* subdevice 0x00PS means <P> parallel, <S> serial */
  641. unsigned int num_serial = dev->subsystem_device & 0xf;
  642. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  643. dev->subsystem_device == 0x0299)
  644. return 0;
  645. if (num_serial == 0)
  646. return -ENODEV;
  647. return num_serial;
  648. }
  649. /*
  650. * These chips are available with optionally one parallel port and up to
  651. * two serial ports. Unfortunately they all have the same product id.
  652. *
  653. * Basic configuration is done over a region of 32 I/O ports. The base
  654. * ioport is called INTA or INTC, depending on docs/other drivers.
  655. *
  656. * The region of the 32 I/O ports is configured in POSIO0R...
  657. */
  658. /* registers */
  659. #define ITE_887x_MISCR 0x9c
  660. #define ITE_887x_INTCBAR 0x78
  661. #define ITE_887x_UARTBAR 0x7c
  662. #define ITE_887x_PS0BAR 0x10
  663. #define ITE_887x_POSIO0 0x60
  664. /* I/O space size */
  665. #define ITE_887x_IOSIZE 32
  666. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  667. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  668. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  669. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  670. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  671. #define ITE_887x_POSIO_SPEED (3 << 29)
  672. /* enable IO_Space bit */
  673. #define ITE_887x_POSIO_ENABLE (1 << 31)
  674. static int pci_ite887x_init(struct pci_dev *dev)
  675. {
  676. /* inta_addr are the configuration addresses of the ITE */
  677. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  678. 0x200, 0x280, 0 };
  679. int ret, i, type;
  680. struct resource *iobase = NULL;
  681. u32 miscr, uartbar, ioport;
  682. /* search for the base-ioport */
  683. i = 0;
  684. while (inta_addr[i] && iobase == NULL) {
  685. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  686. "ite887x");
  687. if (iobase != NULL) {
  688. /* write POSIO0R - speed | size | ioport */
  689. pci_write_config_dword(dev, ITE_887x_POSIO0,
  690. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  691. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  692. /* write INTCBAR - ioport */
  693. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  694. inta_addr[i]);
  695. ret = inb(inta_addr[i]);
  696. if (ret != 0xff) {
  697. /* ioport connected */
  698. break;
  699. }
  700. release_region(iobase->start, ITE_887x_IOSIZE);
  701. iobase = NULL;
  702. }
  703. i++;
  704. }
  705. if (!inta_addr[i]) {
  706. printk(KERN_ERR "ite887x: could not find iobase\n");
  707. return -ENODEV;
  708. }
  709. /* start of undocumented type checking (see parport_pc.c) */
  710. type = inb(iobase->start + 0x18) & 0x0f;
  711. switch (type) {
  712. case 0x2: /* ITE8871 (1P) */
  713. case 0xa: /* ITE8875 (1P) */
  714. ret = 0;
  715. break;
  716. case 0xe: /* ITE8872 (2S1P) */
  717. ret = 2;
  718. break;
  719. case 0x6: /* ITE8873 (1S) */
  720. ret = 1;
  721. break;
  722. case 0x8: /* ITE8874 (2S) */
  723. ret = 2;
  724. break;
  725. default:
  726. moan_device("Unknown ITE887x", dev);
  727. ret = -ENODEV;
  728. }
  729. /* configure all serial ports */
  730. for (i = 0; i < ret; i++) {
  731. /* read the I/O port from the device */
  732. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  733. &ioport);
  734. ioport &= 0x0000FF00; /* the actual base address */
  735. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  736. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  737. ITE_887x_POSIO_IOSIZE_8 | ioport);
  738. /* write the ioport to the UARTBAR */
  739. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  740. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  741. uartbar |= (ioport << (16 * i)); /* set the ioport */
  742. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  743. /* get current config */
  744. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  745. /* disable interrupts (UARTx_Routing[3:0]) */
  746. miscr &= ~(0xf << (12 - 4 * i));
  747. /* activate the UART (UARTx_En) */
  748. miscr |= 1 << (23 - i);
  749. /* write new config with activated UART */
  750. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  751. }
  752. if (ret <= 0) {
  753. /* the device has no UARTs if we get here */
  754. release_region(iobase->start, ITE_887x_IOSIZE);
  755. }
  756. return ret;
  757. }
  758. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  759. {
  760. u32 ioport;
  761. /* the ioport is bit 0-15 in POSIO0R */
  762. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  763. ioport &= 0xffff;
  764. release_region(ioport, ITE_887x_IOSIZE);
  765. }
  766. /*
  767. * Oxford Semiconductor Inc.
  768. * Check that device is part of the Tornado range of devices, then determine
  769. * the number of ports available on the device.
  770. */
  771. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  772. {
  773. u8 __iomem *p;
  774. unsigned long deviceID;
  775. unsigned int number_uarts = 0;
  776. /* OxSemi Tornado devices are all 0xCxxx */
  777. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  778. (dev->device & 0xF000) != 0xC000)
  779. return 0;
  780. p = pci_iomap(dev, 0, 5);
  781. if (p == NULL)
  782. return -ENOMEM;
  783. deviceID = ioread32(p);
  784. /* Tornado device */
  785. if (deviceID == 0x07000200) {
  786. number_uarts = ioread8(p + 4);
  787. printk(KERN_DEBUG
  788. "%d ports detected on Oxford PCI Express device\n",
  789. number_uarts);
  790. }
  791. pci_iounmap(dev, p);
  792. return number_uarts;
  793. }
  794. static int
  795. pci_default_setup(struct serial_private *priv,
  796. const struct pciserial_board *board,
  797. struct uart_port *port, int idx)
  798. {
  799. unsigned int bar, offset = board->first_offset, maxnr;
  800. bar = FL_GET_BASE(board->flags);
  801. if (board->flags & FL_BASE_BARS)
  802. bar += idx;
  803. else
  804. offset += idx * board->uart_offset;
  805. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  806. (board->reg_shift + 3);
  807. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  808. return 1;
  809. return setup_port(priv, port, bar, offset, board->reg_shift);
  810. }
  811. static int skip_tx_en_setup(struct serial_private *priv,
  812. const struct pciserial_board *board,
  813. struct uart_port *port, int idx)
  814. {
  815. port->flags |= UPF_NO_TXEN_TEST;
  816. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  817. "[%04x:%04x] subsystem [%04x:%04x]\n",
  818. priv->dev->vendor,
  819. priv->dev->device,
  820. priv->dev->subsystem_vendor,
  821. priv->dev->subsystem_device);
  822. return pci_default_setup(priv, board, port, idx);
  823. }
  824. /* This should be in linux/pci_ids.h */
  825. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  826. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  827. #define PCI_DEVICE_ID_OCTPRO 0x0001
  828. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  829. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  830. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  831. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  832. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  833. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  834. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  835. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  836. /*
  837. * Master list of serial port init/setup/exit quirks.
  838. * This does not describe the general nature of the port.
  839. * (ie, baud base, number and location of ports, etc)
  840. *
  841. * This list is ordered alphabetically by vendor then device.
  842. * Specific entries must come before more generic entries.
  843. */
  844. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  845. /*
  846. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  847. */
  848. {
  849. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  850. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  851. .subvendor = PCI_ANY_ID,
  852. .subdevice = PCI_ANY_ID,
  853. .setup = addidata_apci7800_setup,
  854. },
  855. /*
  856. * AFAVLAB cards - these may be called via parport_serial
  857. * It is not clear whether this applies to all products.
  858. */
  859. {
  860. .vendor = PCI_VENDOR_ID_AFAVLAB,
  861. .device = PCI_ANY_ID,
  862. .subvendor = PCI_ANY_ID,
  863. .subdevice = PCI_ANY_ID,
  864. .setup = afavlab_setup,
  865. },
  866. /*
  867. * HP Diva
  868. */
  869. {
  870. .vendor = PCI_VENDOR_ID_HP,
  871. .device = PCI_DEVICE_ID_HP_DIVA,
  872. .subvendor = PCI_ANY_ID,
  873. .subdevice = PCI_ANY_ID,
  874. .init = pci_hp_diva_init,
  875. .setup = pci_hp_diva_setup,
  876. },
  877. /*
  878. * Intel
  879. */
  880. {
  881. .vendor = PCI_VENDOR_ID_INTEL,
  882. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  883. .subvendor = 0xe4bf,
  884. .subdevice = PCI_ANY_ID,
  885. .init = pci_inteli960ni_init,
  886. .setup = pci_default_setup,
  887. },
  888. {
  889. .vendor = PCI_VENDOR_ID_INTEL,
  890. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  891. .subvendor = PCI_ANY_ID,
  892. .subdevice = PCI_ANY_ID,
  893. .setup = skip_tx_en_setup,
  894. },
  895. {
  896. .vendor = PCI_VENDOR_ID_INTEL,
  897. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  898. .subvendor = PCI_ANY_ID,
  899. .subdevice = PCI_ANY_ID,
  900. .setup = skip_tx_en_setup,
  901. },
  902. {
  903. .vendor = PCI_VENDOR_ID_INTEL,
  904. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  905. .subvendor = PCI_ANY_ID,
  906. .subdevice = PCI_ANY_ID,
  907. .setup = skip_tx_en_setup,
  908. },
  909. /*
  910. * ITE
  911. */
  912. {
  913. .vendor = PCI_VENDOR_ID_ITE,
  914. .device = PCI_DEVICE_ID_ITE_8872,
  915. .subvendor = PCI_ANY_ID,
  916. .subdevice = PCI_ANY_ID,
  917. .init = pci_ite887x_init,
  918. .setup = pci_default_setup,
  919. .exit = __devexit_p(pci_ite887x_exit),
  920. },
  921. /*
  922. * National Instruments
  923. */
  924. {
  925. .vendor = PCI_VENDOR_ID_NI,
  926. .device = PCI_DEVICE_ID_NI_PCI23216,
  927. .subvendor = PCI_ANY_ID,
  928. .subdevice = PCI_ANY_ID,
  929. .init = pci_ni8420_init,
  930. .setup = pci_default_setup,
  931. .exit = __devexit_p(pci_ni8420_exit),
  932. },
  933. {
  934. .vendor = PCI_VENDOR_ID_NI,
  935. .device = PCI_DEVICE_ID_NI_PCI2328,
  936. .subvendor = PCI_ANY_ID,
  937. .subdevice = PCI_ANY_ID,
  938. .init = pci_ni8420_init,
  939. .setup = pci_default_setup,
  940. .exit = __devexit_p(pci_ni8420_exit),
  941. },
  942. {
  943. .vendor = PCI_VENDOR_ID_NI,
  944. .device = PCI_DEVICE_ID_NI_PCI2324,
  945. .subvendor = PCI_ANY_ID,
  946. .subdevice = PCI_ANY_ID,
  947. .init = pci_ni8420_init,
  948. .setup = pci_default_setup,
  949. .exit = __devexit_p(pci_ni8420_exit),
  950. },
  951. {
  952. .vendor = PCI_VENDOR_ID_NI,
  953. .device = PCI_DEVICE_ID_NI_PCI2322,
  954. .subvendor = PCI_ANY_ID,
  955. .subdevice = PCI_ANY_ID,
  956. .init = pci_ni8420_init,
  957. .setup = pci_default_setup,
  958. .exit = __devexit_p(pci_ni8420_exit),
  959. },
  960. {
  961. .vendor = PCI_VENDOR_ID_NI,
  962. .device = PCI_DEVICE_ID_NI_PCI2324I,
  963. .subvendor = PCI_ANY_ID,
  964. .subdevice = PCI_ANY_ID,
  965. .init = pci_ni8420_init,
  966. .setup = pci_default_setup,
  967. .exit = __devexit_p(pci_ni8420_exit),
  968. },
  969. {
  970. .vendor = PCI_VENDOR_ID_NI,
  971. .device = PCI_DEVICE_ID_NI_PCI2322I,
  972. .subvendor = PCI_ANY_ID,
  973. .subdevice = PCI_ANY_ID,
  974. .init = pci_ni8420_init,
  975. .setup = pci_default_setup,
  976. .exit = __devexit_p(pci_ni8420_exit),
  977. },
  978. {
  979. .vendor = PCI_VENDOR_ID_NI,
  980. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  981. .subvendor = PCI_ANY_ID,
  982. .subdevice = PCI_ANY_ID,
  983. .init = pci_ni8420_init,
  984. .setup = pci_default_setup,
  985. .exit = __devexit_p(pci_ni8420_exit),
  986. },
  987. {
  988. .vendor = PCI_VENDOR_ID_NI,
  989. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  990. .subvendor = PCI_ANY_ID,
  991. .subdevice = PCI_ANY_ID,
  992. .init = pci_ni8420_init,
  993. .setup = pci_default_setup,
  994. .exit = __devexit_p(pci_ni8420_exit),
  995. },
  996. {
  997. .vendor = PCI_VENDOR_ID_NI,
  998. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  999. .subvendor = PCI_ANY_ID,
  1000. .subdevice = PCI_ANY_ID,
  1001. .init = pci_ni8420_init,
  1002. .setup = pci_default_setup,
  1003. .exit = __devexit_p(pci_ni8420_exit),
  1004. },
  1005. {
  1006. .vendor = PCI_VENDOR_ID_NI,
  1007. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1008. .subvendor = PCI_ANY_ID,
  1009. .subdevice = PCI_ANY_ID,
  1010. .init = pci_ni8420_init,
  1011. .setup = pci_default_setup,
  1012. .exit = __devexit_p(pci_ni8420_exit),
  1013. },
  1014. {
  1015. .vendor = PCI_VENDOR_ID_NI,
  1016. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1017. .subvendor = PCI_ANY_ID,
  1018. .subdevice = PCI_ANY_ID,
  1019. .init = pci_ni8420_init,
  1020. .setup = pci_default_setup,
  1021. .exit = __devexit_p(pci_ni8420_exit),
  1022. },
  1023. {
  1024. .vendor = PCI_VENDOR_ID_NI,
  1025. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1026. .subvendor = PCI_ANY_ID,
  1027. .subdevice = PCI_ANY_ID,
  1028. .init = pci_ni8420_init,
  1029. .setup = pci_default_setup,
  1030. .exit = __devexit_p(pci_ni8420_exit),
  1031. },
  1032. {
  1033. .vendor = PCI_VENDOR_ID_NI,
  1034. .device = PCI_ANY_ID,
  1035. .subvendor = PCI_ANY_ID,
  1036. .subdevice = PCI_ANY_ID,
  1037. .init = pci_ni8430_init,
  1038. .setup = pci_ni8430_setup,
  1039. .exit = __devexit_p(pci_ni8430_exit),
  1040. },
  1041. /*
  1042. * Panacom
  1043. */
  1044. {
  1045. .vendor = PCI_VENDOR_ID_PANACOM,
  1046. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1047. .subvendor = PCI_ANY_ID,
  1048. .subdevice = PCI_ANY_ID,
  1049. .init = pci_plx9050_init,
  1050. .setup = pci_default_setup,
  1051. .exit = __devexit_p(pci_plx9050_exit),
  1052. },
  1053. {
  1054. .vendor = PCI_VENDOR_ID_PANACOM,
  1055. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1056. .subvendor = PCI_ANY_ID,
  1057. .subdevice = PCI_ANY_ID,
  1058. .init = pci_plx9050_init,
  1059. .setup = pci_default_setup,
  1060. .exit = __devexit_p(pci_plx9050_exit),
  1061. },
  1062. /*
  1063. * PLX
  1064. */
  1065. {
  1066. .vendor = PCI_VENDOR_ID_PLX,
  1067. .device = PCI_DEVICE_ID_PLX_9030,
  1068. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1069. .subdevice = PCI_ANY_ID,
  1070. .setup = pci_default_setup,
  1071. },
  1072. {
  1073. .vendor = PCI_VENDOR_ID_PLX,
  1074. .device = PCI_DEVICE_ID_PLX_9050,
  1075. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1076. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1077. .init = pci_plx9050_init,
  1078. .setup = pci_default_setup,
  1079. .exit = __devexit_p(pci_plx9050_exit),
  1080. },
  1081. {
  1082. .vendor = PCI_VENDOR_ID_PLX,
  1083. .device = PCI_DEVICE_ID_PLX_9050,
  1084. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1085. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1086. .init = pci_plx9050_init,
  1087. .setup = pci_default_setup,
  1088. .exit = __devexit_p(pci_plx9050_exit),
  1089. },
  1090. {
  1091. .vendor = PCI_VENDOR_ID_PLX,
  1092. .device = PCI_DEVICE_ID_PLX_9050,
  1093. .subvendor = PCI_VENDOR_ID_PLX,
  1094. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1095. .init = pci_plx9050_init,
  1096. .setup = pci_default_setup,
  1097. .exit = __devexit_p(pci_plx9050_exit),
  1098. },
  1099. {
  1100. .vendor = PCI_VENDOR_ID_PLX,
  1101. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1102. .subvendor = PCI_VENDOR_ID_PLX,
  1103. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1104. .init = pci_plx9050_init,
  1105. .setup = pci_default_setup,
  1106. .exit = __devexit_p(pci_plx9050_exit),
  1107. },
  1108. /*
  1109. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1110. */
  1111. {
  1112. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1113. .device = PCI_DEVICE_ID_OCTPRO,
  1114. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1115. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1116. .init = sbs_init,
  1117. .setup = sbs_setup,
  1118. .exit = __devexit_p(sbs_exit),
  1119. },
  1120. /*
  1121. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1122. */
  1123. {
  1124. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1125. .device = PCI_DEVICE_ID_OCTPRO,
  1126. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1127. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1128. .init = sbs_init,
  1129. .setup = sbs_setup,
  1130. .exit = __devexit_p(sbs_exit),
  1131. },
  1132. /*
  1133. * SBS Technologies, Inc., P-Octal 232
  1134. */
  1135. {
  1136. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1137. .device = PCI_DEVICE_ID_OCTPRO,
  1138. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1139. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1140. .init = sbs_init,
  1141. .setup = sbs_setup,
  1142. .exit = __devexit_p(sbs_exit),
  1143. },
  1144. /*
  1145. * SBS Technologies, Inc., P-Octal 422
  1146. */
  1147. {
  1148. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1149. .device = PCI_DEVICE_ID_OCTPRO,
  1150. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1151. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1152. .init = sbs_init,
  1153. .setup = sbs_setup,
  1154. .exit = __devexit_p(sbs_exit),
  1155. },
  1156. /*
  1157. * SIIG cards - these may be called via parport_serial
  1158. */
  1159. {
  1160. .vendor = PCI_VENDOR_ID_SIIG,
  1161. .device = PCI_ANY_ID,
  1162. .subvendor = PCI_ANY_ID,
  1163. .subdevice = PCI_ANY_ID,
  1164. .init = pci_siig_init,
  1165. .setup = pci_siig_setup,
  1166. },
  1167. /*
  1168. * Titan cards
  1169. */
  1170. {
  1171. .vendor = PCI_VENDOR_ID_TITAN,
  1172. .device = PCI_DEVICE_ID_TITAN_400L,
  1173. .subvendor = PCI_ANY_ID,
  1174. .subdevice = PCI_ANY_ID,
  1175. .setup = titan_400l_800l_setup,
  1176. },
  1177. {
  1178. .vendor = PCI_VENDOR_ID_TITAN,
  1179. .device = PCI_DEVICE_ID_TITAN_800L,
  1180. .subvendor = PCI_ANY_ID,
  1181. .subdevice = PCI_ANY_ID,
  1182. .setup = titan_400l_800l_setup,
  1183. },
  1184. /*
  1185. * Timedia cards
  1186. */
  1187. {
  1188. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1189. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1190. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1191. .subdevice = PCI_ANY_ID,
  1192. .init = pci_timedia_init,
  1193. .setup = pci_timedia_setup,
  1194. },
  1195. {
  1196. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1197. .device = PCI_ANY_ID,
  1198. .subvendor = PCI_ANY_ID,
  1199. .subdevice = PCI_ANY_ID,
  1200. .setup = pci_timedia_setup,
  1201. },
  1202. /*
  1203. * Xircom cards
  1204. */
  1205. {
  1206. .vendor = PCI_VENDOR_ID_XIRCOM,
  1207. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1208. .subvendor = PCI_ANY_ID,
  1209. .subdevice = PCI_ANY_ID,
  1210. .init = pci_xircom_init,
  1211. .setup = pci_default_setup,
  1212. },
  1213. /*
  1214. * Netmos cards - these may be called via parport_serial
  1215. */
  1216. {
  1217. .vendor = PCI_VENDOR_ID_NETMOS,
  1218. .device = PCI_ANY_ID,
  1219. .subvendor = PCI_ANY_ID,
  1220. .subdevice = PCI_ANY_ID,
  1221. .init = pci_netmos_init,
  1222. .setup = pci_default_setup,
  1223. },
  1224. /*
  1225. * For Oxford Semiconductor and Mainpine
  1226. */
  1227. {
  1228. .vendor = PCI_VENDOR_ID_OXSEMI,
  1229. .device = PCI_ANY_ID,
  1230. .subvendor = PCI_ANY_ID,
  1231. .subdevice = PCI_ANY_ID,
  1232. .init = pci_oxsemi_tornado_init,
  1233. .setup = pci_default_setup,
  1234. },
  1235. {
  1236. .vendor = PCI_VENDOR_ID_MAINPINE,
  1237. .device = PCI_ANY_ID,
  1238. .subvendor = PCI_ANY_ID,
  1239. .subdevice = PCI_ANY_ID,
  1240. .init = pci_oxsemi_tornado_init,
  1241. .setup = pci_default_setup,
  1242. },
  1243. /*
  1244. * Default "match everything" terminator entry
  1245. */
  1246. {
  1247. .vendor = PCI_ANY_ID,
  1248. .device = PCI_ANY_ID,
  1249. .subvendor = PCI_ANY_ID,
  1250. .subdevice = PCI_ANY_ID,
  1251. .setup = pci_default_setup,
  1252. }
  1253. };
  1254. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1255. {
  1256. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1257. }
  1258. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1259. {
  1260. struct pci_serial_quirk *quirk;
  1261. for (quirk = pci_serial_quirks; ; quirk++)
  1262. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1263. quirk_id_matches(quirk->device, dev->device) &&
  1264. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1265. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1266. break;
  1267. return quirk;
  1268. }
  1269. static inline int get_pci_irq(struct pci_dev *dev,
  1270. const struct pciserial_board *board)
  1271. {
  1272. if (board->flags & FL_NOIRQ)
  1273. return 0;
  1274. else
  1275. return dev->irq;
  1276. }
  1277. /*
  1278. * This is the configuration table for all of the PCI serial boards
  1279. * which we support. It is directly indexed by the pci_board_num_t enum
  1280. * value, which is encoded in the pci_device_id PCI probe table's
  1281. * driver_data member.
  1282. *
  1283. * The makeup of these names are:
  1284. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1285. *
  1286. * bn = PCI BAR number
  1287. * bt = Index using PCI BARs
  1288. * n = number of serial ports
  1289. * baud = baud rate
  1290. * offsetinhex = offset for each sequential port (in hex)
  1291. *
  1292. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1293. *
  1294. * Please note: in theory if n = 1, _bt infix should make no difference.
  1295. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1296. */
  1297. enum pci_board_num_t {
  1298. pbn_default = 0,
  1299. pbn_b0_1_115200,
  1300. pbn_b0_2_115200,
  1301. pbn_b0_4_115200,
  1302. pbn_b0_5_115200,
  1303. pbn_b0_8_115200,
  1304. pbn_b0_1_921600,
  1305. pbn_b0_2_921600,
  1306. pbn_b0_4_921600,
  1307. pbn_b0_2_1130000,
  1308. pbn_b0_4_1152000,
  1309. pbn_b0_2_1843200,
  1310. pbn_b0_4_1843200,
  1311. pbn_b0_2_1843200_200,
  1312. pbn_b0_4_1843200_200,
  1313. pbn_b0_8_1843200_200,
  1314. pbn_b0_1_4000000,
  1315. pbn_b0_bt_1_115200,
  1316. pbn_b0_bt_2_115200,
  1317. pbn_b0_bt_8_115200,
  1318. pbn_b0_bt_1_460800,
  1319. pbn_b0_bt_2_460800,
  1320. pbn_b0_bt_4_460800,
  1321. pbn_b0_bt_1_921600,
  1322. pbn_b0_bt_2_921600,
  1323. pbn_b0_bt_4_921600,
  1324. pbn_b0_bt_8_921600,
  1325. pbn_b1_1_115200,
  1326. pbn_b1_2_115200,
  1327. pbn_b1_4_115200,
  1328. pbn_b1_8_115200,
  1329. pbn_b1_16_115200,
  1330. pbn_b1_1_921600,
  1331. pbn_b1_2_921600,
  1332. pbn_b1_4_921600,
  1333. pbn_b1_8_921600,
  1334. pbn_b1_2_1250000,
  1335. pbn_b1_bt_1_115200,
  1336. pbn_b1_bt_2_115200,
  1337. pbn_b1_bt_4_115200,
  1338. pbn_b1_bt_2_921600,
  1339. pbn_b1_1_1382400,
  1340. pbn_b1_2_1382400,
  1341. pbn_b1_4_1382400,
  1342. pbn_b1_8_1382400,
  1343. pbn_b2_1_115200,
  1344. pbn_b2_2_115200,
  1345. pbn_b2_4_115200,
  1346. pbn_b2_8_115200,
  1347. pbn_b2_1_460800,
  1348. pbn_b2_4_460800,
  1349. pbn_b2_8_460800,
  1350. pbn_b2_16_460800,
  1351. pbn_b2_1_921600,
  1352. pbn_b2_4_921600,
  1353. pbn_b2_8_921600,
  1354. pbn_b2_bt_1_115200,
  1355. pbn_b2_bt_2_115200,
  1356. pbn_b2_bt_4_115200,
  1357. pbn_b2_bt_2_921600,
  1358. pbn_b2_bt_4_921600,
  1359. pbn_b3_2_115200,
  1360. pbn_b3_4_115200,
  1361. pbn_b3_8_115200,
  1362. /*
  1363. * Board-specific versions.
  1364. */
  1365. pbn_panacom,
  1366. pbn_panacom2,
  1367. pbn_panacom4,
  1368. pbn_exsys_4055,
  1369. pbn_plx_romulus,
  1370. pbn_oxsemi,
  1371. pbn_oxsemi_1_4000000,
  1372. pbn_oxsemi_2_4000000,
  1373. pbn_oxsemi_4_4000000,
  1374. pbn_oxsemi_8_4000000,
  1375. pbn_intel_i960,
  1376. pbn_sgi_ioc3,
  1377. pbn_computone_4,
  1378. pbn_computone_6,
  1379. pbn_computone_8,
  1380. pbn_sbsxrsio,
  1381. pbn_exar_XR17C152,
  1382. pbn_exar_XR17C154,
  1383. pbn_exar_XR17C158,
  1384. pbn_pasemi_1682M,
  1385. pbn_ni8430_2,
  1386. pbn_ni8430_4,
  1387. pbn_ni8430_8,
  1388. pbn_ni8430_16,
  1389. };
  1390. /*
  1391. * uart_offset - the space between channels
  1392. * reg_shift - describes how the UART registers are mapped
  1393. * to PCI memory by the card.
  1394. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1395. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1396. * in include/linux/serial_reg.h,
  1397. * see first lines of serial_in() and serial_out() in 8250.c
  1398. */
  1399. static struct pciserial_board pci_boards[] __devinitdata = {
  1400. [pbn_default] = {
  1401. .flags = FL_BASE0,
  1402. .num_ports = 1,
  1403. .base_baud = 115200,
  1404. .uart_offset = 8,
  1405. },
  1406. [pbn_b0_1_115200] = {
  1407. .flags = FL_BASE0,
  1408. .num_ports = 1,
  1409. .base_baud = 115200,
  1410. .uart_offset = 8,
  1411. },
  1412. [pbn_b0_2_115200] = {
  1413. .flags = FL_BASE0,
  1414. .num_ports = 2,
  1415. .base_baud = 115200,
  1416. .uart_offset = 8,
  1417. },
  1418. [pbn_b0_4_115200] = {
  1419. .flags = FL_BASE0,
  1420. .num_ports = 4,
  1421. .base_baud = 115200,
  1422. .uart_offset = 8,
  1423. },
  1424. [pbn_b0_5_115200] = {
  1425. .flags = FL_BASE0,
  1426. .num_ports = 5,
  1427. .base_baud = 115200,
  1428. .uart_offset = 8,
  1429. },
  1430. [pbn_b0_8_115200] = {
  1431. .flags = FL_BASE0,
  1432. .num_ports = 8,
  1433. .base_baud = 115200,
  1434. .uart_offset = 8,
  1435. },
  1436. [pbn_b0_1_921600] = {
  1437. .flags = FL_BASE0,
  1438. .num_ports = 1,
  1439. .base_baud = 921600,
  1440. .uart_offset = 8,
  1441. },
  1442. [pbn_b0_2_921600] = {
  1443. .flags = FL_BASE0,
  1444. .num_ports = 2,
  1445. .base_baud = 921600,
  1446. .uart_offset = 8,
  1447. },
  1448. [pbn_b0_4_921600] = {
  1449. .flags = FL_BASE0,
  1450. .num_ports = 4,
  1451. .base_baud = 921600,
  1452. .uart_offset = 8,
  1453. },
  1454. [pbn_b0_2_1130000] = {
  1455. .flags = FL_BASE0,
  1456. .num_ports = 2,
  1457. .base_baud = 1130000,
  1458. .uart_offset = 8,
  1459. },
  1460. [pbn_b0_4_1152000] = {
  1461. .flags = FL_BASE0,
  1462. .num_ports = 4,
  1463. .base_baud = 1152000,
  1464. .uart_offset = 8,
  1465. },
  1466. [pbn_b0_2_1843200] = {
  1467. .flags = FL_BASE0,
  1468. .num_ports = 2,
  1469. .base_baud = 1843200,
  1470. .uart_offset = 8,
  1471. },
  1472. [pbn_b0_4_1843200] = {
  1473. .flags = FL_BASE0,
  1474. .num_ports = 4,
  1475. .base_baud = 1843200,
  1476. .uart_offset = 8,
  1477. },
  1478. [pbn_b0_2_1843200_200] = {
  1479. .flags = FL_BASE0,
  1480. .num_ports = 2,
  1481. .base_baud = 1843200,
  1482. .uart_offset = 0x200,
  1483. },
  1484. [pbn_b0_4_1843200_200] = {
  1485. .flags = FL_BASE0,
  1486. .num_ports = 4,
  1487. .base_baud = 1843200,
  1488. .uart_offset = 0x200,
  1489. },
  1490. [pbn_b0_8_1843200_200] = {
  1491. .flags = FL_BASE0,
  1492. .num_ports = 8,
  1493. .base_baud = 1843200,
  1494. .uart_offset = 0x200,
  1495. },
  1496. [pbn_b0_1_4000000] = {
  1497. .flags = FL_BASE0,
  1498. .num_ports = 1,
  1499. .base_baud = 4000000,
  1500. .uart_offset = 8,
  1501. },
  1502. [pbn_b0_bt_1_115200] = {
  1503. .flags = FL_BASE0|FL_BASE_BARS,
  1504. .num_ports = 1,
  1505. .base_baud = 115200,
  1506. .uart_offset = 8,
  1507. },
  1508. [pbn_b0_bt_2_115200] = {
  1509. .flags = FL_BASE0|FL_BASE_BARS,
  1510. .num_ports = 2,
  1511. .base_baud = 115200,
  1512. .uart_offset = 8,
  1513. },
  1514. [pbn_b0_bt_8_115200] = {
  1515. .flags = FL_BASE0|FL_BASE_BARS,
  1516. .num_ports = 8,
  1517. .base_baud = 115200,
  1518. .uart_offset = 8,
  1519. },
  1520. [pbn_b0_bt_1_460800] = {
  1521. .flags = FL_BASE0|FL_BASE_BARS,
  1522. .num_ports = 1,
  1523. .base_baud = 460800,
  1524. .uart_offset = 8,
  1525. },
  1526. [pbn_b0_bt_2_460800] = {
  1527. .flags = FL_BASE0|FL_BASE_BARS,
  1528. .num_ports = 2,
  1529. .base_baud = 460800,
  1530. .uart_offset = 8,
  1531. },
  1532. [pbn_b0_bt_4_460800] = {
  1533. .flags = FL_BASE0|FL_BASE_BARS,
  1534. .num_ports = 4,
  1535. .base_baud = 460800,
  1536. .uart_offset = 8,
  1537. },
  1538. [pbn_b0_bt_1_921600] = {
  1539. .flags = FL_BASE0|FL_BASE_BARS,
  1540. .num_ports = 1,
  1541. .base_baud = 921600,
  1542. .uart_offset = 8,
  1543. },
  1544. [pbn_b0_bt_2_921600] = {
  1545. .flags = FL_BASE0|FL_BASE_BARS,
  1546. .num_ports = 2,
  1547. .base_baud = 921600,
  1548. .uart_offset = 8,
  1549. },
  1550. [pbn_b0_bt_4_921600] = {
  1551. .flags = FL_BASE0|FL_BASE_BARS,
  1552. .num_ports = 4,
  1553. .base_baud = 921600,
  1554. .uart_offset = 8,
  1555. },
  1556. [pbn_b0_bt_8_921600] = {
  1557. .flags = FL_BASE0|FL_BASE_BARS,
  1558. .num_ports = 8,
  1559. .base_baud = 921600,
  1560. .uart_offset = 8,
  1561. },
  1562. [pbn_b1_1_115200] = {
  1563. .flags = FL_BASE1,
  1564. .num_ports = 1,
  1565. .base_baud = 115200,
  1566. .uart_offset = 8,
  1567. },
  1568. [pbn_b1_2_115200] = {
  1569. .flags = FL_BASE1,
  1570. .num_ports = 2,
  1571. .base_baud = 115200,
  1572. .uart_offset = 8,
  1573. },
  1574. [pbn_b1_4_115200] = {
  1575. .flags = FL_BASE1,
  1576. .num_ports = 4,
  1577. .base_baud = 115200,
  1578. .uart_offset = 8,
  1579. },
  1580. [pbn_b1_8_115200] = {
  1581. .flags = FL_BASE1,
  1582. .num_ports = 8,
  1583. .base_baud = 115200,
  1584. .uart_offset = 8,
  1585. },
  1586. [pbn_b1_16_115200] = {
  1587. .flags = FL_BASE1,
  1588. .num_ports = 16,
  1589. .base_baud = 115200,
  1590. .uart_offset = 8,
  1591. },
  1592. [pbn_b1_1_921600] = {
  1593. .flags = FL_BASE1,
  1594. .num_ports = 1,
  1595. .base_baud = 921600,
  1596. .uart_offset = 8,
  1597. },
  1598. [pbn_b1_2_921600] = {
  1599. .flags = FL_BASE1,
  1600. .num_ports = 2,
  1601. .base_baud = 921600,
  1602. .uart_offset = 8,
  1603. },
  1604. [pbn_b1_4_921600] = {
  1605. .flags = FL_BASE1,
  1606. .num_ports = 4,
  1607. .base_baud = 921600,
  1608. .uart_offset = 8,
  1609. },
  1610. [pbn_b1_8_921600] = {
  1611. .flags = FL_BASE1,
  1612. .num_ports = 8,
  1613. .base_baud = 921600,
  1614. .uart_offset = 8,
  1615. },
  1616. [pbn_b1_2_1250000] = {
  1617. .flags = FL_BASE1,
  1618. .num_ports = 2,
  1619. .base_baud = 1250000,
  1620. .uart_offset = 8,
  1621. },
  1622. [pbn_b1_bt_1_115200] = {
  1623. .flags = FL_BASE1|FL_BASE_BARS,
  1624. .num_ports = 1,
  1625. .base_baud = 115200,
  1626. .uart_offset = 8,
  1627. },
  1628. [pbn_b1_bt_2_115200] = {
  1629. .flags = FL_BASE1|FL_BASE_BARS,
  1630. .num_ports = 2,
  1631. .base_baud = 115200,
  1632. .uart_offset = 8,
  1633. },
  1634. [pbn_b1_bt_4_115200] = {
  1635. .flags = FL_BASE1|FL_BASE_BARS,
  1636. .num_ports = 4,
  1637. .base_baud = 115200,
  1638. .uart_offset = 8,
  1639. },
  1640. [pbn_b1_bt_2_921600] = {
  1641. .flags = FL_BASE1|FL_BASE_BARS,
  1642. .num_ports = 2,
  1643. .base_baud = 921600,
  1644. .uart_offset = 8,
  1645. },
  1646. [pbn_b1_1_1382400] = {
  1647. .flags = FL_BASE1,
  1648. .num_ports = 1,
  1649. .base_baud = 1382400,
  1650. .uart_offset = 8,
  1651. },
  1652. [pbn_b1_2_1382400] = {
  1653. .flags = FL_BASE1,
  1654. .num_ports = 2,
  1655. .base_baud = 1382400,
  1656. .uart_offset = 8,
  1657. },
  1658. [pbn_b1_4_1382400] = {
  1659. .flags = FL_BASE1,
  1660. .num_ports = 4,
  1661. .base_baud = 1382400,
  1662. .uart_offset = 8,
  1663. },
  1664. [pbn_b1_8_1382400] = {
  1665. .flags = FL_BASE1,
  1666. .num_ports = 8,
  1667. .base_baud = 1382400,
  1668. .uart_offset = 8,
  1669. },
  1670. [pbn_b2_1_115200] = {
  1671. .flags = FL_BASE2,
  1672. .num_ports = 1,
  1673. .base_baud = 115200,
  1674. .uart_offset = 8,
  1675. },
  1676. [pbn_b2_2_115200] = {
  1677. .flags = FL_BASE2,
  1678. .num_ports = 2,
  1679. .base_baud = 115200,
  1680. .uart_offset = 8,
  1681. },
  1682. [pbn_b2_4_115200] = {
  1683. .flags = FL_BASE2,
  1684. .num_ports = 4,
  1685. .base_baud = 115200,
  1686. .uart_offset = 8,
  1687. },
  1688. [pbn_b2_8_115200] = {
  1689. .flags = FL_BASE2,
  1690. .num_ports = 8,
  1691. .base_baud = 115200,
  1692. .uart_offset = 8,
  1693. },
  1694. [pbn_b2_1_460800] = {
  1695. .flags = FL_BASE2,
  1696. .num_ports = 1,
  1697. .base_baud = 460800,
  1698. .uart_offset = 8,
  1699. },
  1700. [pbn_b2_4_460800] = {
  1701. .flags = FL_BASE2,
  1702. .num_ports = 4,
  1703. .base_baud = 460800,
  1704. .uart_offset = 8,
  1705. },
  1706. [pbn_b2_8_460800] = {
  1707. .flags = FL_BASE2,
  1708. .num_ports = 8,
  1709. .base_baud = 460800,
  1710. .uart_offset = 8,
  1711. },
  1712. [pbn_b2_16_460800] = {
  1713. .flags = FL_BASE2,
  1714. .num_ports = 16,
  1715. .base_baud = 460800,
  1716. .uart_offset = 8,
  1717. },
  1718. [pbn_b2_1_921600] = {
  1719. .flags = FL_BASE2,
  1720. .num_ports = 1,
  1721. .base_baud = 921600,
  1722. .uart_offset = 8,
  1723. },
  1724. [pbn_b2_4_921600] = {
  1725. .flags = FL_BASE2,
  1726. .num_ports = 4,
  1727. .base_baud = 921600,
  1728. .uart_offset = 8,
  1729. },
  1730. [pbn_b2_8_921600] = {
  1731. .flags = FL_BASE2,
  1732. .num_ports = 8,
  1733. .base_baud = 921600,
  1734. .uart_offset = 8,
  1735. },
  1736. [pbn_b2_bt_1_115200] = {
  1737. .flags = FL_BASE2|FL_BASE_BARS,
  1738. .num_ports = 1,
  1739. .base_baud = 115200,
  1740. .uart_offset = 8,
  1741. },
  1742. [pbn_b2_bt_2_115200] = {
  1743. .flags = FL_BASE2|FL_BASE_BARS,
  1744. .num_ports = 2,
  1745. .base_baud = 115200,
  1746. .uart_offset = 8,
  1747. },
  1748. [pbn_b2_bt_4_115200] = {
  1749. .flags = FL_BASE2|FL_BASE_BARS,
  1750. .num_ports = 4,
  1751. .base_baud = 115200,
  1752. .uart_offset = 8,
  1753. },
  1754. [pbn_b2_bt_2_921600] = {
  1755. .flags = FL_BASE2|FL_BASE_BARS,
  1756. .num_ports = 2,
  1757. .base_baud = 921600,
  1758. .uart_offset = 8,
  1759. },
  1760. [pbn_b2_bt_4_921600] = {
  1761. .flags = FL_BASE2|FL_BASE_BARS,
  1762. .num_ports = 4,
  1763. .base_baud = 921600,
  1764. .uart_offset = 8,
  1765. },
  1766. [pbn_b3_2_115200] = {
  1767. .flags = FL_BASE3,
  1768. .num_ports = 2,
  1769. .base_baud = 115200,
  1770. .uart_offset = 8,
  1771. },
  1772. [pbn_b3_4_115200] = {
  1773. .flags = FL_BASE3,
  1774. .num_ports = 4,
  1775. .base_baud = 115200,
  1776. .uart_offset = 8,
  1777. },
  1778. [pbn_b3_8_115200] = {
  1779. .flags = FL_BASE3,
  1780. .num_ports = 8,
  1781. .base_baud = 115200,
  1782. .uart_offset = 8,
  1783. },
  1784. /*
  1785. * Entries following this are board-specific.
  1786. */
  1787. /*
  1788. * Panacom - IOMEM
  1789. */
  1790. [pbn_panacom] = {
  1791. .flags = FL_BASE2,
  1792. .num_ports = 2,
  1793. .base_baud = 921600,
  1794. .uart_offset = 0x400,
  1795. .reg_shift = 7,
  1796. },
  1797. [pbn_panacom2] = {
  1798. .flags = FL_BASE2|FL_BASE_BARS,
  1799. .num_ports = 2,
  1800. .base_baud = 921600,
  1801. .uart_offset = 0x400,
  1802. .reg_shift = 7,
  1803. },
  1804. [pbn_panacom4] = {
  1805. .flags = FL_BASE2|FL_BASE_BARS,
  1806. .num_ports = 4,
  1807. .base_baud = 921600,
  1808. .uart_offset = 0x400,
  1809. .reg_shift = 7,
  1810. },
  1811. [pbn_exsys_4055] = {
  1812. .flags = FL_BASE2,
  1813. .num_ports = 4,
  1814. .base_baud = 115200,
  1815. .uart_offset = 8,
  1816. },
  1817. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1818. [pbn_plx_romulus] = {
  1819. .flags = FL_BASE2,
  1820. .num_ports = 4,
  1821. .base_baud = 921600,
  1822. .uart_offset = 8 << 2,
  1823. .reg_shift = 2,
  1824. .first_offset = 0x03,
  1825. },
  1826. /*
  1827. * This board uses the size of PCI Base region 0 to
  1828. * signal now many ports are available
  1829. */
  1830. [pbn_oxsemi] = {
  1831. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1832. .num_ports = 32,
  1833. .base_baud = 115200,
  1834. .uart_offset = 8,
  1835. },
  1836. [pbn_oxsemi_1_4000000] = {
  1837. .flags = FL_BASE0,
  1838. .num_ports = 1,
  1839. .base_baud = 4000000,
  1840. .uart_offset = 0x200,
  1841. .first_offset = 0x1000,
  1842. },
  1843. [pbn_oxsemi_2_4000000] = {
  1844. .flags = FL_BASE0,
  1845. .num_ports = 2,
  1846. .base_baud = 4000000,
  1847. .uart_offset = 0x200,
  1848. .first_offset = 0x1000,
  1849. },
  1850. [pbn_oxsemi_4_4000000] = {
  1851. .flags = FL_BASE0,
  1852. .num_ports = 4,
  1853. .base_baud = 4000000,
  1854. .uart_offset = 0x200,
  1855. .first_offset = 0x1000,
  1856. },
  1857. [pbn_oxsemi_8_4000000] = {
  1858. .flags = FL_BASE0,
  1859. .num_ports = 8,
  1860. .base_baud = 4000000,
  1861. .uart_offset = 0x200,
  1862. .first_offset = 0x1000,
  1863. },
  1864. /*
  1865. * EKF addition for i960 Boards form EKF with serial port.
  1866. * Max 256 ports.
  1867. */
  1868. [pbn_intel_i960] = {
  1869. .flags = FL_BASE0,
  1870. .num_ports = 32,
  1871. .base_baud = 921600,
  1872. .uart_offset = 8 << 2,
  1873. .reg_shift = 2,
  1874. .first_offset = 0x10000,
  1875. },
  1876. [pbn_sgi_ioc3] = {
  1877. .flags = FL_BASE0|FL_NOIRQ,
  1878. .num_ports = 1,
  1879. .base_baud = 458333,
  1880. .uart_offset = 8,
  1881. .reg_shift = 0,
  1882. .first_offset = 0x20178,
  1883. },
  1884. /*
  1885. * Computone - uses IOMEM.
  1886. */
  1887. [pbn_computone_4] = {
  1888. .flags = FL_BASE0,
  1889. .num_ports = 4,
  1890. .base_baud = 921600,
  1891. .uart_offset = 0x40,
  1892. .reg_shift = 2,
  1893. .first_offset = 0x200,
  1894. },
  1895. [pbn_computone_6] = {
  1896. .flags = FL_BASE0,
  1897. .num_ports = 6,
  1898. .base_baud = 921600,
  1899. .uart_offset = 0x40,
  1900. .reg_shift = 2,
  1901. .first_offset = 0x200,
  1902. },
  1903. [pbn_computone_8] = {
  1904. .flags = FL_BASE0,
  1905. .num_ports = 8,
  1906. .base_baud = 921600,
  1907. .uart_offset = 0x40,
  1908. .reg_shift = 2,
  1909. .first_offset = 0x200,
  1910. },
  1911. [pbn_sbsxrsio] = {
  1912. .flags = FL_BASE0,
  1913. .num_ports = 8,
  1914. .base_baud = 460800,
  1915. .uart_offset = 256,
  1916. .reg_shift = 4,
  1917. },
  1918. /*
  1919. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1920. * Only basic 16550A support.
  1921. * XR17C15[24] are not tested, but they should work.
  1922. */
  1923. [pbn_exar_XR17C152] = {
  1924. .flags = FL_BASE0,
  1925. .num_ports = 2,
  1926. .base_baud = 921600,
  1927. .uart_offset = 0x200,
  1928. },
  1929. [pbn_exar_XR17C154] = {
  1930. .flags = FL_BASE0,
  1931. .num_ports = 4,
  1932. .base_baud = 921600,
  1933. .uart_offset = 0x200,
  1934. },
  1935. [pbn_exar_XR17C158] = {
  1936. .flags = FL_BASE0,
  1937. .num_ports = 8,
  1938. .base_baud = 921600,
  1939. .uart_offset = 0x200,
  1940. },
  1941. /*
  1942. * PA Semi PWRficient PA6T-1682M on-chip UART
  1943. */
  1944. [pbn_pasemi_1682M] = {
  1945. .flags = FL_BASE0,
  1946. .num_ports = 1,
  1947. .base_baud = 8333333,
  1948. },
  1949. /*
  1950. * National Instruments 843x
  1951. */
  1952. [pbn_ni8430_16] = {
  1953. .flags = FL_BASE0,
  1954. .num_ports = 16,
  1955. .base_baud = 3686400,
  1956. .uart_offset = 0x10,
  1957. .first_offset = 0x800,
  1958. },
  1959. [pbn_ni8430_8] = {
  1960. .flags = FL_BASE0,
  1961. .num_ports = 8,
  1962. .base_baud = 3686400,
  1963. .uart_offset = 0x10,
  1964. .first_offset = 0x800,
  1965. },
  1966. [pbn_ni8430_4] = {
  1967. .flags = FL_BASE0,
  1968. .num_ports = 4,
  1969. .base_baud = 3686400,
  1970. .uart_offset = 0x10,
  1971. .first_offset = 0x800,
  1972. },
  1973. [pbn_ni8430_2] = {
  1974. .flags = FL_BASE0,
  1975. .num_ports = 2,
  1976. .base_baud = 3686400,
  1977. .uart_offset = 0x10,
  1978. .first_offset = 0x800,
  1979. },
  1980. };
  1981. static const struct pci_device_id softmodem_blacklist[] = {
  1982. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  1983. };
  1984. /*
  1985. * Given a complete unknown PCI device, try to use some heuristics to
  1986. * guess what the configuration might be, based on the pitiful PCI
  1987. * serial specs. Returns 0 on success, 1 on failure.
  1988. */
  1989. static int __devinit
  1990. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1991. {
  1992. const struct pci_device_id *blacklist;
  1993. int num_iomem, num_port, first_port = -1, i;
  1994. /*
  1995. * If it is not a communications device or the programming
  1996. * interface is greater than 6, give up.
  1997. *
  1998. * (Should we try to make guesses for multiport serial devices
  1999. * later?)
  2000. */
  2001. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2002. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2003. (dev->class & 0xff) > 6)
  2004. return -ENODEV;
  2005. /*
  2006. * Do not access blacklisted devices that are known not to
  2007. * feature serial ports.
  2008. */
  2009. for (blacklist = softmodem_blacklist;
  2010. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2011. blacklist++) {
  2012. if (dev->vendor == blacklist->vendor &&
  2013. dev->device == blacklist->device)
  2014. return -ENODEV;
  2015. }
  2016. num_iomem = num_port = 0;
  2017. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2018. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2019. num_port++;
  2020. if (first_port == -1)
  2021. first_port = i;
  2022. }
  2023. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2024. num_iomem++;
  2025. }
  2026. /*
  2027. * If there is 1 or 0 iomem regions, and exactly one port,
  2028. * use it. We guess the number of ports based on the IO
  2029. * region size.
  2030. */
  2031. if (num_iomem <= 1 && num_port == 1) {
  2032. board->flags = first_port;
  2033. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2034. return 0;
  2035. }
  2036. /*
  2037. * Now guess if we've got a board which indexes by BARs.
  2038. * Each IO BAR should be 8 bytes, and they should follow
  2039. * consecutively.
  2040. */
  2041. first_port = -1;
  2042. num_port = 0;
  2043. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2044. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2045. pci_resource_len(dev, i) == 8 &&
  2046. (first_port == -1 || (first_port + num_port) == i)) {
  2047. num_port++;
  2048. if (first_port == -1)
  2049. first_port = i;
  2050. }
  2051. }
  2052. if (num_port > 1) {
  2053. board->flags = first_port | FL_BASE_BARS;
  2054. board->num_ports = num_port;
  2055. return 0;
  2056. }
  2057. return -ENODEV;
  2058. }
  2059. static inline int
  2060. serial_pci_matches(const struct pciserial_board *board,
  2061. const struct pciserial_board *guessed)
  2062. {
  2063. return
  2064. board->num_ports == guessed->num_ports &&
  2065. board->base_baud == guessed->base_baud &&
  2066. board->uart_offset == guessed->uart_offset &&
  2067. board->reg_shift == guessed->reg_shift &&
  2068. board->first_offset == guessed->first_offset;
  2069. }
  2070. struct serial_private *
  2071. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2072. {
  2073. struct uart_port serial_port;
  2074. struct serial_private *priv;
  2075. struct pci_serial_quirk *quirk;
  2076. int rc, nr_ports, i;
  2077. nr_ports = board->num_ports;
  2078. /*
  2079. * Find an init and setup quirks.
  2080. */
  2081. quirk = find_quirk(dev);
  2082. /*
  2083. * Run the new-style initialization function.
  2084. * The initialization function returns:
  2085. * <0 - error
  2086. * 0 - use board->num_ports
  2087. * >0 - number of ports
  2088. */
  2089. if (quirk->init) {
  2090. rc = quirk->init(dev);
  2091. if (rc < 0) {
  2092. priv = ERR_PTR(rc);
  2093. goto err_out;
  2094. }
  2095. if (rc)
  2096. nr_ports = rc;
  2097. }
  2098. priv = kzalloc(sizeof(struct serial_private) +
  2099. sizeof(unsigned int) * nr_ports,
  2100. GFP_KERNEL);
  2101. if (!priv) {
  2102. priv = ERR_PTR(-ENOMEM);
  2103. goto err_deinit;
  2104. }
  2105. priv->dev = dev;
  2106. priv->quirk = quirk;
  2107. memset(&serial_port, 0, sizeof(struct uart_port));
  2108. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2109. serial_port.uartclk = board->base_baud * 16;
  2110. serial_port.irq = get_pci_irq(dev, board);
  2111. serial_port.dev = &dev->dev;
  2112. for (i = 0; i < nr_ports; i++) {
  2113. if (quirk->setup(priv, board, &serial_port, i))
  2114. break;
  2115. #ifdef SERIAL_DEBUG_PCI
  2116. printk(KERN_DEBUG "Setup PCI port: port %x, irq %d, type %d\n",
  2117. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2118. #endif
  2119. priv->line[i] = serial8250_register_port(&serial_port);
  2120. if (priv->line[i] < 0) {
  2121. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2122. break;
  2123. }
  2124. }
  2125. priv->nr = i;
  2126. return priv;
  2127. err_deinit:
  2128. if (quirk->exit)
  2129. quirk->exit(dev);
  2130. err_out:
  2131. return priv;
  2132. }
  2133. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2134. void pciserial_remove_ports(struct serial_private *priv)
  2135. {
  2136. struct pci_serial_quirk *quirk;
  2137. int i;
  2138. for (i = 0; i < priv->nr; i++)
  2139. serial8250_unregister_port(priv->line[i]);
  2140. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2141. if (priv->remapped_bar[i])
  2142. iounmap(priv->remapped_bar[i]);
  2143. priv->remapped_bar[i] = NULL;
  2144. }
  2145. /*
  2146. * Find the exit quirks.
  2147. */
  2148. quirk = find_quirk(priv->dev);
  2149. if (quirk->exit)
  2150. quirk->exit(priv->dev);
  2151. kfree(priv);
  2152. }
  2153. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2154. void pciserial_suspend_ports(struct serial_private *priv)
  2155. {
  2156. int i;
  2157. for (i = 0; i < priv->nr; i++)
  2158. if (priv->line[i] >= 0)
  2159. serial8250_suspend_port(priv->line[i]);
  2160. }
  2161. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2162. void pciserial_resume_ports(struct serial_private *priv)
  2163. {
  2164. int i;
  2165. /*
  2166. * Ensure that the board is correctly configured.
  2167. */
  2168. if (priv->quirk->init)
  2169. priv->quirk->init(priv->dev);
  2170. for (i = 0; i < priv->nr; i++)
  2171. if (priv->line[i] >= 0)
  2172. serial8250_resume_port(priv->line[i]);
  2173. }
  2174. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2175. /*
  2176. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2177. * to the arrangement of serial ports on a PCI card.
  2178. */
  2179. static int __devinit
  2180. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2181. {
  2182. struct serial_private *priv;
  2183. const struct pciserial_board *board;
  2184. struct pciserial_board tmp;
  2185. int rc;
  2186. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2187. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2188. ent->driver_data);
  2189. return -EINVAL;
  2190. }
  2191. board = &pci_boards[ent->driver_data];
  2192. rc = pci_enable_device(dev);
  2193. if (rc)
  2194. return rc;
  2195. if (ent->driver_data == pbn_default) {
  2196. /*
  2197. * Use a copy of the pci_board entry for this;
  2198. * avoid changing entries in the table.
  2199. */
  2200. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2201. board = &tmp;
  2202. /*
  2203. * We matched one of our class entries. Try to
  2204. * determine the parameters of this board.
  2205. */
  2206. rc = serial_pci_guess_board(dev, &tmp);
  2207. if (rc)
  2208. goto disable;
  2209. } else {
  2210. /*
  2211. * We matched an explicit entry. If we are able to
  2212. * detect this boards settings with our heuristic,
  2213. * then we no longer need this entry.
  2214. */
  2215. memcpy(&tmp, &pci_boards[pbn_default],
  2216. sizeof(struct pciserial_board));
  2217. rc = serial_pci_guess_board(dev, &tmp);
  2218. if (rc == 0 && serial_pci_matches(board, &tmp))
  2219. moan_device("Redundant entry in serial pci_table.",
  2220. dev);
  2221. }
  2222. priv = pciserial_init_ports(dev, board);
  2223. if (!IS_ERR(priv)) {
  2224. pci_set_drvdata(dev, priv);
  2225. return 0;
  2226. }
  2227. rc = PTR_ERR(priv);
  2228. disable:
  2229. pci_disable_device(dev);
  2230. return rc;
  2231. }
  2232. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2233. {
  2234. struct serial_private *priv = pci_get_drvdata(dev);
  2235. pci_set_drvdata(dev, NULL);
  2236. pciserial_remove_ports(priv);
  2237. pci_disable_device(dev);
  2238. }
  2239. #ifdef CONFIG_PM
  2240. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2241. {
  2242. struct serial_private *priv = pci_get_drvdata(dev);
  2243. if (priv)
  2244. pciserial_suspend_ports(priv);
  2245. pci_save_state(dev);
  2246. pci_set_power_state(dev, pci_choose_state(dev, state));
  2247. return 0;
  2248. }
  2249. static int pciserial_resume_one(struct pci_dev *dev)
  2250. {
  2251. int err;
  2252. struct serial_private *priv = pci_get_drvdata(dev);
  2253. pci_set_power_state(dev, PCI_D0);
  2254. pci_restore_state(dev);
  2255. if (priv) {
  2256. /*
  2257. * The device may have been disabled. Re-enable it.
  2258. */
  2259. err = pci_enable_device(dev);
  2260. /* FIXME: We cannot simply error out here */
  2261. if (err)
  2262. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2263. pciserial_resume_ports(priv);
  2264. }
  2265. return 0;
  2266. }
  2267. #endif
  2268. static struct pci_device_id serial_pci_tbl[] = {
  2269. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2270. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2271. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2272. pbn_b2_8_921600 },
  2273. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2274. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2275. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2276. pbn_b1_8_1382400 },
  2277. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2278. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2279. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2280. pbn_b1_4_1382400 },
  2281. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2282. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2283. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2284. pbn_b1_2_1382400 },
  2285. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2286. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2287. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2288. pbn_b1_8_1382400 },
  2289. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2290. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2291. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2292. pbn_b1_4_1382400 },
  2293. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2294. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2295. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2296. pbn_b1_2_1382400 },
  2297. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2298. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2299. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2300. pbn_b1_8_921600 },
  2301. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2302. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2303. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2304. pbn_b1_8_921600 },
  2305. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2306. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2307. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2308. pbn_b1_4_921600 },
  2309. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2310. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2311. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2312. pbn_b1_4_921600 },
  2313. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2314. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2315. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2316. pbn_b1_2_921600 },
  2317. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2318. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2319. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2320. pbn_b1_8_921600 },
  2321. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2322. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2323. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2324. pbn_b1_8_921600 },
  2325. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2326. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2327. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2328. pbn_b1_4_921600 },
  2329. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2330. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2331. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2332. pbn_b1_2_1250000 },
  2333. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2334. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2335. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2336. pbn_b0_2_1843200 },
  2337. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2338. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2339. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2340. pbn_b0_4_1843200 },
  2341. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2342. PCI_VENDOR_ID_AFAVLAB,
  2343. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2344. pbn_b0_4_1152000 },
  2345. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2346. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2347. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2348. pbn_b0_2_1843200_200 },
  2349. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2350. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2351. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2352. pbn_b0_4_1843200_200 },
  2353. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2354. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2355. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2356. pbn_b0_8_1843200_200 },
  2357. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2358. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2359. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2360. pbn_b0_2_1843200_200 },
  2361. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2362. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2363. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2364. pbn_b0_4_1843200_200 },
  2365. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2366. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2367. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2368. pbn_b0_8_1843200_200 },
  2369. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2370. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2371. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2372. pbn_b0_2_1843200_200 },
  2373. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2374. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2375. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2376. pbn_b0_4_1843200_200 },
  2377. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2378. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2379. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2380. pbn_b0_8_1843200_200 },
  2381. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2382. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2383. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2384. pbn_b0_2_1843200_200 },
  2385. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2386. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2387. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2388. pbn_b0_4_1843200_200 },
  2389. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2390. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2391. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2392. pbn_b0_8_1843200_200 },
  2393. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2394. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2395. pbn_b2_bt_1_115200 },
  2396. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2397. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2398. pbn_b2_bt_2_115200 },
  2399. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2400. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2401. pbn_b2_bt_4_115200 },
  2402. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2403. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2404. pbn_b2_bt_2_115200 },
  2405. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2406. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2407. pbn_b2_bt_4_115200 },
  2408. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2409. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2410. pbn_b2_8_115200 },
  2411. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2412. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2413. pbn_b2_8_460800 },
  2414. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2415. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2416. pbn_b2_8_115200 },
  2417. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2418. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2419. pbn_b2_bt_2_115200 },
  2420. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2421. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2422. pbn_b2_bt_2_921600 },
  2423. /*
  2424. * VScom SPCOM800, from sl@s.pl
  2425. */
  2426. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2427. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2428. pbn_b2_8_921600 },
  2429. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2430. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2431. pbn_b2_4_921600 },
  2432. /* Unknown card - subdevice 0x1584 */
  2433. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2434. PCI_VENDOR_ID_PLX,
  2435. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2436. pbn_b0_4_115200 },
  2437. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2438. PCI_SUBVENDOR_ID_KEYSPAN,
  2439. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2440. pbn_panacom },
  2441. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2442. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2443. pbn_panacom4 },
  2444. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2445. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2446. pbn_panacom2 },
  2447. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2448. PCI_VENDOR_ID_ESDGMBH,
  2449. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2450. pbn_b2_4_115200 },
  2451. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2452. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2453. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2454. pbn_b2_4_460800 },
  2455. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2456. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2457. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2458. pbn_b2_8_460800 },
  2459. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2460. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2461. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2462. pbn_b2_16_460800 },
  2463. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2464. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2465. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2466. pbn_b2_16_460800 },
  2467. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2468. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2469. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2470. pbn_b2_4_460800 },
  2471. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2472. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2473. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2474. pbn_b2_8_460800 },
  2475. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2476. PCI_SUBVENDOR_ID_EXSYS,
  2477. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2478. pbn_exsys_4055 },
  2479. /*
  2480. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2481. * (Exoray@isys.ca)
  2482. */
  2483. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2484. 0x10b5, 0x106a, 0, 0,
  2485. pbn_plx_romulus },
  2486. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2487. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2488. pbn_b1_4_115200 },
  2489. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2490. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2491. pbn_b1_2_115200 },
  2492. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2493. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2494. pbn_b1_8_115200 },
  2495. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2496. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2497. pbn_b1_8_115200 },
  2498. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2499. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2500. 0, 0,
  2501. pbn_b0_4_921600 },
  2502. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2503. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2504. 0, 0,
  2505. pbn_b0_4_1152000 },
  2506. /*
  2507. * The below card is a little controversial since it is the
  2508. * subject of a PCI vendor/device ID clash. (See
  2509. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2510. * For now just used the hex ID 0x950a.
  2511. */
  2512. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2513. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2514. pbn_b0_2_115200 },
  2515. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2516. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2517. pbn_b0_2_1130000 },
  2518. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2519. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2520. pbn_b0_1_921600 },
  2521. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2522. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2523. pbn_b0_4_115200 },
  2524. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2525. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2526. pbn_b0_bt_2_921600 },
  2527. /*
  2528. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2529. */
  2530. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2531. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2532. pbn_b0_1_4000000 },
  2533. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2534. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2535. pbn_b0_1_4000000 },
  2536. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2537. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2538. pbn_oxsemi_1_4000000 },
  2539. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2540. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2541. pbn_oxsemi_1_4000000 },
  2542. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2543. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2544. pbn_b0_1_4000000 },
  2545. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2546. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2547. pbn_b0_1_4000000 },
  2548. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2549. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2550. pbn_oxsemi_1_4000000 },
  2551. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2552. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2553. pbn_oxsemi_1_4000000 },
  2554. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2555. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2556. pbn_b0_1_4000000 },
  2557. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2558. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2559. pbn_b0_1_4000000 },
  2560. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2561. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2562. pbn_b0_1_4000000 },
  2563. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2564. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2565. pbn_b0_1_4000000 },
  2566. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2567. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2568. pbn_oxsemi_2_4000000 },
  2569. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2570. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2571. pbn_oxsemi_2_4000000 },
  2572. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2573. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2574. pbn_oxsemi_4_4000000 },
  2575. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2576. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2577. pbn_oxsemi_4_4000000 },
  2578. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2579. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2580. pbn_oxsemi_8_4000000 },
  2581. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2582. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2583. pbn_oxsemi_8_4000000 },
  2584. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2585. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2586. pbn_oxsemi_1_4000000 },
  2587. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2588. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2589. pbn_oxsemi_1_4000000 },
  2590. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2591. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2592. pbn_oxsemi_1_4000000 },
  2593. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2594. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2595. pbn_oxsemi_1_4000000 },
  2596. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2597. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2598. pbn_oxsemi_1_4000000 },
  2599. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2600. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2601. pbn_oxsemi_1_4000000 },
  2602. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2603. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2604. pbn_oxsemi_1_4000000 },
  2605. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2606. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2607. pbn_oxsemi_1_4000000 },
  2608. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2609. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2610. pbn_oxsemi_1_4000000 },
  2611. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2612. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2613. pbn_oxsemi_1_4000000 },
  2614. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2615. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2616. pbn_oxsemi_1_4000000 },
  2617. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2618. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2619. pbn_oxsemi_1_4000000 },
  2620. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2621. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2622. pbn_oxsemi_1_4000000 },
  2623. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2624. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2625. pbn_oxsemi_1_4000000 },
  2626. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2627. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2628. pbn_oxsemi_1_4000000 },
  2629. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2630. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2631. pbn_oxsemi_1_4000000 },
  2632. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2633. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2634. pbn_oxsemi_1_4000000 },
  2635. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2636. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2637. pbn_oxsemi_1_4000000 },
  2638. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2639. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2640. pbn_oxsemi_1_4000000 },
  2641. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2642. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2643. pbn_oxsemi_1_4000000 },
  2644. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2645. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2646. pbn_oxsemi_1_4000000 },
  2647. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2648. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2649. pbn_oxsemi_1_4000000 },
  2650. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2651. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2652. pbn_oxsemi_1_4000000 },
  2653. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2654. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2655. pbn_oxsemi_1_4000000 },
  2656. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2657. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2658. pbn_oxsemi_1_4000000 },
  2659. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2660. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2661. pbn_oxsemi_1_4000000 },
  2662. /*
  2663. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2664. */
  2665. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2666. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2667. pbn_oxsemi_1_4000000 },
  2668. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2669. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2670. pbn_oxsemi_2_4000000 },
  2671. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2672. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2673. pbn_oxsemi_4_4000000 },
  2674. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2675. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2676. pbn_oxsemi_8_4000000 },
  2677. /*
  2678. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2679. * from skokodyn@yahoo.com
  2680. */
  2681. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2682. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2683. pbn_sbsxrsio },
  2684. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2685. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2686. pbn_sbsxrsio },
  2687. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2688. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2689. pbn_sbsxrsio },
  2690. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2691. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2692. pbn_sbsxrsio },
  2693. /*
  2694. * Digitan DS560-558, from jimd@esoft.com
  2695. */
  2696. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2697. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2698. pbn_b1_1_115200 },
  2699. /*
  2700. * Titan Electronic cards
  2701. * The 400L and 800L have a custom setup quirk.
  2702. */
  2703. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2704. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2705. pbn_b0_1_921600 },
  2706. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2707. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2708. pbn_b0_2_921600 },
  2709. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2710. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2711. pbn_b0_4_921600 },
  2712. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2713. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2714. pbn_b0_4_921600 },
  2715. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2716. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2717. pbn_b1_1_921600 },
  2718. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2719. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2720. pbn_b1_bt_2_921600 },
  2721. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2722. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2723. pbn_b0_bt_4_921600 },
  2724. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2725. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2726. pbn_b0_bt_8_921600 },
  2727. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  2728. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2729. pbn_b2_1_460800 },
  2730. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  2731. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2732. pbn_b2_1_460800 },
  2733. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  2734. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2735. pbn_b2_1_460800 },
  2736. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  2737. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2738. pbn_b2_bt_2_921600 },
  2739. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  2740. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2741. pbn_b2_bt_2_921600 },
  2742. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  2743. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2744. pbn_b2_bt_2_921600 },
  2745. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  2746. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2747. pbn_b2_bt_4_921600 },
  2748. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  2749. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2750. pbn_b2_bt_4_921600 },
  2751. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  2752. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2753. pbn_b2_bt_4_921600 },
  2754. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  2755. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2756. pbn_b0_1_921600 },
  2757. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  2758. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2759. pbn_b0_1_921600 },
  2760. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  2761. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2762. pbn_b0_1_921600 },
  2763. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  2764. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2765. pbn_b0_bt_2_921600 },
  2766. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  2767. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2768. pbn_b0_bt_2_921600 },
  2769. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  2770. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2771. pbn_b0_bt_2_921600 },
  2772. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  2773. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2774. pbn_b0_bt_4_921600 },
  2775. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  2776. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2777. pbn_b0_bt_4_921600 },
  2778. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  2779. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2780. pbn_b0_bt_4_921600 },
  2781. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  2782. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2783. pbn_b0_bt_8_921600 },
  2784. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  2785. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2786. pbn_b0_bt_8_921600 },
  2787. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  2788. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2789. pbn_b0_bt_8_921600 },
  2790. /*
  2791. * Computone devices submitted by Doug McNash dmcnash@computone.com
  2792. */
  2793. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2794. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  2795. 0, 0, pbn_computone_4 },
  2796. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2797. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  2798. 0, 0, pbn_computone_8 },
  2799. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2800. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  2801. 0, 0, pbn_computone_6 },
  2802. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  2803. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2804. pbn_oxsemi },
  2805. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  2806. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  2807. pbn_b0_bt_1_921600 },
  2808. /*
  2809. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  2810. */
  2811. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  2812. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2813. pbn_b0_bt_8_115200 },
  2814. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  2815. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2816. pbn_b0_bt_8_115200 },
  2817. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  2818. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2819. pbn_b0_bt_2_115200 },
  2820. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  2821. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2822. pbn_b0_bt_2_115200 },
  2823. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  2824. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2825. pbn_b0_bt_2_115200 },
  2826. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  2827. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2828. pbn_b0_bt_4_460800 },
  2829. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  2830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2831. pbn_b0_bt_4_460800 },
  2832. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  2833. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2834. pbn_b0_bt_2_460800 },
  2835. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  2836. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2837. pbn_b0_bt_2_460800 },
  2838. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  2839. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2840. pbn_b0_bt_2_460800 },
  2841. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  2842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2843. pbn_b0_bt_1_115200 },
  2844. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  2845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2846. pbn_b0_bt_1_460800 },
  2847. /*
  2848. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  2849. * Cards are identified by their subsystem vendor IDs, which
  2850. * (in hex) match the model number.
  2851. *
  2852. * Note that JC140x are RS422/485 cards which require ox950
  2853. * ACR = 0x10, and as such are not currently fully supported.
  2854. */
  2855. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2856. 0x1204, 0x0004, 0, 0,
  2857. pbn_b0_4_921600 },
  2858. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2859. 0x1208, 0x0004, 0, 0,
  2860. pbn_b0_4_921600 },
  2861. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2862. 0x1402, 0x0002, 0, 0,
  2863. pbn_b0_2_921600 }, */
  2864. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2865. 0x1404, 0x0004, 0, 0,
  2866. pbn_b0_4_921600 }, */
  2867. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  2868. 0x1208, 0x0004, 0, 0,
  2869. pbn_b0_4_921600 },
  2870. /*
  2871. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  2872. */
  2873. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  2874. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2875. pbn_b1_1_1382400 },
  2876. /*
  2877. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  2878. */
  2879. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  2880. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2881. pbn_b1_1_1382400 },
  2882. /*
  2883. * RAStel 2 port modem, gerg@moreton.com.au
  2884. */
  2885. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  2886. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2887. pbn_b2_bt_2_115200 },
  2888. /*
  2889. * EKF addition for i960 Boards form EKF with serial port
  2890. */
  2891. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2892. 0xE4BF, PCI_ANY_ID, 0, 0,
  2893. pbn_intel_i960 },
  2894. /*
  2895. * Xircom Cardbus/Ethernet combos
  2896. */
  2897. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2898. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2899. pbn_b0_1_115200 },
  2900. /*
  2901. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2902. */
  2903. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2904. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2905. pbn_b0_1_115200 },
  2906. /*
  2907. * Untested PCI modems, sent in from various folks...
  2908. */
  2909. /*
  2910. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2911. */
  2912. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2913. 0x1048, 0x1500, 0, 0,
  2914. pbn_b1_1_115200 },
  2915. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2916. 0xFF00, 0, 0, 0,
  2917. pbn_sgi_ioc3 },
  2918. /*
  2919. * HP Diva card
  2920. */
  2921. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2922. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2923. pbn_b1_1_115200 },
  2924. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2925. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2926. pbn_b0_5_115200 },
  2927. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2928. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2929. pbn_b2_1_115200 },
  2930. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  2931. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2932. pbn_b3_2_115200 },
  2933. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2934. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2935. pbn_b3_4_115200 },
  2936. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2937. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2938. pbn_b3_8_115200 },
  2939. /*
  2940. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2941. */
  2942. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2943. PCI_ANY_ID, PCI_ANY_ID,
  2944. 0,
  2945. 0, pbn_exar_XR17C152 },
  2946. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2947. PCI_ANY_ID, PCI_ANY_ID,
  2948. 0,
  2949. 0, pbn_exar_XR17C154 },
  2950. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2951. PCI_ANY_ID, PCI_ANY_ID,
  2952. 0,
  2953. 0, pbn_exar_XR17C158 },
  2954. /*
  2955. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2956. */
  2957. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2958. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2959. pbn_b0_1_115200 },
  2960. /*
  2961. * ITE
  2962. */
  2963. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  2964. PCI_ANY_ID, PCI_ANY_ID,
  2965. 0, 0,
  2966. pbn_b1_bt_1_115200 },
  2967. /*
  2968. * IntaShield IS-200
  2969. */
  2970. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  2971. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  2972. pbn_b2_2_115200 },
  2973. /*
  2974. * IntaShield IS-400
  2975. */
  2976. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  2977. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  2978. pbn_b2_4_115200 },
  2979. /*
  2980. * Perle PCI-RAS cards
  2981. */
  2982. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2983. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  2984. 0, 0, pbn_b2_4_921600 },
  2985. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2986. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  2987. 0, 0, pbn_b2_8_921600 },
  2988. /*
  2989. * Mainpine series cards: Fairly standard layout but fools
  2990. * parts of the autodetect in some cases and uses otherwise
  2991. * unmatched communications subclasses in the PCI Express case
  2992. */
  2993. { /* RockForceDUO */
  2994. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2995. PCI_VENDOR_ID_MAINPINE, 0x0200,
  2996. 0, 0, pbn_b0_2_115200 },
  2997. { /* RockForceQUATRO */
  2998. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  2999. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3000. 0, 0, pbn_b0_4_115200 },
  3001. { /* RockForceDUO+ */
  3002. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3003. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3004. 0, 0, pbn_b0_2_115200 },
  3005. { /* RockForceQUATRO+ */
  3006. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3007. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3008. 0, 0, pbn_b0_4_115200 },
  3009. { /* RockForce+ */
  3010. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3011. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3012. 0, 0, pbn_b0_2_115200 },
  3013. { /* RockForce+ */
  3014. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3015. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3016. 0, 0, pbn_b0_4_115200 },
  3017. { /* RockForceOCTO+ */
  3018. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3019. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3020. 0, 0, pbn_b0_8_115200 },
  3021. { /* RockForceDUO+ */
  3022. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3023. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3024. 0, 0, pbn_b0_2_115200 },
  3025. { /* RockForceQUARTRO+ */
  3026. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3027. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3028. 0, 0, pbn_b0_4_115200 },
  3029. { /* RockForceOCTO+ */
  3030. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3031. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3032. 0, 0, pbn_b0_8_115200 },
  3033. { /* RockForceD1 */
  3034. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3035. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3036. 0, 0, pbn_b0_1_115200 },
  3037. { /* RockForceF1 */
  3038. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3039. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3040. 0, 0, pbn_b0_1_115200 },
  3041. { /* RockForceD2 */
  3042. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3043. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3044. 0, 0, pbn_b0_2_115200 },
  3045. { /* RockForceF2 */
  3046. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3047. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3048. 0, 0, pbn_b0_2_115200 },
  3049. { /* RockForceD4 */
  3050. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3051. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3052. 0, 0, pbn_b0_4_115200 },
  3053. { /* RockForceF4 */
  3054. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3055. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3056. 0, 0, pbn_b0_4_115200 },
  3057. { /* RockForceD8 */
  3058. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3059. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3060. 0, 0, pbn_b0_8_115200 },
  3061. { /* RockForceF8 */
  3062. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3063. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3064. 0, 0, pbn_b0_8_115200 },
  3065. { /* IQ Express D1 */
  3066. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3067. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3068. 0, 0, pbn_b0_1_115200 },
  3069. { /* IQ Express F1 */
  3070. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3071. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3072. 0, 0, pbn_b0_1_115200 },
  3073. { /* IQ Express D2 */
  3074. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3075. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3076. 0, 0, pbn_b0_2_115200 },
  3077. { /* IQ Express F2 */
  3078. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3079. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3080. 0, 0, pbn_b0_2_115200 },
  3081. { /* IQ Express D4 */
  3082. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3083. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3084. 0, 0, pbn_b0_4_115200 },
  3085. { /* IQ Express F4 */
  3086. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3087. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3088. 0, 0, pbn_b0_4_115200 },
  3089. { /* IQ Express D8 */
  3090. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3091. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3092. 0, 0, pbn_b0_8_115200 },
  3093. { /* IQ Express F8 */
  3094. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3095. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3096. 0, 0, pbn_b0_8_115200 },
  3097. /*
  3098. * PA Semi PA6T-1682M on-chip UART
  3099. */
  3100. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3101. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3102. pbn_pasemi_1682M },
  3103. /*
  3104. * National Instruments
  3105. */
  3106. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3107. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3108. pbn_b1_16_115200 },
  3109. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3110. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3111. pbn_b1_8_115200 },
  3112. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3113. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3114. pbn_b1_bt_4_115200 },
  3115. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3116. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3117. pbn_b1_bt_2_115200 },
  3118. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3119. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3120. pbn_b1_bt_4_115200 },
  3121. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3122. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3123. pbn_b1_bt_2_115200 },
  3124. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3125. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3126. pbn_b1_16_115200 },
  3127. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3128. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3129. pbn_b1_8_115200 },
  3130. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3131. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3132. pbn_b1_bt_4_115200 },
  3133. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3134. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3135. pbn_b1_bt_2_115200 },
  3136. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3137. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3138. pbn_b1_bt_4_115200 },
  3139. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3140. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3141. pbn_b1_bt_2_115200 },
  3142. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3143. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3144. pbn_ni8430_2 },
  3145. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3146. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3147. pbn_ni8430_2 },
  3148. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3149. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3150. pbn_ni8430_4 },
  3151. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3152. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3153. pbn_ni8430_4 },
  3154. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3155. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3156. pbn_ni8430_8 },
  3157. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3158. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3159. pbn_ni8430_8 },
  3160. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3161. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3162. pbn_ni8430_16 },
  3163. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3164. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3165. pbn_ni8430_16 },
  3166. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3167. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3168. pbn_ni8430_2 },
  3169. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3170. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3171. pbn_ni8430_2 },
  3172. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3173. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3174. pbn_ni8430_4 },
  3175. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3176. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3177. pbn_ni8430_4 },
  3178. /*
  3179. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3180. */
  3181. { PCI_VENDOR_ID_ADDIDATA,
  3182. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3183. PCI_ANY_ID,
  3184. PCI_ANY_ID,
  3185. 0,
  3186. 0,
  3187. pbn_b0_4_115200 },
  3188. { PCI_VENDOR_ID_ADDIDATA,
  3189. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3190. PCI_ANY_ID,
  3191. PCI_ANY_ID,
  3192. 0,
  3193. 0,
  3194. pbn_b0_2_115200 },
  3195. { PCI_VENDOR_ID_ADDIDATA,
  3196. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3197. PCI_ANY_ID,
  3198. PCI_ANY_ID,
  3199. 0,
  3200. 0,
  3201. pbn_b0_1_115200 },
  3202. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3203. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3204. PCI_ANY_ID,
  3205. PCI_ANY_ID,
  3206. 0,
  3207. 0,
  3208. pbn_b1_8_115200 },
  3209. { PCI_VENDOR_ID_ADDIDATA,
  3210. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3211. PCI_ANY_ID,
  3212. PCI_ANY_ID,
  3213. 0,
  3214. 0,
  3215. pbn_b0_4_115200 },
  3216. { PCI_VENDOR_ID_ADDIDATA,
  3217. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3218. PCI_ANY_ID,
  3219. PCI_ANY_ID,
  3220. 0,
  3221. 0,
  3222. pbn_b0_2_115200 },
  3223. { PCI_VENDOR_ID_ADDIDATA,
  3224. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3225. PCI_ANY_ID,
  3226. PCI_ANY_ID,
  3227. 0,
  3228. 0,
  3229. pbn_b0_1_115200 },
  3230. { PCI_VENDOR_ID_ADDIDATA,
  3231. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3232. PCI_ANY_ID,
  3233. PCI_ANY_ID,
  3234. 0,
  3235. 0,
  3236. pbn_b0_4_115200 },
  3237. { PCI_VENDOR_ID_ADDIDATA,
  3238. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3239. PCI_ANY_ID,
  3240. PCI_ANY_ID,
  3241. 0,
  3242. 0,
  3243. pbn_b0_2_115200 },
  3244. { PCI_VENDOR_ID_ADDIDATA,
  3245. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3246. PCI_ANY_ID,
  3247. PCI_ANY_ID,
  3248. 0,
  3249. 0,
  3250. pbn_b0_1_115200 },
  3251. { PCI_VENDOR_ID_ADDIDATA,
  3252. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3253. PCI_ANY_ID,
  3254. PCI_ANY_ID,
  3255. 0,
  3256. 0,
  3257. pbn_b0_8_115200 },
  3258. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3259. PCI_VENDOR_ID_IBM, 0x0299,
  3260. 0, 0, pbn_b0_bt_2_115200 },
  3261. /*
  3262. * These entries match devices with class COMMUNICATION_SERIAL,
  3263. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3264. */
  3265. { PCI_ANY_ID, PCI_ANY_ID,
  3266. PCI_ANY_ID, PCI_ANY_ID,
  3267. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3268. 0xffff00, pbn_default },
  3269. { PCI_ANY_ID, PCI_ANY_ID,
  3270. PCI_ANY_ID, PCI_ANY_ID,
  3271. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3272. 0xffff00, pbn_default },
  3273. { PCI_ANY_ID, PCI_ANY_ID,
  3274. PCI_ANY_ID, PCI_ANY_ID,
  3275. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3276. 0xffff00, pbn_default },
  3277. { 0, }
  3278. };
  3279. static struct pci_driver serial_pci_driver = {
  3280. .name = "serial",
  3281. .probe = pciserial_init_one,
  3282. .remove = __devexit_p(pciserial_remove_one),
  3283. #ifdef CONFIG_PM
  3284. .suspend = pciserial_suspend_one,
  3285. .resume = pciserial_resume_one,
  3286. #endif
  3287. .id_table = serial_pci_tbl,
  3288. };
  3289. static int __init serial8250_pci_init(void)
  3290. {
  3291. return pci_register_driver(&serial_pci_driver);
  3292. }
  3293. static void __exit serial8250_pci_exit(void)
  3294. {
  3295. pci_unregister_driver(&serial_pci_driver);
  3296. }
  3297. module_init(serial8250_pci_init);
  3298. module_exit(serial8250_pci_exit);
  3299. MODULE_LICENSE("GPL");
  3300. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3301. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);