pciehp_hpc.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097
  1. /*
  2. * PCI Express PCI Hot Plug Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM Corp.
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/types.h>
  32. #include <linux/signal.h>
  33. #include <linux/jiffies.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/time.h>
  38. #include "../pci.h"
  39. #include "pciehp.h"
  40. static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
  41. static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
  42. {
  43. struct pci_dev *dev = ctrl->pci_dev;
  44. return pci_read_config_word(dev, ctrl->cap_base + reg, value);
  45. }
  46. static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
  47. {
  48. struct pci_dev *dev = ctrl->pci_dev;
  49. return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
  50. }
  51. static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
  52. {
  53. struct pci_dev *dev = ctrl->pci_dev;
  54. return pci_write_config_word(dev, ctrl->cap_base + reg, value);
  55. }
  56. static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
  57. {
  58. struct pci_dev *dev = ctrl->pci_dev;
  59. return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
  60. }
  61. /* Power Control Command */
  62. #define POWER_ON 0
  63. #define POWER_OFF PCI_EXP_SLTCTL_PCC
  64. static irqreturn_t pcie_isr(int irq, void *dev_id);
  65. static void start_int_poll_timer(struct controller *ctrl, int sec);
  66. /* This is the interrupt polling timeout function. */
  67. static void int_poll_timeout(unsigned long data)
  68. {
  69. struct controller *ctrl = (struct controller *)data;
  70. /* Poll for interrupt events. regs == NULL => polling */
  71. pcie_isr(0, ctrl);
  72. init_timer(&ctrl->poll_timer);
  73. if (!pciehp_poll_time)
  74. pciehp_poll_time = 2; /* default polling interval is 2 sec */
  75. start_int_poll_timer(ctrl, pciehp_poll_time);
  76. }
  77. /* This function starts the interrupt polling timer. */
  78. static void start_int_poll_timer(struct controller *ctrl, int sec)
  79. {
  80. /* Clamp to sane value */
  81. if ((sec <= 0) || (sec > 60))
  82. sec = 2;
  83. ctrl->poll_timer.function = &int_poll_timeout;
  84. ctrl->poll_timer.data = (unsigned long)ctrl;
  85. ctrl->poll_timer.expires = jiffies + sec * HZ;
  86. add_timer(&ctrl->poll_timer);
  87. }
  88. static inline int pciehp_request_irq(struct controller *ctrl)
  89. {
  90. int retval, irq = ctrl->pcie->irq;
  91. /* Install interrupt polling timer. Start with 10 sec delay */
  92. if (pciehp_poll_mode) {
  93. init_timer(&ctrl->poll_timer);
  94. start_int_poll_timer(ctrl, 10);
  95. return 0;
  96. }
  97. /* Installs the interrupt handler */
  98. retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
  99. if (retval)
  100. ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
  101. irq);
  102. return retval;
  103. }
  104. static inline void pciehp_free_irq(struct controller *ctrl)
  105. {
  106. if (pciehp_poll_mode)
  107. del_timer_sync(&ctrl->poll_timer);
  108. else
  109. free_irq(ctrl->pcie->irq, ctrl);
  110. }
  111. static int pcie_poll_cmd(struct controller *ctrl)
  112. {
  113. u16 slot_status;
  114. int err, timeout = 1000;
  115. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  116. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  117. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  118. return 1;
  119. }
  120. while (timeout > 0) {
  121. msleep(10);
  122. timeout -= 10;
  123. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  124. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  125. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  126. return 1;
  127. }
  128. }
  129. return 0; /* timeout */
  130. }
  131. static void pcie_wait_cmd(struct controller *ctrl, int poll)
  132. {
  133. unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
  134. unsigned long timeout = msecs_to_jiffies(msecs);
  135. int rc;
  136. if (poll)
  137. rc = pcie_poll_cmd(ctrl);
  138. else
  139. rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
  140. if (!rc)
  141. ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
  142. }
  143. /**
  144. * pcie_write_cmd - Issue controller command
  145. * @ctrl: controller to which the command is issued
  146. * @cmd: command value written to slot control register
  147. * @mask: bitmask of slot control register to be modified
  148. */
  149. static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
  150. {
  151. int retval = 0;
  152. u16 slot_status;
  153. u16 slot_ctrl;
  154. mutex_lock(&ctrl->ctrl_lock);
  155. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  156. if (retval) {
  157. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  158. __func__);
  159. goto out;
  160. }
  161. if (slot_status & PCI_EXP_SLTSTA_CC) {
  162. if (!ctrl->no_cmd_complete) {
  163. /*
  164. * After 1 sec and CMD_COMPLETED still not set, just
  165. * proceed forward to issue the next command according
  166. * to spec. Just print out the error message.
  167. */
  168. ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
  169. } else if (!NO_CMD_CMPL(ctrl)) {
  170. /*
  171. * This controller semms to notify of command completed
  172. * event even though it supports none of power
  173. * controller, attention led, power led and EMI.
  174. */
  175. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
  176. "wait for command completed event.\n");
  177. ctrl->no_cmd_complete = 0;
  178. } else {
  179. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
  180. "the controller is broken.\n");
  181. }
  182. }
  183. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  184. if (retval) {
  185. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  186. goto out;
  187. }
  188. slot_ctrl &= ~mask;
  189. slot_ctrl |= (cmd & mask);
  190. ctrl->cmd_busy = 1;
  191. smp_mb();
  192. retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
  193. if (retval)
  194. ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
  195. /*
  196. * Wait for command completion.
  197. */
  198. if (!retval && !ctrl->no_cmd_complete) {
  199. int poll = 0;
  200. /*
  201. * if hotplug interrupt is not enabled or command
  202. * completed interrupt is not enabled, we need to poll
  203. * command completed event.
  204. */
  205. if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
  206. !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
  207. poll = 1;
  208. pcie_wait_cmd(ctrl, poll);
  209. }
  210. out:
  211. mutex_unlock(&ctrl->ctrl_lock);
  212. return retval;
  213. }
  214. static inline int check_link_active(struct controller *ctrl)
  215. {
  216. u16 link_status;
  217. if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
  218. return 0;
  219. return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
  220. }
  221. static void pcie_wait_link_active(struct controller *ctrl)
  222. {
  223. int timeout = 1000;
  224. if (check_link_active(ctrl))
  225. return;
  226. while (timeout > 0) {
  227. msleep(10);
  228. timeout -= 10;
  229. if (check_link_active(ctrl))
  230. return;
  231. }
  232. ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
  233. }
  234. static int hpc_check_lnk_status(struct controller *ctrl)
  235. {
  236. u16 lnk_status;
  237. int retval = 0;
  238. /*
  239. * Data Link Layer Link Active Reporting must be capable for
  240. * hot-plug capable downstream port. But old controller might
  241. * not implement it. In this case, we wait for 1000 ms.
  242. */
  243. if (ctrl->link_active_reporting){
  244. /* Wait for Data Link Layer Link Active bit to be set */
  245. pcie_wait_link_active(ctrl);
  246. /*
  247. * We must wait for 100 ms after the Data Link Layer
  248. * Link Active bit reads 1b before initiating a
  249. * configuration access to the hot added device.
  250. */
  251. msleep(100);
  252. } else
  253. msleep(1000);
  254. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  255. if (retval) {
  256. ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
  257. return retval;
  258. }
  259. ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
  260. if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
  261. !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
  262. ctrl_err(ctrl, "Link Training Error occurs \n");
  263. retval = -1;
  264. return retval;
  265. }
  266. return retval;
  267. }
  268. static int hpc_get_attention_status(struct slot *slot, u8 *status)
  269. {
  270. struct controller *ctrl = slot->ctrl;
  271. u16 slot_ctrl;
  272. u8 atten_led_state;
  273. int retval = 0;
  274. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  275. if (retval) {
  276. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  277. return retval;
  278. }
  279. ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n",
  280. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_ctrl);
  281. atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
  282. switch (atten_led_state) {
  283. case 0:
  284. *status = 0xFF; /* Reserved */
  285. break;
  286. case 1:
  287. *status = 1; /* On */
  288. break;
  289. case 2:
  290. *status = 2; /* Blink */
  291. break;
  292. case 3:
  293. *status = 0; /* Off */
  294. break;
  295. default:
  296. *status = 0xFF;
  297. break;
  298. }
  299. return 0;
  300. }
  301. static int hpc_get_power_status(struct slot *slot, u8 *status)
  302. {
  303. struct controller *ctrl = slot->ctrl;
  304. u16 slot_ctrl;
  305. u8 pwr_state;
  306. int retval = 0;
  307. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  308. if (retval) {
  309. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  310. return retval;
  311. }
  312. ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n",
  313. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_ctrl);
  314. pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
  315. switch (pwr_state) {
  316. case 0:
  317. *status = 1;
  318. break;
  319. case 1:
  320. *status = 0;
  321. break;
  322. default:
  323. *status = 0xFF;
  324. break;
  325. }
  326. return retval;
  327. }
  328. static int hpc_get_latch_status(struct slot *slot, u8 *status)
  329. {
  330. struct controller *ctrl = slot->ctrl;
  331. u16 slot_status;
  332. int retval;
  333. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  334. if (retval) {
  335. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  336. __func__);
  337. return retval;
  338. }
  339. *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
  340. return 0;
  341. }
  342. static int hpc_get_adapter_status(struct slot *slot, u8 *status)
  343. {
  344. struct controller *ctrl = slot->ctrl;
  345. u16 slot_status;
  346. int retval;
  347. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  348. if (retval) {
  349. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  350. __func__);
  351. return retval;
  352. }
  353. *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
  354. return 0;
  355. }
  356. static int hpc_query_power_fault(struct slot *slot)
  357. {
  358. struct controller *ctrl = slot->ctrl;
  359. u16 slot_status;
  360. int retval;
  361. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  362. if (retval) {
  363. ctrl_err(ctrl, "Cannot check for power fault\n");
  364. return retval;
  365. }
  366. return !!(slot_status & PCI_EXP_SLTSTA_PFD);
  367. }
  368. static int hpc_set_attention_status(struct slot *slot, u8 value)
  369. {
  370. struct controller *ctrl = slot->ctrl;
  371. u16 slot_cmd;
  372. u16 cmd_mask;
  373. int rc;
  374. cmd_mask = PCI_EXP_SLTCTL_AIC;
  375. switch (value) {
  376. case 0 : /* turn off */
  377. slot_cmd = 0x00C0;
  378. break;
  379. case 1: /* turn on */
  380. slot_cmd = 0x0040;
  381. break;
  382. case 2: /* turn blink */
  383. slot_cmd = 0x0080;
  384. break;
  385. default:
  386. return -1;
  387. }
  388. rc = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  389. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  390. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  391. return rc;
  392. }
  393. static void hpc_set_green_led_on(struct slot *slot)
  394. {
  395. struct controller *ctrl = slot->ctrl;
  396. u16 slot_cmd;
  397. u16 cmd_mask;
  398. slot_cmd = 0x0100;
  399. cmd_mask = PCI_EXP_SLTCTL_PIC;
  400. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  401. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  402. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  403. }
  404. static void hpc_set_green_led_off(struct slot *slot)
  405. {
  406. struct controller *ctrl = slot->ctrl;
  407. u16 slot_cmd;
  408. u16 cmd_mask;
  409. slot_cmd = 0x0300;
  410. cmd_mask = PCI_EXP_SLTCTL_PIC;
  411. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  412. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  413. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  414. }
  415. static void hpc_set_green_led_blink(struct slot *slot)
  416. {
  417. struct controller *ctrl = slot->ctrl;
  418. u16 slot_cmd;
  419. u16 cmd_mask;
  420. slot_cmd = 0x0200;
  421. cmd_mask = PCI_EXP_SLTCTL_PIC;
  422. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  423. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  424. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  425. }
  426. static int hpc_power_on_slot(struct slot * slot)
  427. {
  428. struct controller *ctrl = slot->ctrl;
  429. u16 slot_cmd;
  430. u16 cmd_mask;
  431. u16 slot_status;
  432. int retval = 0;
  433. ctrl_dbg(ctrl, "%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
  434. /* Clear sticky power-fault bit from previous power failures */
  435. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  436. if (retval) {
  437. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  438. __func__);
  439. return retval;
  440. }
  441. slot_status &= PCI_EXP_SLTSTA_PFD;
  442. if (slot_status) {
  443. retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
  444. if (retval) {
  445. ctrl_err(ctrl,
  446. "%s: Cannot write to SLOTSTATUS register\n",
  447. __func__);
  448. return retval;
  449. }
  450. }
  451. slot_cmd = POWER_ON;
  452. cmd_mask = PCI_EXP_SLTCTL_PCC;
  453. if (!pciehp_poll_mode) {
  454. /* Enable power fault detection turned off at power off time */
  455. slot_cmd |= PCI_EXP_SLTCTL_PFDE;
  456. cmd_mask |= PCI_EXP_SLTCTL_PFDE;
  457. }
  458. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  459. if (retval) {
  460. ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
  461. return retval;
  462. }
  463. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  464. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  465. ctrl->power_fault_detected = 0;
  466. return retval;
  467. }
  468. static inline int pcie_mask_bad_dllp(struct controller *ctrl)
  469. {
  470. struct pci_dev *dev = ctrl->pci_dev;
  471. int pos;
  472. u32 reg;
  473. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  474. if (!pos)
  475. return 0;
  476. pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
  477. if (reg & PCI_ERR_COR_BAD_DLLP)
  478. return 0;
  479. reg |= PCI_ERR_COR_BAD_DLLP;
  480. pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
  481. return 1;
  482. }
  483. static inline void pcie_unmask_bad_dllp(struct controller *ctrl)
  484. {
  485. struct pci_dev *dev = ctrl->pci_dev;
  486. u32 reg;
  487. int pos;
  488. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  489. if (!pos)
  490. return;
  491. pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
  492. if (!(reg & PCI_ERR_COR_BAD_DLLP))
  493. return;
  494. reg &= ~PCI_ERR_COR_BAD_DLLP;
  495. pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
  496. }
  497. static int hpc_power_off_slot(struct slot * slot)
  498. {
  499. struct controller *ctrl = slot->ctrl;
  500. u16 slot_cmd;
  501. u16 cmd_mask;
  502. int retval = 0;
  503. int changed;
  504. ctrl_dbg(ctrl, "%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
  505. /*
  506. * Set Bad DLLP Mask bit in Correctable Error Mask
  507. * Register. This is the workaround against Bad DLLP error
  508. * that sometimes happens during turning power off the slot
  509. * which conforms to PCI Express 1.0a spec.
  510. */
  511. changed = pcie_mask_bad_dllp(ctrl);
  512. slot_cmd = POWER_OFF;
  513. cmd_mask = PCI_EXP_SLTCTL_PCC;
  514. if (!pciehp_poll_mode) {
  515. /* Disable power fault detection */
  516. slot_cmd &= ~PCI_EXP_SLTCTL_PFDE;
  517. cmd_mask |= PCI_EXP_SLTCTL_PFDE;
  518. }
  519. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  520. if (retval) {
  521. ctrl_err(ctrl, "Write command failed!\n");
  522. retval = -1;
  523. goto out;
  524. }
  525. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
  526. __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
  527. out:
  528. if (changed)
  529. pcie_unmask_bad_dllp(ctrl);
  530. return retval;
  531. }
  532. static irqreturn_t pcie_isr(int irq, void *dev_id)
  533. {
  534. struct controller *ctrl = (struct controller *)dev_id;
  535. u16 detected, intr_loc;
  536. struct slot *p_slot;
  537. /*
  538. * In order to guarantee that all interrupt events are
  539. * serviced, we need to re-inspect Slot Status register after
  540. * clearing what is presumed to be the last pending interrupt.
  541. */
  542. intr_loc = 0;
  543. do {
  544. if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
  545. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
  546. __func__);
  547. return IRQ_NONE;
  548. }
  549. detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
  550. PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
  551. PCI_EXP_SLTSTA_CC);
  552. detected &= ~intr_loc;
  553. intr_loc |= detected;
  554. if (!intr_loc)
  555. return IRQ_NONE;
  556. if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
  557. ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
  558. __func__);
  559. return IRQ_NONE;
  560. }
  561. } while (detected);
  562. ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
  563. /* Check Command Complete Interrupt Pending */
  564. if (intr_loc & PCI_EXP_SLTSTA_CC) {
  565. ctrl->cmd_busy = 0;
  566. smp_mb();
  567. wake_up(&ctrl->queue);
  568. }
  569. if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
  570. return IRQ_HANDLED;
  571. p_slot = pciehp_find_slot(ctrl, ctrl->slot_device_offset);
  572. /* Check MRL Sensor Changed */
  573. if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
  574. pciehp_handle_switch_change(p_slot);
  575. /* Check Attention Button Pressed */
  576. if (intr_loc & PCI_EXP_SLTSTA_ABP)
  577. pciehp_handle_attention_button(p_slot);
  578. /* Check Presence Detect Changed */
  579. if (intr_loc & PCI_EXP_SLTSTA_PDC)
  580. pciehp_handle_presence_change(p_slot);
  581. /* Check Power Fault Detected */
  582. if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
  583. ctrl->power_fault_detected = 1;
  584. pciehp_handle_power_fault(p_slot);
  585. }
  586. return IRQ_HANDLED;
  587. }
  588. static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
  589. {
  590. struct controller *ctrl = slot->ctrl;
  591. enum pcie_link_speed lnk_speed;
  592. u32 lnk_cap;
  593. int retval = 0;
  594. retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
  595. if (retval) {
  596. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  597. return retval;
  598. }
  599. switch (lnk_cap & 0x000F) {
  600. case 1:
  601. lnk_speed = PCIE_2PT5GB;
  602. break;
  603. default:
  604. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  605. break;
  606. }
  607. *value = lnk_speed;
  608. ctrl_dbg(ctrl, "Max link speed = %d\n", lnk_speed);
  609. return retval;
  610. }
  611. static int hpc_get_max_lnk_width(struct slot *slot,
  612. enum pcie_link_width *value)
  613. {
  614. struct controller *ctrl = slot->ctrl;
  615. enum pcie_link_width lnk_wdth;
  616. u32 lnk_cap;
  617. int retval = 0;
  618. retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
  619. if (retval) {
  620. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  621. return retval;
  622. }
  623. switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
  624. case 0:
  625. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  626. break;
  627. case 1:
  628. lnk_wdth = PCIE_LNK_X1;
  629. break;
  630. case 2:
  631. lnk_wdth = PCIE_LNK_X2;
  632. break;
  633. case 4:
  634. lnk_wdth = PCIE_LNK_X4;
  635. break;
  636. case 8:
  637. lnk_wdth = PCIE_LNK_X8;
  638. break;
  639. case 12:
  640. lnk_wdth = PCIE_LNK_X12;
  641. break;
  642. case 16:
  643. lnk_wdth = PCIE_LNK_X16;
  644. break;
  645. case 32:
  646. lnk_wdth = PCIE_LNK_X32;
  647. break;
  648. default:
  649. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  650. break;
  651. }
  652. *value = lnk_wdth;
  653. ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
  654. return retval;
  655. }
  656. static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
  657. {
  658. struct controller *ctrl = slot->ctrl;
  659. enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
  660. int retval = 0;
  661. u16 lnk_status;
  662. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  663. if (retval) {
  664. ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
  665. __func__);
  666. return retval;
  667. }
  668. switch (lnk_status & PCI_EXP_LNKSTA_CLS) {
  669. case 1:
  670. lnk_speed = PCIE_2PT5GB;
  671. break;
  672. default:
  673. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  674. break;
  675. }
  676. *value = lnk_speed;
  677. ctrl_dbg(ctrl, "Current link speed = %d\n", lnk_speed);
  678. return retval;
  679. }
  680. static int hpc_get_cur_lnk_width(struct slot *slot,
  681. enum pcie_link_width *value)
  682. {
  683. struct controller *ctrl = slot->ctrl;
  684. enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  685. int retval = 0;
  686. u16 lnk_status;
  687. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  688. if (retval) {
  689. ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
  690. __func__);
  691. return retval;
  692. }
  693. switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
  694. case 0:
  695. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  696. break;
  697. case 1:
  698. lnk_wdth = PCIE_LNK_X1;
  699. break;
  700. case 2:
  701. lnk_wdth = PCIE_LNK_X2;
  702. break;
  703. case 4:
  704. lnk_wdth = PCIE_LNK_X4;
  705. break;
  706. case 8:
  707. lnk_wdth = PCIE_LNK_X8;
  708. break;
  709. case 12:
  710. lnk_wdth = PCIE_LNK_X12;
  711. break;
  712. case 16:
  713. lnk_wdth = PCIE_LNK_X16;
  714. break;
  715. case 32:
  716. lnk_wdth = PCIE_LNK_X32;
  717. break;
  718. default:
  719. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  720. break;
  721. }
  722. *value = lnk_wdth;
  723. ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
  724. return retval;
  725. }
  726. static void pcie_release_ctrl(struct controller *ctrl);
  727. static struct hpc_ops pciehp_hpc_ops = {
  728. .power_on_slot = hpc_power_on_slot,
  729. .power_off_slot = hpc_power_off_slot,
  730. .set_attention_status = hpc_set_attention_status,
  731. .get_power_status = hpc_get_power_status,
  732. .get_attention_status = hpc_get_attention_status,
  733. .get_latch_status = hpc_get_latch_status,
  734. .get_adapter_status = hpc_get_adapter_status,
  735. .get_max_bus_speed = hpc_get_max_lnk_speed,
  736. .get_cur_bus_speed = hpc_get_cur_lnk_speed,
  737. .get_max_lnk_width = hpc_get_max_lnk_width,
  738. .get_cur_lnk_width = hpc_get_cur_lnk_width,
  739. .query_power_fault = hpc_query_power_fault,
  740. .green_led_on = hpc_set_green_led_on,
  741. .green_led_off = hpc_set_green_led_off,
  742. .green_led_blink = hpc_set_green_led_blink,
  743. .release_ctlr = pcie_release_ctrl,
  744. .check_lnk_status = hpc_check_lnk_status,
  745. };
  746. int pcie_enable_notification(struct controller *ctrl)
  747. {
  748. u16 cmd, mask;
  749. cmd = PCI_EXP_SLTCTL_PDCE;
  750. if (ATTN_BUTTN(ctrl))
  751. cmd |= PCI_EXP_SLTCTL_ABPE;
  752. if (POWER_CTRL(ctrl))
  753. cmd |= PCI_EXP_SLTCTL_PFDE;
  754. if (MRL_SENS(ctrl))
  755. cmd |= PCI_EXP_SLTCTL_MRLSCE;
  756. if (!pciehp_poll_mode)
  757. cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
  758. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  759. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  760. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
  761. if (pcie_write_cmd(ctrl, cmd, mask)) {
  762. ctrl_err(ctrl, "Cannot enable software notification\n");
  763. return -1;
  764. }
  765. return 0;
  766. }
  767. static void pcie_disable_notification(struct controller *ctrl)
  768. {
  769. u16 mask;
  770. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  771. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  772. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
  773. if (pcie_write_cmd(ctrl, 0, mask))
  774. ctrl_warn(ctrl, "Cannot disable software notification\n");
  775. }
  776. int pcie_init_notification(struct controller *ctrl)
  777. {
  778. if (pciehp_request_irq(ctrl))
  779. return -1;
  780. if (pcie_enable_notification(ctrl)) {
  781. pciehp_free_irq(ctrl);
  782. return -1;
  783. }
  784. ctrl->notification_enabled = 1;
  785. return 0;
  786. }
  787. static void pcie_shutdown_notification(struct controller *ctrl)
  788. {
  789. if (ctrl->notification_enabled) {
  790. pcie_disable_notification(ctrl);
  791. pciehp_free_irq(ctrl);
  792. ctrl->notification_enabled = 0;
  793. }
  794. }
  795. static int pcie_init_slot(struct controller *ctrl)
  796. {
  797. struct slot *slot;
  798. slot = kzalloc(sizeof(*slot), GFP_KERNEL);
  799. if (!slot)
  800. return -ENOMEM;
  801. slot->hp_slot = 0;
  802. slot->ctrl = ctrl;
  803. slot->bus = ctrl->pci_dev->subordinate->number;
  804. slot->device = ctrl->slot_device_offset + slot->hp_slot;
  805. slot->hpc_ops = ctrl->hpc_ops;
  806. slot->number = ctrl->first_slot;
  807. mutex_init(&slot->lock);
  808. INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
  809. list_add(&slot->slot_list, &ctrl->slot_list);
  810. return 0;
  811. }
  812. static void pcie_cleanup_slot(struct controller *ctrl)
  813. {
  814. struct slot *slot;
  815. slot = list_first_entry(&ctrl->slot_list, struct slot, slot_list);
  816. list_del(&slot->slot_list);
  817. cancel_delayed_work(&slot->work);
  818. flush_scheduled_work();
  819. flush_workqueue(pciehp_wq);
  820. kfree(slot);
  821. }
  822. static inline void dbg_ctrl(struct controller *ctrl)
  823. {
  824. int i;
  825. u16 reg16;
  826. struct pci_dev *pdev = ctrl->pci_dev;
  827. if (!pciehp_debug)
  828. return;
  829. ctrl_info(ctrl, "Hotplug Controller:\n");
  830. ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
  831. pci_name(pdev), pdev->irq);
  832. ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
  833. ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
  834. ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
  835. pdev->subsystem_device);
  836. ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
  837. pdev->subsystem_vendor);
  838. ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n", ctrl->cap_base);
  839. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  840. if (!pci_resource_len(pdev, i))
  841. continue;
  842. ctrl_info(ctrl, " PCI resource [%d] : 0x%llx@0x%llx\n",
  843. i, (unsigned long long)pci_resource_len(pdev, i),
  844. (unsigned long long)pci_resource_start(pdev, i));
  845. }
  846. ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
  847. ctrl_info(ctrl, " Physical Slot Number : %d\n", ctrl->first_slot);
  848. ctrl_info(ctrl, " Attention Button : %3s\n",
  849. ATTN_BUTTN(ctrl) ? "yes" : "no");
  850. ctrl_info(ctrl, " Power Controller : %3s\n",
  851. POWER_CTRL(ctrl) ? "yes" : "no");
  852. ctrl_info(ctrl, " MRL Sensor : %3s\n",
  853. MRL_SENS(ctrl) ? "yes" : "no");
  854. ctrl_info(ctrl, " Attention Indicator : %3s\n",
  855. ATTN_LED(ctrl) ? "yes" : "no");
  856. ctrl_info(ctrl, " Power Indicator : %3s\n",
  857. PWR_LED(ctrl) ? "yes" : "no");
  858. ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
  859. HP_SUPR_RM(ctrl) ? "yes" : "no");
  860. ctrl_info(ctrl, " EMI Present : %3s\n",
  861. EMI(ctrl) ? "yes" : "no");
  862. ctrl_info(ctrl, " Command Completed : %3s\n",
  863. NO_CMD_CMPL(ctrl) ? "no" : "yes");
  864. pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
  865. ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
  866. pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
  867. ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
  868. }
  869. struct controller *pcie_init(struct pcie_device *dev)
  870. {
  871. struct controller *ctrl;
  872. u32 slot_cap, link_cap;
  873. struct pci_dev *pdev = dev->port;
  874. ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
  875. if (!ctrl) {
  876. dev_err(&dev->device, "%s: Out of memory\n", __func__);
  877. goto abort;
  878. }
  879. INIT_LIST_HEAD(&ctrl->slot_list);
  880. ctrl->pcie = dev;
  881. ctrl->pci_dev = pdev;
  882. ctrl->cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  883. if (!ctrl->cap_base) {
  884. ctrl_err(ctrl, "Cannot find PCI Express capability\n");
  885. goto abort_ctrl;
  886. }
  887. if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
  888. ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
  889. goto abort_ctrl;
  890. }
  891. ctrl->slot_cap = slot_cap;
  892. ctrl->first_slot = slot_cap >> 19;
  893. ctrl->slot_device_offset = 0;
  894. ctrl->num_slots = 1;
  895. ctrl->hpc_ops = &pciehp_hpc_ops;
  896. mutex_init(&ctrl->crit_sect);
  897. mutex_init(&ctrl->ctrl_lock);
  898. init_waitqueue_head(&ctrl->queue);
  899. dbg_ctrl(ctrl);
  900. /*
  901. * Controller doesn't notify of command completion if the "No
  902. * Command Completed Support" bit is set in Slot Capability
  903. * register or the controller supports none of power
  904. * controller, attention led, power led and EMI.
  905. */
  906. if (NO_CMD_CMPL(ctrl) ||
  907. !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
  908. ctrl->no_cmd_complete = 1;
  909. /* Check if Data Link Layer Link Active Reporting is implemented */
  910. if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
  911. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  912. goto abort_ctrl;
  913. }
  914. if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
  915. ctrl_dbg(ctrl, "Link Active Reporting supported\n");
  916. ctrl->link_active_reporting = 1;
  917. }
  918. /* Clear all remaining event bits in Slot Status register */
  919. if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
  920. goto abort_ctrl;
  921. /* Disable sotfware notification */
  922. pcie_disable_notification(ctrl);
  923. /*
  924. * If this is the first controller to be initialized,
  925. * initialize the pciehp work queue
  926. */
  927. if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
  928. pciehp_wq = create_singlethread_workqueue("pciehpd");
  929. if (!pciehp_wq)
  930. goto abort_ctrl;
  931. }
  932. ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
  933. pdev->vendor, pdev->device, pdev->subsystem_vendor,
  934. pdev->subsystem_device);
  935. if (pcie_init_slot(ctrl))
  936. goto abort_ctrl;
  937. return ctrl;
  938. abort_ctrl:
  939. kfree(ctrl);
  940. abort:
  941. return NULL;
  942. }
  943. void pcie_release_ctrl(struct controller *ctrl)
  944. {
  945. pcie_shutdown_notification(ctrl);
  946. pcie_cleanup_slot(ctrl);
  947. /*
  948. * If this is the last controller to be released, destroy the
  949. * pciehp work queue
  950. */
  951. if (atomic_dec_and_test(&pciehp_num_controllers))
  952. destroy_workqueue(pciehp_wq);
  953. kfree(ctrl);
  954. }