smp.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. /*
  2. * File: arch/blackfin/kernel/smp.c
  3. * Author: Philippe Gerum <rpm@xenomai.org>
  4. * IPI management based on arch/arm/kernel/smp.c.
  5. *
  6. * Copyright 2007 Analog Devices Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, see the file COPYING, or write
  20. * to the Free Software Foundation, Inc.,
  21. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. */
  23. #include <linux/module.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/cache.h>
  30. #include <linux/profile.h>
  31. #include <linux/errno.h>
  32. #include <linux/mm.h>
  33. #include <linux/cpu.h>
  34. #include <linux/smp.h>
  35. #include <linux/seq_file.h>
  36. #include <linux/irq.h>
  37. #include <asm/atomic.h>
  38. #include <asm/cacheflush.h>
  39. #include <asm/mmu_context.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/pgalloc.h>
  42. #include <asm/processor.h>
  43. #include <asm/ptrace.h>
  44. #include <asm/cpu.h>
  45. #include <asm/time.h>
  46. #include <linux/err.h>
  47. /*
  48. * Anomaly notes:
  49. * 05000120 - we always define corelock as 32-bit integer in L2
  50. */
  51. struct corelock_slot corelock __attribute__ ((__section__(".l2.bss")));
  52. void __cpuinitdata *init_retx_coreb, *init_saved_retx_coreb,
  53. *init_saved_seqstat_coreb, *init_saved_icplb_fault_addr_coreb,
  54. *init_saved_dcplb_fault_addr_coreb;
  55. cpumask_t cpu_possible_map;
  56. EXPORT_SYMBOL(cpu_possible_map);
  57. cpumask_t cpu_online_map;
  58. EXPORT_SYMBOL(cpu_online_map);
  59. #define BFIN_IPI_RESCHEDULE 0
  60. #define BFIN_IPI_CALL_FUNC 1
  61. #define BFIN_IPI_CPU_STOP 2
  62. struct blackfin_flush_data {
  63. unsigned long start;
  64. unsigned long end;
  65. };
  66. void *secondary_stack;
  67. struct smp_call_struct {
  68. void (*func)(void *info);
  69. void *info;
  70. int wait;
  71. cpumask_t pending;
  72. cpumask_t waitmask;
  73. };
  74. static struct blackfin_flush_data smp_flush_data;
  75. static DEFINE_SPINLOCK(stop_lock);
  76. struct ipi_message {
  77. struct list_head list;
  78. unsigned long type;
  79. struct smp_call_struct call_struct;
  80. };
  81. struct ipi_message_queue {
  82. struct list_head head;
  83. spinlock_t lock;
  84. unsigned long count;
  85. };
  86. static DEFINE_PER_CPU(struct ipi_message_queue, ipi_msg_queue);
  87. static void ipi_cpu_stop(unsigned int cpu)
  88. {
  89. spin_lock(&stop_lock);
  90. printk(KERN_CRIT "CPU%u: stopping\n", cpu);
  91. dump_stack();
  92. spin_unlock(&stop_lock);
  93. cpu_clear(cpu, cpu_online_map);
  94. local_irq_disable();
  95. while (1)
  96. SSYNC();
  97. }
  98. static void ipi_flush_icache(void *info)
  99. {
  100. struct blackfin_flush_data *fdata = info;
  101. /* Invalidate the memory holding the bounds of the flushed region. */
  102. blackfin_dcache_invalidate_range((unsigned long)fdata,
  103. (unsigned long)fdata + sizeof(*fdata));
  104. blackfin_icache_flush_range(fdata->start, fdata->end);
  105. }
  106. static void ipi_call_function(unsigned int cpu, struct ipi_message *msg)
  107. {
  108. int wait;
  109. void (*func)(void *info);
  110. void *info;
  111. func = msg->call_struct.func;
  112. info = msg->call_struct.info;
  113. wait = msg->call_struct.wait;
  114. cpu_clear(cpu, msg->call_struct.pending);
  115. func(info);
  116. if (wait)
  117. cpu_clear(cpu, msg->call_struct.waitmask);
  118. else
  119. kfree(msg);
  120. }
  121. static irqreturn_t ipi_handler(int irq, void *dev_instance)
  122. {
  123. struct ipi_message *msg;
  124. struct ipi_message_queue *msg_queue;
  125. unsigned int cpu = smp_processor_id();
  126. platform_clear_ipi(cpu);
  127. msg_queue = &__get_cpu_var(ipi_msg_queue);
  128. msg_queue->count++;
  129. spin_lock(&msg_queue->lock);
  130. while (!list_empty(&msg_queue->head)) {
  131. msg = list_entry(msg_queue->head.next, typeof(*msg), list);
  132. list_del(&msg->list);
  133. switch (msg->type) {
  134. case BFIN_IPI_RESCHEDULE:
  135. /* That's the easiest one; leave it to
  136. * return_from_int. */
  137. kfree(msg);
  138. break;
  139. case BFIN_IPI_CALL_FUNC:
  140. spin_unlock(&msg_queue->lock);
  141. ipi_call_function(cpu, msg);
  142. spin_lock(&msg_queue->lock);
  143. break;
  144. case BFIN_IPI_CPU_STOP:
  145. spin_unlock(&msg_queue->lock);
  146. ipi_cpu_stop(cpu);
  147. spin_lock(&msg_queue->lock);
  148. kfree(msg);
  149. break;
  150. default:
  151. printk(KERN_CRIT "CPU%u: Unknown IPI message \
  152. 0x%lx\n", cpu, msg->type);
  153. kfree(msg);
  154. break;
  155. }
  156. }
  157. spin_unlock(&msg_queue->lock);
  158. return IRQ_HANDLED;
  159. }
  160. static void ipi_queue_init(void)
  161. {
  162. unsigned int cpu;
  163. struct ipi_message_queue *msg_queue;
  164. for_each_possible_cpu(cpu) {
  165. msg_queue = &per_cpu(ipi_msg_queue, cpu);
  166. INIT_LIST_HEAD(&msg_queue->head);
  167. spin_lock_init(&msg_queue->lock);
  168. msg_queue->count = 0;
  169. }
  170. }
  171. int smp_call_function(void (*func)(void *info), void *info, int wait)
  172. {
  173. unsigned int cpu;
  174. cpumask_t callmap;
  175. unsigned long flags;
  176. struct ipi_message_queue *msg_queue;
  177. struct ipi_message *msg;
  178. callmap = cpu_online_map;
  179. cpu_clear(smp_processor_id(), callmap);
  180. if (cpus_empty(callmap))
  181. return 0;
  182. msg = kmalloc(sizeof(*msg), GFP_ATOMIC);
  183. INIT_LIST_HEAD(&msg->list);
  184. msg->call_struct.func = func;
  185. msg->call_struct.info = info;
  186. msg->call_struct.wait = wait;
  187. msg->call_struct.pending = callmap;
  188. msg->call_struct.waitmask = callmap;
  189. msg->type = BFIN_IPI_CALL_FUNC;
  190. for_each_cpu_mask(cpu, callmap) {
  191. msg_queue = &per_cpu(ipi_msg_queue, cpu);
  192. spin_lock_irqsave(&msg_queue->lock, flags);
  193. list_add_tail(&msg->list, &msg_queue->head);
  194. spin_unlock_irqrestore(&msg_queue->lock, flags);
  195. platform_send_ipi_cpu(cpu);
  196. }
  197. if (wait) {
  198. while (!cpus_empty(msg->call_struct.waitmask))
  199. blackfin_dcache_invalidate_range(
  200. (unsigned long)(&msg->call_struct.waitmask),
  201. (unsigned long)(&msg->call_struct.waitmask));
  202. kfree(msg);
  203. }
  204. return 0;
  205. }
  206. EXPORT_SYMBOL_GPL(smp_call_function);
  207. int smp_call_function_single(int cpuid, void (*func) (void *info), void *info,
  208. int wait)
  209. {
  210. unsigned int cpu = cpuid;
  211. cpumask_t callmap;
  212. unsigned long flags;
  213. struct ipi_message_queue *msg_queue;
  214. struct ipi_message *msg;
  215. if (cpu_is_offline(cpu))
  216. return 0;
  217. cpus_clear(callmap);
  218. cpu_set(cpu, callmap);
  219. msg = kmalloc(sizeof(*msg), GFP_ATOMIC);
  220. INIT_LIST_HEAD(&msg->list);
  221. msg->call_struct.func = func;
  222. msg->call_struct.info = info;
  223. msg->call_struct.wait = wait;
  224. msg->call_struct.pending = callmap;
  225. msg->call_struct.waitmask = callmap;
  226. msg->type = BFIN_IPI_CALL_FUNC;
  227. msg_queue = &per_cpu(ipi_msg_queue, cpu);
  228. spin_lock_irqsave(&msg_queue->lock, flags);
  229. list_add_tail(&msg->list, &msg_queue->head);
  230. spin_unlock_irqrestore(&msg_queue->lock, flags);
  231. platform_send_ipi_cpu(cpu);
  232. if (wait) {
  233. while (!cpus_empty(msg->call_struct.waitmask))
  234. blackfin_dcache_invalidate_range(
  235. (unsigned long)(&msg->call_struct.waitmask),
  236. (unsigned long)(&msg->call_struct.waitmask));
  237. kfree(msg);
  238. }
  239. return 0;
  240. }
  241. EXPORT_SYMBOL_GPL(smp_call_function_single);
  242. void smp_send_reschedule(int cpu)
  243. {
  244. unsigned long flags;
  245. struct ipi_message_queue *msg_queue;
  246. struct ipi_message *msg;
  247. if (cpu_is_offline(cpu))
  248. return;
  249. msg = kmalloc(sizeof(*msg), GFP_ATOMIC);
  250. memset(msg, 0, sizeof(msg));
  251. INIT_LIST_HEAD(&msg->list);
  252. msg->type = BFIN_IPI_RESCHEDULE;
  253. msg_queue = &per_cpu(ipi_msg_queue, cpu);
  254. spin_lock_irqsave(&msg_queue->lock, flags);
  255. list_add_tail(&msg->list, &msg_queue->head);
  256. spin_unlock_irqrestore(&msg_queue->lock, flags);
  257. platform_send_ipi_cpu(cpu);
  258. return;
  259. }
  260. void smp_send_stop(void)
  261. {
  262. unsigned int cpu;
  263. cpumask_t callmap;
  264. unsigned long flags;
  265. struct ipi_message_queue *msg_queue;
  266. struct ipi_message *msg;
  267. callmap = cpu_online_map;
  268. cpu_clear(smp_processor_id(), callmap);
  269. if (cpus_empty(callmap))
  270. return;
  271. msg = kmalloc(sizeof(*msg), GFP_ATOMIC);
  272. memset(msg, 0, sizeof(msg));
  273. INIT_LIST_HEAD(&msg->list);
  274. msg->type = BFIN_IPI_CPU_STOP;
  275. for_each_cpu_mask(cpu, callmap) {
  276. msg_queue = &per_cpu(ipi_msg_queue, cpu);
  277. spin_lock_irqsave(&msg_queue->lock, flags);
  278. list_add_tail(&msg->list, &msg_queue->head);
  279. spin_unlock_irqrestore(&msg_queue->lock, flags);
  280. platform_send_ipi_cpu(cpu);
  281. }
  282. return;
  283. }
  284. int __cpuinit __cpu_up(unsigned int cpu)
  285. {
  286. struct task_struct *idle;
  287. int ret;
  288. idle = fork_idle(cpu);
  289. if (IS_ERR(idle)) {
  290. printk(KERN_ERR "CPU%u: fork() failed\n", cpu);
  291. return PTR_ERR(idle);
  292. }
  293. secondary_stack = task_stack_page(idle) + THREAD_SIZE;
  294. smp_wmb();
  295. ret = platform_boot_secondary(cpu, idle);
  296. if (ret) {
  297. cpu_clear(cpu, cpu_present_map);
  298. printk(KERN_CRIT "CPU%u: processor failed to boot (%d)\n", cpu, ret);
  299. free_task(idle);
  300. } else
  301. cpu_set(cpu, cpu_online_map);
  302. secondary_stack = NULL;
  303. return ret;
  304. }
  305. static void __cpuinit setup_secondary(unsigned int cpu)
  306. {
  307. #if !defined(CONFIG_TICKSOURCE_GPTMR0)
  308. struct irq_desc *timer_desc;
  309. #endif
  310. unsigned long ilat;
  311. bfin_write_IMASK(0);
  312. CSYNC();
  313. ilat = bfin_read_ILAT();
  314. CSYNC();
  315. bfin_write_ILAT(ilat);
  316. CSYNC();
  317. /* Enable interrupt levels IVG7-15. IARs have been already
  318. * programmed by the boot CPU. */
  319. bfin_irq_flags |= IMASK_IVG15 |
  320. IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
  321. IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
  322. #if defined(CONFIG_TICKSOURCE_GPTMR0)
  323. /* Power down the core timer, just to play safe. */
  324. bfin_write_TCNTL(0);
  325. /* system timer0 has been setup by CoreA. */
  326. #else
  327. timer_desc = irq_desc + IRQ_CORETMR;
  328. setup_core_timer();
  329. timer_desc->chip->enable(IRQ_CORETMR);
  330. #endif
  331. }
  332. void __cpuinit secondary_start_kernel(void)
  333. {
  334. unsigned int cpu = smp_processor_id();
  335. struct mm_struct *mm = &init_mm;
  336. if (_bfin_swrst & SWRST_DBL_FAULT_B) {
  337. printk(KERN_EMERG "CoreB Recovering from DOUBLE FAULT event\n");
  338. #ifdef CONFIG_DEBUG_DOUBLEFAULT
  339. printk(KERN_EMERG " While handling exception (EXCAUSE = 0x%x) at %pF\n",
  340. (int)init_saved_seqstat_coreb & SEQSTAT_EXCAUSE, init_saved_retx_coreb);
  341. printk(KERN_NOTICE " DCPLB_FAULT_ADDR: %pF\n", init_saved_dcplb_fault_addr_coreb);
  342. printk(KERN_NOTICE " ICPLB_FAULT_ADDR: %pF\n", init_saved_icplb_fault_addr_coreb);
  343. #endif
  344. printk(KERN_NOTICE " The instruction at %pF caused a double exception\n",
  345. init_retx_coreb);
  346. }
  347. /*
  348. * We want the D-cache to be enabled early, in case the atomic
  349. * support code emulates cache coherence (see
  350. * __ARCH_SYNC_CORE_DCACHE).
  351. */
  352. init_exception_vectors();
  353. bfin_setup_caches(cpu);
  354. local_irq_disable();
  355. /* Attach the new idle task to the global mm. */
  356. atomic_inc(&mm->mm_users);
  357. atomic_inc(&mm->mm_count);
  358. current->active_mm = mm;
  359. BUG_ON(current->mm); /* Can't be, but better be safe than sorry. */
  360. preempt_disable();
  361. setup_secondary(cpu);
  362. local_irq_enable();
  363. platform_secondary_init(cpu);
  364. cpu_idle();
  365. }
  366. void __init smp_prepare_boot_cpu(void)
  367. {
  368. }
  369. void __init smp_prepare_cpus(unsigned int max_cpus)
  370. {
  371. platform_prepare_cpus(max_cpus);
  372. ipi_queue_init();
  373. platform_request_ipi(&ipi_handler);
  374. }
  375. void __init smp_cpus_done(unsigned int max_cpus)
  376. {
  377. unsigned long bogosum = 0;
  378. unsigned int cpu;
  379. for_each_online_cpu(cpu)
  380. bogosum += per_cpu(cpu_data, cpu).loops_per_jiffy;
  381. printk(KERN_INFO "SMP: Total of %d processors activated "
  382. "(%lu.%02lu BogoMIPS).\n",
  383. num_online_cpus(),
  384. bogosum / (500000/HZ),
  385. (bogosum / (5000/HZ)) % 100);
  386. }
  387. void smp_icache_flush_range_others(unsigned long start, unsigned long end)
  388. {
  389. smp_flush_data.start = start;
  390. smp_flush_data.end = end;
  391. if (smp_call_function(&ipi_flush_icache, &smp_flush_data, 0))
  392. printk(KERN_WARNING "SMP: failed to run I-cache flush request on other CPUs\n");
  393. }
  394. EXPORT_SYMBOL_GPL(smp_icache_flush_range_others);
  395. #ifdef __ARCH_SYNC_CORE_ICACHE
  396. void resync_core_icache(void)
  397. {
  398. unsigned int cpu = get_cpu();
  399. blackfin_invalidate_entire_icache();
  400. ++per_cpu(cpu_data, cpu).icache_invld_count;
  401. put_cpu();
  402. }
  403. EXPORT_SYMBOL(resync_core_icache);
  404. #endif
  405. #ifdef __ARCH_SYNC_CORE_DCACHE
  406. unsigned long barrier_mask __attribute__ ((__section__(".l2.bss")));
  407. void resync_core_dcache(void)
  408. {
  409. unsigned int cpu = get_cpu();
  410. blackfin_invalidate_entire_dcache();
  411. ++per_cpu(cpu_data, cpu).dcache_invld_count;
  412. put_cpu();
  413. }
  414. EXPORT_SYMBOL(resync_core_dcache);
  415. #endif