sram.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429
  1. /*
  2. * linux/arch/arm/plat-omap/sram.c
  3. *
  4. * OMAP SRAM detection and management
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #undef DEBUG
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <asm/tlb.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/mach/map.h>
  24. #include <mach/sram.h>
  25. #include <mach/board.h>
  26. #include <mach/cpu.h>
  27. #include <mach/control.h>
  28. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  29. # include "../mach-omap2/prm.h"
  30. # include "../mach-omap2/cm.h"
  31. # include "../mach-omap2/sdrc.h"
  32. #endif
  33. #define OMAP1_SRAM_PA 0x20000000
  34. #define OMAP1_SRAM_VA VMALLOC_END
  35. #define OMAP2_SRAM_PA 0x40200000
  36. #define OMAP2_SRAM_PUB_PA 0x4020f800
  37. #define OMAP2_SRAM_VA 0xe3000000
  38. #define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
  39. #define OMAP3_SRAM_PA 0x40200000
  40. #define OMAP3_SRAM_VA 0xd7000000
  41. #define OMAP3_SRAM_PUB_PA 0x40208000
  42. #define OMAP3_SRAM_PUB_VA 0xd7008000
  43. #define OMAP4_SRAM_PA 0x40200000 /*0x402f0000*/
  44. #define OMAP4_SRAM_VA 0xd7000000 /*0xd70f0000*/
  45. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  46. #define SRAM_BOOTLOADER_SZ 0x00
  47. #else
  48. #define SRAM_BOOTLOADER_SZ 0x80
  49. #endif
  50. #define OMAP24XX_VA_REQINFOPERM0 IO_ADDRESS(0x68005048)
  51. #define OMAP24XX_VA_READPERM0 IO_ADDRESS(0x68005050)
  52. #define OMAP24XX_VA_WRITEPERM0 IO_ADDRESS(0x68005058)
  53. #define OMAP34XX_VA_REQINFOPERM0 IO_ADDRESS(0x68012848)
  54. #define OMAP34XX_VA_READPERM0 IO_ADDRESS(0x68012850)
  55. #define OMAP34XX_VA_WRITEPERM0 IO_ADDRESS(0x68012858)
  56. #define OMAP34XX_VA_ADDR_MATCH2 IO_ADDRESS(0x68012880)
  57. #define OMAP34XX_VA_SMS_RG_ATT0 IO_ADDRESS(0x6C000048)
  58. #define OMAP34XX_VA_CONTROL_STAT IO_ADDRESS(0x480022F0)
  59. #define GP_DEVICE 0x300
  60. #define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
  61. static unsigned long omap_sram_start;
  62. static unsigned long omap_sram_base;
  63. static unsigned long omap_sram_size;
  64. static unsigned long omap_sram_ceil;
  65. extern unsigned long omapfb_reserve_sram(unsigned long sram_pstart,
  66. unsigned long sram_vstart,
  67. unsigned long sram_size,
  68. unsigned long pstart_avail,
  69. unsigned long size_avail);
  70. /*
  71. * Depending on the target RAMFS firewall setup, the public usable amount of
  72. * SRAM varies. The default accessible size for all device types is 2k. A GP
  73. * device allows ARM11 but not other initiators for full size. This
  74. * functionality seems ok until some nice security API happens.
  75. */
  76. static int is_sram_locked(void)
  77. {
  78. int type = 0;
  79. if (cpu_is_omap44xx())
  80. /* Not yet supported */
  81. return 0;
  82. if (cpu_is_omap242x())
  83. type = omap_rev() & OMAP2_DEVICETYPE_MASK;
  84. if (type == GP_DEVICE) {
  85. /* RAMFW: R/W access to all initiators for all qualifier sets */
  86. if (cpu_is_omap242x()) {
  87. __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
  88. __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
  89. __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
  90. }
  91. if (cpu_is_omap34xx()) {
  92. __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
  93. __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
  94. __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
  95. __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
  96. __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
  97. }
  98. return 0;
  99. } else
  100. return 1; /* assume locked with no PPA or security driver */
  101. }
  102. /*
  103. * The amount of SRAM depends on the core type.
  104. * Note that we cannot try to test for SRAM here because writes
  105. * to secure SRAM will hang the system. Also the SRAM is not
  106. * yet mapped at this point.
  107. */
  108. void __init omap_detect_sram(void)
  109. {
  110. unsigned long reserved;
  111. if (cpu_class_is_omap2()) {
  112. if (is_sram_locked()) {
  113. if (cpu_is_omap34xx()) {
  114. omap_sram_base = OMAP3_SRAM_PUB_VA;
  115. omap_sram_start = OMAP3_SRAM_PUB_PA;
  116. omap_sram_size = 0x8000; /* 32K */
  117. } else {
  118. omap_sram_base = OMAP2_SRAM_PUB_VA;
  119. omap_sram_start = OMAP2_SRAM_PUB_PA;
  120. omap_sram_size = 0x800; /* 2K */
  121. }
  122. } else {
  123. if (cpu_is_omap34xx()) {
  124. omap_sram_base = OMAP3_SRAM_VA;
  125. omap_sram_start = OMAP3_SRAM_PA;
  126. omap_sram_size = 0x10000; /* 64K */
  127. } else if (cpu_is_omap44xx()) {
  128. omap_sram_base = OMAP4_SRAM_VA;
  129. omap_sram_start = OMAP4_SRAM_PA;
  130. omap_sram_size = 0x8000; /* 32K */
  131. } else {
  132. omap_sram_base = OMAP2_SRAM_VA;
  133. omap_sram_start = OMAP2_SRAM_PA;
  134. if (cpu_is_omap242x())
  135. omap_sram_size = 0xa0000; /* 640K */
  136. else if (cpu_is_omap243x())
  137. omap_sram_size = 0x10000; /* 64K */
  138. }
  139. }
  140. } else {
  141. omap_sram_base = OMAP1_SRAM_VA;
  142. omap_sram_start = OMAP1_SRAM_PA;
  143. if (cpu_is_omap7xx())
  144. omap_sram_size = 0x32000; /* 200K */
  145. else if (cpu_is_omap15xx())
  146. omap_sram_size = 0x30000; /* 192K */
  147. else if (cpu_is_omap1610() || cpu_is_omap1621() ||
  148. cpu_is_omap1710())
  149. omap_sram_size = 0x4000; /* 16K */
  150. else if (cpu_is_omap1611())
  151. omap_sram_size = 0x3e800; /* 250K */
  152. else {
  153. printk(KERN_ERR "Could not detect SRAM size\n");
  154. omap_sram_size = 0x4000;
  155. }
  156. }
  157. reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
  158. omap_sram_size,
  159. omap_sram_start + SRAM_BOOTLOADER_SZ,
  160. omap_sram_size - SRAM_BOOTLOADER_SZ);
  161. omap_sram_size -= reserved;
  162. omap_sram_ceil = omap_sram_base + omap_sram_size;
  163. }
  164. static struct map_desc omap_sram_io_desc[] __initdata = {
  165. { /* .length gets filled in at runtime */
  166. .virtual = OMAP1_SRAM_VA,
  167. .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
  168. .type = MT_MEMORY
  169. }
  170. };
  171. /*
  172. * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
  173. */
  174. void __init omap_map_sram(void)
  175. {
  176. unsigned long base;
  177. if (omap_sram_size == 0)
  178. return;
  179. if (cpu_is_omap24xx()) {
  180. omap_sram_io_desc[0].virtual = OMAP2_SRAM_VA;
  181. base = OMAP2_SRAM_PA;
  182. base = ROUND_DOWN(base, PAGE_SIZE);
  183. omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
  184. }
  185. if (cpu_is_omap34xx()) {
  186. omap_sram_io_desc[0].virtual = OMAP3_SRAM_VA;
  187. base = OMAP3_SRAM_PA;
  188. base = ROUND_DOWN(base, PAGE_SIZE);
  189. omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
  190. /*
  191. * SRAM must be marked as non-cached on OMAP3 since the
  192. * CORE DPLL M2 divider change code (in SRAM) runs with the
  193. * SDRAM controller disabled, and if it is marked cached,
  194. * the ARM may attempt to write cache lines back to SDRAM
  195. * which will cause the system to hang.
  196. */
  197. omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
  198. }
  199. if (cpu_is_omap44xx()) {
  200. omap_sram_io_desc[0].virtual = OMAP4_SRAM_VA;
  201. base = OMAP4_SRAM_PA;
  202. base = ROUND_DOWN(base, PAGE_SIZE);
  203. omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
  204. }
  205. omap_sram_io_desc[0].length = 1024 * 1024; /* Use section desc */
  206. iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
  207. printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
  208. __pfn_to_phys(omap_sram_io_desc[0].pfn),
  209. omap_sram_io_desc[0].virtual,
  210. omap_sram_io_desc[0].length);
  211. /*
  212. * Normally devicemaps_init() would flush caches and tlb after
  213. * mdesc->map_io(), but since we're called from map_io(), we
  214. * must do it here.
  215. */
  216. local_flush_tlb_all();
  217. flush_cache_all();
  218. /*
  219. * Looks like we need to preserve some bootloader code at the
  220. * beginning of SRAM for jumping to flash for reboot to work...
  221. */
  222. memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
  223. omap_sram_size - SRAM_BOOTLOADER_SZ);
  224. }
  225. void * omap_sram_push(void * start, unsigned long size)
  226. {
  227. if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
  228. printk(KERN_ERR "Not enough space in SRAM\n");
  229. return NULL;
  230. }
  231. omap_sram_ceil -= size;
  232. omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
  233. memcpy((void *)omap_sram_ceil, start, size);
  234. flush_icache_range((unsigned long)start, (unsigned long)(start + size));
  235. return (void *)omap_sram_ceil;
  236. }
  237. #ifdef CONFIG_ARCH_OMAP1
  238. static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
  239. void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
  240. {
  241. BUG_ON(!_omap_sram_reprogram_clock);
  242. _omap_sram_reprogram_clock(dpllctl, ckctl);
  243. }
  244. int __init omap1_sram_init(void)
  245. {
  246. _omap_sram_reprogram_clock =
  247. omap_sram_push(omap1_sram_reprogram_clock,
  248. omap1_sram_reprogram_clock_sz);
  249. return 0;
  250. }
  251. #else
  252. #define omap1_sram_init() do {} while (0)
  253. #endif
  254. #if defined(CONFIG_ARCH_OMAP2)
  255. static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  256. u32 base_cs, u32 force_unlock);
  257. void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  258. u32 base_cs, u32 force_unlock)
  259. {
  260. BUG_ON(!_omap2_sram_ddr_init);
  261. _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
  262. base_cs, force_unlock);
  263. }
  264. static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
  265. u32 mem_type);
  266. void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
  267. {
  268. BUG_ON(!_omap2_sram_reprogram_sdrc);
  269. _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
  270. }
  271. static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
  272. u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
  273. {
  274. BUG_ON(!_omap2_set_prcm);
  275. return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
  276. }
  277. #endif
  278. #ifdef CONFIG_ARCH_OMAP2420
  279. int __init omap242x_sram_init(void)
  280. {
  281. _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
  282. omap242x_sram_ddr_init_sz);
  283. _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
  284. omap242x_sram_reprogram_sdrc_sz);
  285. _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
  286. omap242x_sram_set_prcm_sz);
  287. return 0;
  288. }
  289. #else
  290. static inline int omap242x_sram_init(void)
  291. {
  292. return 0;
  293. }
  294. #endif
  295. #ifdef CONFIG_ARCH_OMAP2430
  296. int __init omap243x_sram_init(void)
  297. {
  298. _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
  299. omap243x_sram_ddr_init_sz);
  300. _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
  301. omap243x_sram_reprogram_sdrc_sz);
  302. _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
  303. omap243x_sram_set_prcm_sz);
  304. return 0;
  305. }
  306. #else
  307. static inline int omap243x_sram_init(void)
  308. {
  309. return 0;
  310. }
  311. #endif
  312. #ifdef CONFIG_ARCH_OMAP3
  313. static u32 (*_omap3_sram_configure_core_dpll)(u32 sdrc_rfr_ctrl,
  314. u32 sdrc_actim_ctrla,
  315. u32 sdrc_actim_ctrlb,
  316. u32 m2, u32 unlock_dll,
  317. u32 f, u32 sdrc_mr, u32 inc);
  318. u32 omap3_configure_core_dpll(u32 sdrc_rfr_ctrl, u32 sdrc_actim_ctrla,
  319. u32 sdrc_actim_ctrlb, u32 m2, u32 unlock_dll,
  320. u32 f, u32 sdrc_mr, u32 inc)
  321. {
  322. BUG_ON(!_omap3_sram_configure_core_dpll);
  323. return _omap3_sram_configure_core_dpll(sdrc_rfr_ctrl,
  324. sdrc_actim_ctrla,
  325. sdrc_actim_ctrlb, m2,
  326. unlock_dll, f, sdrc_mr, inc);
  327. }
  328. /* REVISIT: Should this be same as omap34xx_sram_init() after off-idle? */
  329. void restore_sram_functions(void)
  330. {
  331. omap_sram_ceil = omap_sram_base + omap_sram_size;
  332. _omap3_sram_configure_core_dpll =
  333. omap_sram_push(omap3_sram_configure_core_dpll,
  334. omap3_sram_configure_core_dpll_sz);
  335. }
  336. int __init omap34xx_sram_init(void)
  337. {
  338. _omap3_sram_configure_core_dpll =
  339. omap_sram_push(omap3_sram_configure_core_dpll,
  340. omap3_sram_configure_core_dpll_sz);
  341. return 0;
  342. }
  343. #else
  344. static inline int omap34xx_sram_init(void)
  345. {
  346. return 0;
  347. }
  348. #endif
  349. int __init omap_sram_init(void)
  350. {
  351. omap_detect_sram();
  352. omap_map_sram();
  353. if (!(cpu_class_is_omap2()))
  354. omap1_sram_init();
  355. else if (cpu_is_omap242x())
  356. omap242x_sram_init();
  357. else if (cpu_is_omap2430())
  358. omap243x_sram_init();
  359. else if (cpu_is_omap34xx())
  360. omap34xx_sram_init();
  361. else if (cpu_is_omap44xx())
  362. omap34xx_sram_init(); /* FIXME: */
  363. return 0;
  364. }