i915_irq.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. /* For display hotplug interrupt */
  60. static void
  61. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  62. {
  63. if ((dev_priv->irq_mask & mask) != 0) {
  64. dev_priv->irq_mask &= ~mask;
  65. I915_WRITE(DEIMR, dev_priv->irq_mask);
  66. POSTING_READ(DEIMR);
  67. }
  68. }
  69. static inline void
  70. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  71. {
  72. if ((dev_priv->irq_mask & mask) != mask) {
  73. dev_priv->irq_mask |= mask;
  74. I915_WRITE(DEIMR, dev_priv->irq_mask);
  75. POSTING_READ(DEIMR);
  76. }
  77. }
  78. void
  79. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  80. {
  81. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  82. u32 reg = PIPESTAT(pipe);
  83. dev_priv->pipestat[pipe] |= mask;
  84. /* Enable the interrupt, clear any pending status */
  85. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  86. POSTING_READ(reg);
  87. }
  88. }
  89. void
  90. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  91. {
  92. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  93. u32 reg = PIPESTAT(pipe);
  94. dev_priv->pipestat[pipe] &= ~mask;
  95. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  96. POSTING_READ(reg);
  97. }
  98. }
  99. /**
  100. * intel_enable_asle - enable ASLE interrupt for OpRegion
  101. */
  102. void intel_enable_asle(struct drm_device *dev)
  103. {
  104. drm_i915_private_t *dev_priv = dev->dev_private;
  105. unsigned long irqflags;
  106. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  107. if (HAS_PCH_SPLIT(dev))
  108. ironlake_enable_display_irq(dev_priv, DE_GSE);
  109. else {
  110. i915_enable_pipestat(dev_priv, 1,
  111. PIPE_LEGACY_BLC_EVENT_ENABLE);
  112. if (INTEL_INFO(dev)->gen >= 4)
  113. i915_enable_pipestat(dev_priv, 0,
  114. PIPE_LEGACY_BLC_EVENT_ENABLE);
  115. }
  116. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  117. }
  118. /**
  119. * i915_pipe_enabled - check if a pipe is enabled
  120. * @dev: DRM device
  121. * @pipe: pipe to check
  122. *
  123. * Reading certain registers when the pipe is disabled can hang the chip.
  124. * Use this routine to make sure the PLL is running and the pipe is active
  125. * before reading such registers if unsure.
  126. */
  127. static int
  128. i915_pipe_enabled(struct drm_device *dev, int pipe)
  129. {
  130. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  131. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  132. }
  133. /* Called from drm generic code, passed a 'crtc', which
  134. * we use as a pipe index
  135. */
  136. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  137. {
  138. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  139. unsigned long high_frame;
  140. unsigned long low_frame;
  141. u32 high1, high2, low;
  142. if (!i915_pipe_enabled(dev, pipe)) {
  143. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  144. "pipe %c\n", pipe_name(pipe));
  145. return 0;
  146. }
  147. high_frame = PIPEFRAME(pipe);
  148. low_frame = PIPEFRAMEPIXEL(pipe);
  149. /*
  150. * High & low register fields aren't synchronized, so make sure
  151. * we get a low value that's stable across two reads of the high
  152. * register.
  153. */
  154. do {
  155. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  156. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  157. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  158. } while (high1 != high2);
  159. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  160. low >>= PIPE_FRAME_LOW_SHIFT;
  161. return (high1 << 8) | low;
  162. }
  163. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  164. {
  165. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  166. int reg = PIPE_FRMCOUNT_GM45(pipe);
  167. if (!i915_pipe_enabled(dev, pipe)) {
  168. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  169. "pipe %c\n", pipe_name(pipe));
  170. return 0;
  171. }
  172. return I915_READ(reg);
  173. }
  174. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  175. int *vpos, int *hpos)
  176. {
  177. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  178. u32 vbl = 0, position = 0;
  179. int vbl_start, vbl_end, htotal, vtotal;
  180. bool in_vbl = true;
  181. int ret = 0;
  182. if (!i915_pipe_enabled(dev, pipe)) {
  183. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  184. "pipe %c\n", pipe_name(pipe));
  185. return 0;
  186. }
  187. /* Get vtotal. */
  188. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  189. if (INTEL_INFO(dev)->gen >= 4) {
  190. /* No obvious pixelcount register. Only query vertical
  191. * scanout position from Display scan line register.
  192. */
  193. position = I915_READ(PIPEDSL(pipe));
  194. /* Decode into vertical scanout position. Don't have
  195. * horizontal scanout position.
  196. */
  197. *vpos = position & 0x1fff;
  198. *hpos = 0;
  199. } else {
  200. /* Have access to pixelcount since start of frame.
  201. * We can split this into vertical and horizontal
  202. * scanout position.
  203. */
  204. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  205. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  206. *vpos = position / htotal;
  207. *hpos = position - (*vpos * htotal);
  208. }
  209. /* Query vblank area. */
  210. vbl = I915_READ(VBLANK(pipe));
  211. /* Test position against vblank region. */
  212. vbl_start = vbl & 0x1fff;
  213. vbl_end = (vbl >> 16) & 0x1fff;
  214. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  215. in_vbl = false;
  216. /* Inside "upper part" of vblank area? Apply corrective offset: */
  217. if (in_vbl && (*vpos >= vbl_start))
  218. *vpos = *vpos - vtotal;
  219. /* Readouts valid? */
  220. if (vbl > 0)
  221. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  222. /* In vblank? */
  223. if (in_vbl)
  224. ret |= DRM_SCANOUTPOS_INVBL;
  225. return ret;
  226. }
  227. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  228. int *max_error,
  229. struct timeval *vblank_time,
  230. unsigned flags)
  231. {
  232. struct drm_i915_private *dev_priv = dev->dev_private;
  233. struct drm_crtc *crtc;
  234. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  235. DRM_ERROR("Invalid crtc %d\n", pipe);
  236. return -EINVAL;
  237. }
  238. /* Get drm_crtc to timestamp: */
  239. crtc = intel_get_crtc_for_pipe(dev, pipe);
  240. if (crtc == NULL) {
  241. DRM_ERROR("Invalid crtc %d\n", pipe);
  242. return -EINVAL;
  243. }
  244. if (!crtc->enabled) {
  245. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  246. return -EBUSY;
  247. }
  248. /* Helper routine in DRM core does all the work: */
  249. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  250. vblank_time, flags,
  251. crtc);
  252. }
  253. /*
  254. * Handle hotplug events outside the interrupt handler proper.
  255. */
  256. static void i915_hotplug_work_func(struct work_struct *work)
  257. {
  258. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  259. hotplug_work);
  260. struct drm_device *dev = dev_priv->dev;
  261. struct drm_mode_config *mode_config = &dev->mode_config;
  262. struct intel_encoder *encoder;
  263. mutex_lock(&mode_config->mutex);
  264. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  265. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  266. if (encoder->hot_plug)
  267. encoder->hot_plug(encoder);
  268. /* Just fire off a uevent and let userspace tell us what to do */
  269. drm_helper_hpd_irq_event(dev);
  270. mutex_unlock(&mode_config->mutex);
  271. }
  272. static void i915_handle_rps_change(struct drm_device *dev)
  273. {
  274. drm_i915_private_t *dev_priv = dev->dev_private;
  275. u32 busy_up, busy_down, max_avg, min_avg;
  276. u8 new_delay = dev_priv->cur_delay;
  277. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  278. busy_up = I915_READ(RCPREVBSYTUPAVG);
  279. busy_down = I915_READ(RCPREVBSYTDNAVG);
  280. max_avg = I915_READ(RCBMAXAVG);
  281. min_avg = I915_READ(RCBMINAVG);
  282. /* Handle RCS change request from hw */
  283. if (busy_up > max_avg) {
  284. if (dev_priv->cur_delay != dev_priv->max_delay)
  285. new_delay = dev_priv->cur_delay - 1;
  286. if (new_delay < dev_priv->max_delay)
  287. new_delay = dev_priv->max_delay;
  288. } else if (busy_down < min_avg) {
  289. if (dev_priv->cur_delay != dev_priv->min_delay)
  290. new_delay = dev_priv->cur_delay + 1;
  291. if (new_delay > dev_priv->min_delay)
  292. new_delay = dev_priv->min_delay;
  293. }
  294. if (ironlake_set_drps(dev, new_delay))
  295. dev_priv->cur_delay = new_delay;
  296. return;
  297. }
  298. static void notify_ring(struct drm_device *dev,
  299. struct intel_ring_buffer *ring)
  300. {
  301. struct drm_i915_private *dev_priv = dev->dev_private;
  302. u32 seqno;
  303. if (ring->obj == NULL)
  304. return;
  305. seqno = ring->get_seqno(ring);
  306. trace_i915_gem_request_complete(ring, seqno);
  307. ring->irq_seqno = seqno;
  308. wake_up_all(&ring->irq_queue);
  309. dev_priv->hangcheck_count = 0;
  310. mod_timer(&dev_priv->hangcheck_timer,
  311. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  312. }
  313. static void gen6_pm_rps_work(struct work_struct *work)
  314. {
  315. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  316. rps_work);
  317. u8 new_delay = dev_priv->cur_delay;
  318. u32 pm_iir, pm_imr;
  319. spin_lock_irq(&dev_priv->rps_lock);
  320. pm_iir = dev_priv->pm_iir;
  321. dev_priv->pm_iir = 0;
  322. pm_imr = I915_READ(GEN6_PMIMR);
  323. spin_unlock_irq(&dev_priv->rps_lock);
  324. if (!pm_iir)
  325. return;
  326. mutex_lock(&dev_priv->dev->struct_mutex);
  327. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  328. if (dev_priv->cur_delay != dev_priv->max_delay)
  329. new_delay = dev_priv->cur_delay + 1;
  330. if (new_delay > dev_priv->max_delay)
  331. new_delay = dev_priv->max_delay;
  332. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  333. gen6_gt_force_wake_get(dev_priv);
  334. if (dev_priv->cur_delay != dev_priv->min_delay)
  335. new_delay = dev_priv->cur_delay - 1;
  336. if (new_delay < dev_priv->min_delay) {
  337. new_delay = dev_priv->min_delay;
  338. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  339. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  340. ((new_delay << 16) & 0x3f0000));
  341. } else {
  342. /* Make sure we continue to get down interrupts
  343. * until we hit the minimum frequency */
  344. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  345. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  346. }
  347. gen6_gt_force_wake_put(dev_priv);
  348. }
  349. gen6_set_rps(dev_priv->dev, new_delay);
  350. dev_priv->cur_delay = new_delay;
  351. /*
  352. * rps_lock not held here because clearing is non-destructive. There is
  353. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  354. * by holding struct_mutex for the duration of the write.
  355. */
  356. I915_WRITE(GEN6_PMIMR, pm_imr & ~pm_iir);
  357. mutex_unlock(&dev_priv->dev->struct_mutex);
  358. }
  359. static void pch_irq_handler(struct drm_device *dev)
  360. {
  361. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  362. u32 pch_iir;
  363. int pipe;
  364. pch_iir = I915_READ(SDEIIR);
  365. if (pch_iir & SDE_AUDIO_POWER_MASK)
  366. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  367. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  368. SDE_AUDIO_POWER_SHIFT);
  369. if (pch_iir & SDE_GMBUS)
  370. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  371. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  372. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  373. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  374. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  375. if (pch_iir & SDE_POISON)
  376. DRM_ERROR("PCH poison interrupt\n");
  377. if (pch_iir & SDE_FDI_MASK)
  378. for_each_pipe(pipe)
  379. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  380. pipe_name(pipe),
  381. I915_READ(FDI_RX_IIR(pipe)));
  382. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  383. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  384. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  385. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  386. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  387. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  388. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  389. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  390. }
  391. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  392. {
  393. struct drm_device *dev = (struct drm_device *) arg;
  394. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  395. int ret = IRQ_NONE;
  396. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  397. struct drm_i915_master_private *master_priv;
  398. atomic_inc(&dev_priv->irq_received);
  399. /* disable master interrupt before clearing iir */
  400. de_ier = I915_READ(DEIER);
  401. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  402. POSTING_READ(DEIER);
  403. de_iir = I915_READ(DEIIR);
  404. gt_iir = I915_READ(GTIIR);
  405. pch_iir = I915_READ(SDEIIR);
  406. pm_iir = I915_READ(GEN6_PMIIR);
  407. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
  408. goto done;
  409. ret = IRQ_HANDLED;
  410. if (dev->primary->master) {
  411. master_priv = dev->primary->master->driver_priv;
  412. if (master_priv->sarea_priv)
  413. master_priv->sarea_priv->last_dispatch =
  414. READ_BREADCRUMB(dev_priv);
  415. }
  416. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  417. notify_ring(dev, &dev_priv->ring[RCS]);
  418. if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
  419. notify_ring(dev, &dev_priv->ring[VCS]);
  420. if (gt_iir & GT_BLT_USER_INTERRUPT)
  421. notify_ring(dev, &dev_priv->ring[BCS]);
  422. if (de_iir & DE_GSE_IVB)
  423. intel_opregion_gse_intr(dev);
  424. if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
  425. intel_prepare_page_flip(dev, 0);
  426. intel_finish_page_flip_plane(dev, 0);
  427. }
  428. if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
  429. intel_prepare_page_flip(dev, 1);
  430. intel_finish_page_flip_plane(dev, 1);
  431. }
  432. if (de_iir & DE_PIPEA_VBLANK_IVB)
  433. drm_handle_vblank(dev, 0);
  434. if (de_iir & DE_PIPEB_VBLANK_IVB)
  435. drm_handle_vblank(dev, 1);
  436. /* check event from PCH */
  437. if (de_iir & DE_PCH_EVENT_IVB) {
  438. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  439. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  440. pch_irq_handler(dev);
  441. }
  442. if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
  443. unsigned long flags;
  444. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  445. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  446. I915_WRITE(GEN6_PMIMR, pm_iir);
  447. dev_priv->pm_iir |= pm_iir;
  448. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  449. queue_work(dev_priv->wq, &dev_priv->rps_work);
  450. }
  451. /* should clear PCH hotplug event before clear CPU irq */
  452. I915_WRITE(SDEIIR, pch_iir);
  453. I915_WRITE(GTIIR, gt_iir);
  454. I915_WRITE(DEIIR, de_iir);
  455. I915_WRITE(GEN6_PMIIR, pm_iir);
  456. done:
  457. I915_WRITE(DEIER, de_ier);
  458. POSTING_READ(DEIER);
  459. return ret;
  460. }
  461. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  462. {
  463. struct drm_device *dev = (struct drm_device *) arg;
  464. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  465. int ret = IRQ_NONE;
  466. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  467. u32 hotplug_mask;
  468. struct drm_i915_master_private *master_priv;
  469. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  470. atomic_inc(&dev_priv->irq_received);
  471. if (IS_GEN6(dev))
  472. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  473. /* disable master interrupt before clearing iir */
  474. de_ier = I915_READ(DEIER);
  475. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  476. POSTING_READ(DEIER);
  477. de_iir = I915_READ(DEIIR);
  478. gt_iir = I915_READ(GTIIR);
  479. pch_iir = I915_READ(SDEIIR);
  480. pm_iir = I915_READ(GEN6_PMIIR);
  481. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  482. (!IS_GEN6(dev) || pm_iir == 0))
  483. goto done;
  484. if (HAS_PCH_CPT(dev))
  485. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  486. else
  487. hotplug_mask = SDE_HOTPLUG_MASK;
  488. ret = IRQ_HANDLED;
  489. if (dev->primary->master) {
  490. master_priv = dev->primary->master->driver_priv;
  491. if (master_priv->sarea_priv)
  492. master_priv->sarea_priv->last_dispatch =
  493. READ_BREADCRUMB(dev_priv);
  494. }
  495. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  496. notify_ring(dev, &dev_priv->ring[RCS]);
  497. if (gt_iir & bsd_usr_interrupt)
  498. notify_ring(dev, &dev_priv->ring[VCS]);
  499. if (gt_iir & GT_BLT_USER_INTERRUPT)
  500. notify_ring(dev, &dev_priv->ring[BCS]);
  501. if (de_iir & DE_GSE)
  502. intel_opregion_gse_intr(dev);
  503. if (de_iir & DE_PLANEA_FLIP_DONE) {
  504. intel_prepare_page_flip(dev, 0);
  505. intel_finish_page_flip_plane(dev, 0);
  506. }
  507. if (de_iir & DE_PLANEB_FLIP_DONE) {
  508. intel_prepare_page_flip(dev, 1);
  509. intel_finish_page_flip_plane(dev, 1);
  510. }
  511. if (de_iir & DE_PIPEA_VBLANK)
  512. drm_handle_vblank(dev, 0);
  513. if (de_iir & DE_PIPEB_VBLANK)
  514. drm_handle_vblank(dev, 1);
  515. /* check event from PCH */
  516. if (de_iir & DE_PCH_EVENT) {
  517. if (pch_iir & hotplug_mask)
  518. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  519. pch_irq_handler(dev);
  520. }
  521. if (de_iir & DE_PCU_EVENT) {
  522. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  523. i915_handle_rps_change(dev);
  524. }
  525. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
  526. /*
  527. * IIR bits should never already be set because IMR should
  528. * prevent an interrupt from being shown in IIR. The warning
  529. * displays a case where we've unsafely cleared
  530. * dev_priv->pm_iir. Although missing an interrupt of the same
  531. * type is not a problem, it displays a problem in the logic.
  532. *
  533. * The mask bit in IMR is cleared by rps_work.
  534. */
  535. unsigned long flags;
  536. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  537. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  538. I915_WRITE(GEN6_PMIMR, pm_iir);
  539. dev_priv->pm_iir |= pm_iir;
  540. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  541. queue_work(dev_priv->wq, &dev_priv->rps_work);
  542. }
  543. /* should clear PCH hotplug event before clear CPU irq */
  544. I915_WRITE(SDEIIR, pch_iir);
  545. I915_WRITE(GTIIR, gt_iir);
  546. I915_WRITE(DEIIR, de_iir);
  547. I915_WRITE(GEN6_PMIIR, pm_iir);
  548. done:
  549. I915_WRITE(DEIER, de_ier);
  550. POSTING_READ(DEIER);
  551. return ret;
  552. }
  553. /**
  554. * i915_error_work_func - do process context error handling work
  555. * @work: work struct
  556. *
  557. * Fire an error uevent so userspace can see that a hang or error
  558. * was detected.
  559. */
  560. static void i915_error_work_func(struct work_struct *work)
  561. {
  562. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  563. error_work);
  564. struct drm_device *dev = dev_priv->dev;
  565. char *error_event[] = { "ERROR=1", NULL };
  566. char *reset_event[] = { "RESET=1", NULL };
  567. char *reset_done_event[] = { "ERROR=0", NULL };
  568. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  569. if (atomic_read(&dev_priv->mm.wedged)) {
  570. DRM_DEBUG_DRIVER("resetting chip\n");
  571. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  572. if (!i915_reset(dev, GRDOM_RENDER)) {
  573. atomic_set(&dev_priv->mm.wedged, 0);
  574. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  575. }
  576. complete_all(&dev_priv->error_completion);
  577. }
  578. }
  579. #ifdef CONFIG_DEBUG_FS
  580. static struct drm_i915_error_object *
  581. i915_error_object_create(struct drm_i915_private *dev_priv,
  582. struct drm_i915_gem_object *src)
  583. {
  584. struct drm_i915_error_object *dst;
  585. int page, page_count;
  586. u32 reloc_offset;
  587. if (src == NULL || src->pages == NULL)
  588. return NULL;
  589. page_count = src->base.size / PAGE_SIZE;
  590. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  591. if (dst == NULL)
  592. return NULL;
  593. reloc_offset = src->gtt_offset;
  594. for (page = 0; page < page_count; page++) {
  595. unsigned long flags;
  596. void __iomem *s;
  597. void *d;
  598. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  599. if (d == NULL)
  600. goto unwind;
  601. local_irq_save(flags);
  602. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  603. reloc_offset);
  604. memcpy_fromio(d, s, PAGE_SIZE);
  605. io_mapping_unmap_atomic(s);
  606. local_irq_restore(flags);
  607. dst->pages[page] = d;
  608. reloc_offset += PAGE_SIZE;
  609. }
  610. dst->page_count = page_count;
  611. dst->gtt_offset = src->gtt_offset;
  612. return dst;
  613. unwind:
  614. while (page--)
  615. kfree(dst->pages[page]);
  616. kfree(dst);
  617. return NULL;
  618. }
  619. static void
  620. i915_error_object_free(struct drm_i915_error_object *obj)
  621. {
  622. int page;
  623. if (obj == NULL)
  624. return;
  625. for (page = 0; page < obj->page_count; page++)
  626. kfree(obj->pages[page]);
  627. kfree(obj);
  628. }
  629. static void
  630. i915_error_state_free(struct drm_device *dev,
  631. struct drm_i915_error_state *error)
  632. {
  633. int i;
  634. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
  635. i915_error_object_free(error->batchbuffer[i]);
  636. for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
  637. i915_error_object_free(error->ringbuffer[i]);
  638. kfree(error->active_bo);
  639. kfree(error->overlay);
  640. kfree(error);
  641. }
  642. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  643. int count,
  644. struct list_head *head)
  645. {
  646. struct drm_i915_gem_object *obj;
  647. int i = 0;
  648. list_for_each_entry(obj, head, mm_list) {
  649. err->size = obj->base.size;
  650. err->name = obj->base.name;
  651. err->seqno = obj->last_rendering_seqno;
  652. err->gtt_offset = obj->gtt_offset;
  653. err->read_domains = obj->base.read_domains;
  654. err->write_domain = obj->base.write_domain;
  655. err->fence_reg = obj->fence_reg;
  656. err->pinned = 0;
  657. if (obj->pin_count > 0)
  658. err->pinned = 1;
  659. if (obj->user_pin_count > 0)
  660. err->pinned = -1;
  661. err->tiling = obj->tiling_mode;
  662. err->dirty = obj->dirty;
  663. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  664. err->ring = obj->ring ? obj->ring->id : 0;
  665. err->cache_level = obj->cache_level;
  666. if (++i == count)
  667. break;
  668. err++;
  669. }
  670. return i;
  671. }
  672. static void i915_gem_record_fences(struct drm_device *dev,
  673. struct drm_i915_error_state *error)
  674. {
  675. struct drm_i915_private *dev_priv = dev->dev_private;
  676. int i;
  677. /* Fences */
  678. switch (INTEL_INFO(dev)->gen) {
  679. case 6:
  680. for (i = 0; i < 16; i++)
  681. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  682. break;
  683. case 5:
  684. case 4:
  685. for (i = 0; i < 16; i++)
  686. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  687. break;
  688. case 3:
  689. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  690. for (i = 0; i < 8; i++)
  691. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  692. case 2:
  693. for (i = 0; i < 8; i++)
  694. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  695. break;
  696. }
  697. }
  698. static struct drm_i915_error_object *
  699. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  700. struct intel_ring_buffer *ring)
  701. {
  702. struct drm_i915_gem_object *obj;
  703. u32 seqno;
  704. if (!ring->get_seqno)
  705. return NULL;
  706. seqno = ring->get_seqno(ring);
  707. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  708. if (obj->ring != ring)
  709. continue;
  710. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  711. continue;
  712. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  713. continue;
  714. /* We need to copy these to an anonymous buffer as the simplest
  715. * method to avoid being overwritten by userspace.
  716. */
  717. return i915_error_object_create(dev_priv, obj);
  718. }
  719. return NULL;
  720. }
  721. /**
  722. * i915_capture_error_state - capture an error record for later analysis
  723. * @dev: drm device
  724. *
  725. * Should be called when an error is detected (either a hang or an error
  726. * interrupt) to capture error state from the time of the error. Fills
  727. * out a structure which becomes available in debugfs for user level tools
  728. * to pick up.
  729. */
  730. static void i915_capture_error_state(struct drm_device *dev)
  731. {
  732. struct drm_i915_private *dev_priv = dev->dev_private;
  733. struct drm_i915_gem_object *obj;
  734. struct drm_i915_error_state *error;
  735. unsigned long flags;
  736. int i, pipe;
  737. spin_lock_irqsave(&dev_priv->error_lock, flags);
  738. error = dev_priv->first_error;
  739. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  740. if (error)
  741. return;
  742. /* Account for pipe specific data like PIPE*STAT */
  743. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  744. if (!error) {
  745. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  746. return;
  747. }
  748. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  749. dev->primary->index);
  750. error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
  751. error->eir = I915_READ(EIR);
  752. error->pgtbl_er = I915_READ(PGTBL_ER);
  753. for_each_pipe(pipe)
  754. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  755. error->instpm = I915_READ(INSTPM);
  756. error->error = 0;
  757. if (INTEL_INFO(dev)->gen >= 6) {
  758. error->error = I915_READ(ERROR_GEN6);
  759. error->bcs_acthd = I915_READ(BCS_ACTHD);
  760. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  761. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  762. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  763. error->bcs_seqno = 0;
  764. if (dev_priv->ring[BCS].get_seqno)
  765. error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
  766. error->vcs_acthd = I915_READ(VCS_ACTHD);
  767. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  768. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  769. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  770. error->vcs_seqno = 0;
  771. if (dev_priv->ring[VCS].get_seqno)
  772. error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
  773. }
  774. if (INTEL_INFO(dev)->gen >= 4) {
  775. error->ipeir = I915_READ(IPEIR_I965);
  776. error->ipehr = I915_READ(IPEHR_I965);
  777. error->instdone = I915_READ(INSTDONE_I965);
  778. error->instps = I915_READ(INSTPS);
  779. error->instdone1 = I915_READ(INSTDONE1);
  780. error->acthd = I915_READ(ACTHD_I965);
  781. error->bbaddr = I915_READ64(BB_ADDR);
  782. } else {
  783. error->ipeir = I915_READ(IPEIR);
  784. error->ipehr = I915_READ(IPEHR);
  785. error->instdone = I915_READ(INSTDONE);
  786. error->acthd = I915_READ(ACTHD);
  787. error->bbaddr = 0;
  788. }
  789. i915_gem_record_fences(dev, error);
  790. /* Record the active batch and ring buffers */
  791. for (i = 0; i < I915_NUM_RINGS; i++) {
  792. error->batchbuffer[i] =
  793. i915_error_first_batchbuffer(dev_priv,
  794. &dev_priv->ring[i]);
  795. error->ringbuffer[i] =
  796. i915_error_object_create(dev_priv,
  797. dev_priv->ring[i].obj);
  798. }
  799. /* Record buffers on the active and pinned lists. */
  800. error->active_bo = NULL;
  801. error->pinned_bo = NULL;
  802. i = 0;
  803. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  804. i++;
  805. error->active_bo_count = i;
  806. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  807. i++;
  808. error->pinned_bo_count = i - error->active_bo_count;
  809. error->active_bo = NULL;
  810. error->pinned_bo = NULL;
  811. if (i) {
  812. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  813. GFP_ATOMIC);
  814. if (error->active_bo)
  815. error->pinned_bo =
  816. error->active_bo + error->active_bo_count;
  817. }
  818. if (error->active_bo)
  819. error->active_bo_count =
  820. capture_bo_list(error->active_bo,
  821. error->active_bo_count,
  822. &dev_priv->mm.active_list);
  823. if (error->pinned_bo)
  824. error->pinned_bo_count =
  825. capture_bo_list(error->pinned_bo,
  826. error->pinned_bo_count,
  827. &dev_priv->mm.pinned_list);
  828. do_gettimeofday(&error->time);
  829. error->overlay = intel_overlay_capture_error_state(dev);
  830. error->display = intel_display_capture_error_state(dev);
  831. spin_lock_irqsave(&dev_priv->error_lock, flags);
  832. if (dev_priv->first_error == NULL) {
  833. dev_priv->first_error = error;
  834. error = NULL;
  835. }
  836. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  837. if (error)
  838. i915_error_state_free(dev, error);
  839. }
  840. void i915_destroy_error_state(struct drm_device *dev)
  841. {
  842. struct drm_i915_private *dev_priv = dev->dev_private;
  843. struct drm_i915_error_state *error;
  844. spin_lock(&dev_priv->error_lock);
  845. error = dev_priv->first_error;
  846. dev_priv->first_error = NULL;
  847. spin_unlock(&dev_priv->error_lock);
  848. if (error)
  849. i915_error_state_free(dev, error);
  850. }
  851. #else
  852. #define i915_capture_error_state(x)
  853. #endif
  854. static void i915_report_and_clear_eir(struct drm_device *dev)
  855. {
  856. struct drm_i915_private *dev_priv = dev->dev_private;
  857. u32 eir = I915_READ(EIR);
  858. int pipe;
  859. if (!eir)
  860. return;
  861. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  862. eir);
  863. if (IS_G4X(dev)) {
  864. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  865. u32 ipeir = I915_READ(IPEIR_I965);
  866. printk(KERN_ERR " IPEIR: 0x%08x\n",
  867. I915_READ(IPEIR_I965));
  868. printk(KERN_ERR " IPEHR: 0x%08x\n",
  869. I915_READ(IPEHR_I965));
  870. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  871. I915_READ(INSTDONE_I965));
  872. printk(KERN_ERR " INSTPS: 0x%08x\n",
  873. I915_READ(INSTPS));
  874. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  875. I915_READ(INSTDONE1));
  876. printk(KERN_ERR " ACTHD: 0x%08x\n",
  877. I915_READ(ACTHD_I965));
  878. I915_WRITE(IPEIR_I965, ipeir);
  879. POSTING_READ(IPEIR_I965);
  880. }
  881. if (eir & GM45_ERROR_PAGE_TABLE) {
  882. u32 pgtbl_err = I915_READ(PGTBL_ER);
  883. printk(KERN_ERR "page table error\n");
  884. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  885. pgtbl_err);
  886. I915_WRITE(PGTBL_ER, pgtbl_err);
  887. POSTING_READ(PGTBL_ER);
  888. }
  889. }
  890. if (!IS_GEN2(dev)) {
  891. if (eir & I915_ERROR_PAGE_TABLE) {
  892. u32 pgtbl_err = I915_READ(PGTBL_ER);
  893. printk(KERN_ERR "page table error\n");
  894. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  895. pgtbl_err);
  896. I915_WRITE(PGTBL_ER, pgtbl_err);
  897. POSTING_READ(PGTBL_ER);
  898. }
  899. }
  900. if (eir & I915_ERROR_MEMORY_REFRESH) {
  901. printk(KERN_ERR "memory refresh error:\n");
  902. for_each_pipe(pipe)
  903. printk(KERN_ERR "pipe %c stat: 0x%08x\n",
  904. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  905. /* pipestat has already been acked */
  906. }
  907. if (eir & I915_ERROR_INSTRUCTION) {
  908. printk(KERN_ERR "instruction error\n");
  909. printk(KERN_ERR " INSTPM: 0x%08x\n",
  910. I915_READ(INSTPM));
  911. if (INTEL_INFO(dev)->gen < 4) {
  912. u32 ipeir = I915_READ(IPEIR);
  913. printk(KERN_ERR " IPEIR: 0x%08x\n",
  914. I915_READ(IPEIR));
  915. printk(KERN_ERR " IPEHR: 0x%08x\n",
  916. I915_READ(IPEHR));
  917. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  918. I915_READ(INSTDONE));
  919. printk(KERN_ERR " ACTHD: 0x%08x\n",
  920. I915_READ(ACTHD));
  921. I915_WRITE(IPEIR, ipeir);
  922. POSTING_READ(IPEIR);
  923. } else {
  924. u32 ipeir = I915_READ(IPEIR_I965);
  925. printk(KERN_ERR " IPEIR: 0x%08x\n",
  926. I915_READ(IPEIR_I965));
  927. printk(KERN_ERR " IPEHR: 0x%08x\n",
  928. I915_READ(IPEHR_I965));
  929. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  930. I915_READ(INSTDONE_I965));
  931. printk(KERN_ERR " INSTPS: 0x%08x\n",
  932. I915_READ(INSTPS));
  933. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  934. I915_READ(INSTDONE1));
  935. printk(KERN_ERR " ACTHD: 0x%08x\n",
  936. I915_READ(ACTHD_I965));
  937. I915_WRITE(IPEIR_I965, ipeir);
  938. POSTING_READ(IPEIR_I965);
  939. }
  940. }
  941. I915_WRITE(EIR, eir);
  942. POSTING_READ(EIR);
  943. eir = I915_READ(EIR);
  944. if (eir) {
  945. /*
  946. * some errors might have become stuck,
  947. * mask them.
  948. */
  949. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  950. I915_WRITE(EMR, I915_READ(EMR) | eir);
  951. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  952. }
  953. }
  954. /**
  955. * i915_handle_error - handle an error interrupt
  956. * @dev: drm device
  957. *
  958. * Do some basic checking of regsiter state at error interrupt time and
  959. * dump it to the syslog. Also call i915_capture_error_state() to make
  960. * sure we get a record and make it available in debugfs. Fire a uevent
  961. * so userspace knows something bad happened (should trigger collection
  962. * of a ring dump etc.).
  963. */
  964. void i915_handle_error(struct drm_device *dev, bool wedged)
  965. {
  966. struct drm_i915_private *dev_priv = dev->dev_private;
  967. i915_capture_error_state(dev);
  968. i915_report_and_clear_eir(dev);
  969. if (wedged) {
  970. INIT_COMPLETION(dev_priv->error_completion);
  971. atomic_set(&dev_priv->mm.wedged, 1);
  972. /*
  973. * Wakeup waiting processes so they don't hang
  974. */
  975. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  976. if (HAS_BSD(dev))
  977. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  978. if (HAS_BLT(dev))
  979. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  980. }
  981. queue_work(dev_priv->wq, &dev_priv->error_work);
  982. }
  983. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  984. {
  985. drm_i915_private_t *dev_priv = dev->dev_private;
  986. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  987. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  988. struct drm_i915_gem_object *obj;
  989. struct intel_unpin_work *work;
  990. unsigned long flags;
  991. bool stall_detected;
  992. /* Ignore early vblank irqs */
  993. if (intel_crtc == NULL)
  994. return;
  995. spin_lock_irqsave(&dev->event_lock, flags);
  996. work = intel_crtc->unpin_work;
  997. if (work == NULL || work->pending || !work->enable_stall_check) {
  998. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  999. spin_unlock_irqrestore(&dev->event_lock, flags);
  1000. return;
  1001. }
  1002. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1003. obj = work->pending_flip_obj;
  1004. if (INTEL_INFO(dev)->gen >= 4) {
  1005. int dspsurf = DSPSURF(intel_crtc->plane);
  1006. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  1007. } else {
  1008. int dspaddr = DSPADDR(intel_crtc->plane);
  1009. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1010. crtc->y * crtc->fb->pitch +
  1011. crtc->x * crtc->fb->bits_per_pixel/8);
  1012. }
  1013. spin_unlock_irqrestore(&dev->event_lock, flags);
  1014. if (stall_detected) {
  1015. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1016. intel_prepare_page_flip(dev, intel_crtc->plane);
  1017. }
  1018. }
  1019. static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  1020. {
  1021. struct drm_device *dev = (struct drm_device *) arg;
  1022. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1023. struct drm_i915_master_private *master_priv;
  1024. u32 iir, new_iir;
  1025. u32 pipe_stats[I915_MAX_PIPES];
  1026. u32 vblank_status;
  1027. int vblank = 0;
  1028. unsigned long irqflags;
  1029. int irq_received;
  1030. int ret = IRQ_NONE, pipe;
  1031. bool blc_event = false;
  1032. atomic_inc(&dev_priv->irq_received);
  1033. iir = I915_READ(IIR);
  1034. if (INTEL_INFO(dev)->gen >= 4)
  1035. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  1036. else
  1037. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  1038. for (;;) {
  1039. irq_received = iir != 0;
  1040. /* Can't rely on pipestat interrupt bit in iir as it might
  1041. * have been cleared after the pipestat interrupt was received.
  1042. * It doesn't set the bit in iir again, but it still produces
  1043. * interrupts (for non-MSI).
  1044. */
  1045. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1046. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1047. i915_handle_error(dev, false);
  1048. for_each_pipe(pipe) {
  1049. int reg = PIPESTAT(pipe);
  1050. pipe_stats[pipe] = I915_READ(reg);
  1051. /*
  1052. * Clear the PIPE*STAT regs before the IIR
  1053. */
  1054. if (pipe_stats[pipe] & 0x8000ffff) {
  1055. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1056. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1057. pipe_name(pipe));
  1058. I915_WRITE(reg, pipe_stats[pipe]);
  1059. irq_received = 1;
  1060. }
  1061. }
  1062. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1063. if (!irq_received)
  1064. break;
  1065. ret = IRQ_HANDLED;
  1066. /* Consume port. Then clear IIR or we'll miss events */
  1067. if ((I915_HAS_HOTPLUG(dev)) &&
  1068. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1069. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1070. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1071. hotplug_status);
  1072. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1073. queue_work(dev_priv->wq,
  1074. &dev_priv->hotplug_work);
  1075. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1076. I915_READ(PORT_HOTPLUG_STAT);
  1077. }
  1078. I915_WRITE(IIR, iir);
  1079. new_iir = I915_READ(IIR); /* Flush posted writes */
  1080. if (dev->primary->master) {
  1081. master_priv = dev->primary->master->driver_priv;
  1082. if (master_priv->sarea_priv)
  1083. master_priv->sarea_priv->last_dispatch =
  1084. READ_BREADCRUMB(dev_priv);
  1085. }
  1086. if (iir & I915_USER_INTERRUPT)
  1087. notify_ring(dev, &dev_priv->ring[RCS]);
  1088. if (iir & I915_BSD_USER_INTERRUPT)
  1089. notify_ring(dev, &dev_priv->ring[VCS]);
  1090. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1091. intel_prepare_page_flip(dev, 0);
  1092. if (dev_priv->flip_pending_is_done)
  1093. intel_finish_page_flip_plane(dev, 0);
  1094. }
  1095. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1096. intel_prepare_page_flip(dev, 1);
  1097. if (dev_priv->flip_pending_is_done)
  1098. intel_finish_page_flip_plane(dev, 1);
  1099. }
  1100. for_each_pipe(pipe) {
  1101. if (pipe_stats[pipe] & vblank_status &&
  1102. drm_handle_vblank(dev, pipe)) {
  1103. vblank++;
  1104. if (!dev_priv->flip_pending_is_done) {
  1105. i915_pageflip_stall_check(dev, pipe);
  1106. intel_finish_page_flip(dev, pipe);
  1107. }
  1108. }
  1109. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1110. blc_event = true;
  1111. }
  1112. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1113. intel_opregion_asle_intr(dev);
  1114. /* With MSI, interrupts are only generated when iir
  1115. * transitions from zero to nonzero. If another bit got
  1116. * set while we were handling the existing iir bits, then
  1117. * we would never get another interrupt.
  1118. *
  1119. * This is fine on non-MSI as well, as if we hit this path
  1120. * we avoid exiting the interrupt handler only to generate
  1121. * another one.
  1122. *
  1123. * Note that for MSI this could cause a stray interrupt report
  1124. * if an interrupt landed in the time between writing IIR and
  1125. * the posting read. This should be rare enough to never
  1126. * trigger the 99% of 100,000 interrupts test for disabling
  1127. * stray interrupts.
  1128. */
  1129. iir = new_iir;
  1130. }
  1131. return ret;
  1132. }
  1133. static int i915_emit_irq(struct drm_device * dev)
  1134. {
  1135. drm_i915_private_t *dev_priv = dev->dev_private;
  1136. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1137. i915_kernel_lost_context(dev);
  1138. DRM_DEBUG_DRIVER("\n");
  1139. dev_priv->counter++;
  1140. if (dev_priv->counter > 0x7FFFFFFFUL)
  1141. dev_priv->counter = 1;
  1142. if (master_priv->sarea_priv)
  1143. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1144. if (BEGIN_LP_RING(4) == 0) {
  1145. OUT_RING(MI_STORE_DWORD_INDEX);
  1146. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1147. OUT_RING(dev_priv->counter);
  1148. OUT_RING(MI_USER_INTERRUPT);
  1149. ADVANCE_LP_RING();
  1150. }
  1151. return dev_priv->counter;
  1152. }
  1153. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1154. {
  1155. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1156. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1157. int ret = 0;
  1158. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1159. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1160. READ_BREADCRUMB(dev_priv));
  1161. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1162. if (master_priv->sarea_priv)
  1163. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1164. return 0;
  1165. }
  1166. if (master_priv->sarea_priv)
  1167. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1168. if (ring->irq_get(ring)) {
  1169. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1170. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1171. ring->irq_put(ring);
  1172. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  1173. ret = -EBUSY;
  1174. if (ret == -EBUSY) {
  1175. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1176. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1177. }
  1178. return ret;
  1179. }
  1180. /* Needs the lock as it touches the ring.
  1181. */
  1182. int i915_irq_emit(struct drm_device *dev, void *data,
  1183. struct drm_file *file_priv)
  1184. {
  1185. drm_i915_private_t *dev_priv = dev->dev_private;
  1186. drm_i915_irq_emit_t *emit = data;
  1187. int result;
  1188. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1189. DRM_ERROR("called with no initialization\n");
  1190. return -EINVAL;
  1191. }
  1192. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1193. mutex_lock(&dev->struct_mutex);
  1194. result = i915_emit_irq(dev);
  1195. mutex_unlock(&dev->struct_mutex);
  1196. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1197. DRM_ERROR("copy_to_user\n");
  1198. return -EFAULT;
  1199. }
  1200. return 0;
  1201. }
  1202. /* Doesn't need the hardware lock.
  1203. */
  1204. int i915_irq_wait(struct drm_device *dev, void *data,
  1205. struct drm_file *file_priv)
  1206. {
  1207. drm_i915_private_t *dev_priv = dev->dev_private;
  1208. drm_i915_irq_wait_t *irqwait = data;
  1209. if (!dev_priv) {
  1210. DRM_ERROR("called with no initialization\n");
  1211. return -EINVAL;
  1212. }
  1213. return i915_wait_irq(dev, irqwait->irq_seq);
  1214. }
  1215. /* Called from drm generic code, passed 'crtc' which
  1216. * we use as a pipe index
  1217. */
  1218. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1219. {
  1220. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1221. unsigned long irqflags;
  1222. if (!i915_pipe_enabled(dev, pipe))
  1223. return -EINVAL;
  1224. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1225. if (INTEL_INFO(dev)->gen >= 4)
  1226. i915_enable_pipestat(dev_priv, pipe,
  1227. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1228. else
  1229. i915_enable_pipestat(dev_priv, pipe,
  1230. PIPE_VBLANK_INTERRUPT_ENABLE);
  1231. /* maintain vblank delivery even in deep C-states */
  1232. if (dev_priv->info->gen == 3)
  1233. I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
  1234. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1235. return 0;
  1236. }
  1237. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1238. {
  1239. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1240. unsigned long irqflags;
  1241. if (!i915_pipe_enabled(dev, pipe))
  1242. return -EINVAL;
  1243. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1244. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1245. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1246. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1247. return 0;
  1248. }
  1249. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1250. {
  1251. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1252. unsigned long irqflags;
  1253. if (!i915_pipe_enabled(dev, pipe))
  1254. return -EINVAL;
  1255. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1256. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1257. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1258. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1259. return 0;
  1260. }
  1261. /* Called from drm generic code, passed 'crtc' which
  1262. * we use as a pipe index
  1263. */
  1264. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1265. {
  1266. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1267. unsigned long irqflags;
  1268. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1269. if (dev_priv->info->gen == 3)
  1270. I915_WRITE(INSTPM,
  1271. INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
  1272. i915_disable_pipestat(dev_priv, pipe,
  1273. PIPE_VBLANK_INTERRUPT_ENABLE |
  1274. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1275. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1276. }
  1277. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1278. {
  1279. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1280. unsigned long irqflags;
  1281. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1282. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1283. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1284. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1285. }
  1286. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1287. {
  1288. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1289. unsigned long irqflags;
  1290. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1291. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1292. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1293. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1294. }
  1295. /* Set the vblank monitor pipe
  1296. */
  1297. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1298. struct drm_file *file_priv)
  1299. {
  1300. drm_i915_private_t *dev_priv = dev->dev_private;
  1301. if (!dev_priv) {
  1302. DRM_ERROR("called with no initialization\n");
  1303. return -EINVAL;
  1304. }
  1305. return 0;
  1306. }
  1307. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1308. struct drm_file *file_priv)
  1309. {
  1310. drm_i915_private_t *dev_priv = dev->dev_private;
  1311. drm_i915_vblank_pipe_t *pipe = data;
  1312. if (!dev_priv) {
  1313. DRM_ERROR("called with no initialization\n");
  1314. return -EINVAL;
  1315. }
  1316. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1317. return 0;
  1318. }
  1319. /**
  1320. * Schedule buffer swap at given vertical blank.
  1321. */
  1322. int i915_vblank_swap(struct drm_device *dev, void *data,
  1323. struct drm_file *file_priv)
  1324. {
  1325. /* The delayed swap mechanism was fundamentally racy, and has been
  1326. * removed. The model was that the client requested a delayed flip/swap
  1327. * from the kernel, then waited for vblank before continuing to perform
  1328. * rendering. The problem was that the kernel might wake the client
  1329. * up before it dispatched the vblank swap (since the lock has to be
  1330. * held while touching the ringbuffer), in which case the client would
  1331. * clear and start the next frame before the swap occurred, and
  1332. * flicker would occur in addition to likely missing the vblank.
  1333. *
  1334. * In the absence of this ioctl, userland falls back to a correct path
  1335. * of waiting for a vblank, then dispatching the swap on its own.
  1336. * Context switching to userland and back is plenty fast enough for
  1337. * meeting the requirements of vblank swapping.
  1338. */
  1339. return -EINVAL;
  1340. }
  1341. static u32
  1342. ring_last_seqno(struct intel_ring_buffer *ring)
  1343. {
  1344. return list_entry(ring->request_list.prev,
  1345. struct drm_i915_gem_request, list)->seqno;
  1346. }
  1347. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1348. {
  1349. if (list_empty(&ring->request_list) ||
  1350. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1351. /* Issue a wake-up to catch stuck h/w. */
  1352. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1353. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1354. ring->name,
  1355. ring->waiting_seqno,
  1356. ring->get_seqno(ring));
  1357. wake_up_all(&ring->irq_queue);
  1358. *err = true;
  1359. }
  1360. return true;
  1361. }
  1362. return false;
  1363. }
  1364. static bool kick_ring(struct intel_ring_buffer *ring)
  1365. {
  1366. struct drm_device *dev = ring->dev;
  1367. struct drm_i915_private *dev_priv = dev->dev_private;
  1368. u32 tmp = I915_READ_CTL(ring);
  1369. if (tmp & RING_WAIT) {
  1370. DRM_ERROR("Kicking stuck wait on %s\n",
  1371. ring->name);
  1372. I915_WRITE_CTL(ring, tmp);
  1373. return true;
  1374. }
  1375. if (IS_GEN6(dev) &&
  1376. (tmp & RING_WAIT_SEMAPHORE)) {
  1377. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1378. ring->name);
  1379. I915_WRITE_CTL(ring, tmp);
  1380. return true;
  1381. }
  1382. return false;
  1383. }
  1384. /**
  1385. * This is called when the chip hasn't reported back with completed
  1386. * batchbuffers in a long time. The first time this is called we simply record
  1387. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1388. * again, we assume the chip is wedged and try to fix it.
  1389. */
  1390. void i915_hangcheck_elapsed(unsigned long data)
  1391. {
  1392. struct drm_device *dev = (struct drm_device *)data;
  1393. drm_i915_private_t *dev_priv = dev->dev_private;
  1394. uint32_t acthd, instdone, instdone1;
  1395. bool err = false;
  1396. /* If all work is done then ACTHD clearly hasn't advanced. */
  1397. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1398. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1399. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1400. dev_priv->hangcheck_count = 0;
  1401. if (err)
  1402. goto repeat;
  1403. return;
  1404. }
  1405. if (INTEL_INFO(dev)->gen < 4) {
  1406. acthd = I915_READ(ACTHD);
  1407. instdone = I915_READ(INSTDONE);
  1408. instdone1 = 0;
  1409. } else {
  1410. acthd = I915_READ(ACTHD_I965);
  1411. instdone = I915_READ(INSTDONE_I965);
  1412. instdone1 = I915_READ(INSTDONE1);
  1413. }
  1414. if (dev_priv->last_acthd == acthd &&
  1415. dev_priv->last_instdone == instdone &&
  1416. dev_priv->last_instdone1 == instdone1) {
  1417. if (dev_priv->hangcheck_count++ > 1) {
  1418. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1419. if (!IS_GEN2(dev)) {
  1420. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1421. * If so we can simply poke the RB_WAIT bit
  1422. * and break the hang. This should work on
  1423. * all but the second generation chipsets.
  1424. */
  1425. if (kick_ring(&dev_priv->ring[RCS]))
  1426. goto repeat;
  1427. if (HAS_BSD(dev) &&
  1428. kick_ring(&dev_priv->ring[VCS]))
  1429. goto repeat;
  1430. if (HAS_BLT(dev) &&
  1431. kick_ring(&dev_priv->ring[BCS]))
  1432. goto repeat;
  1433. }
  1434. i915_handle_error(dev, true);
  1435. return;
  1436. }
  1437. } else {
  1438. dev_priv->hangcheck_count = 0;
  1439. dev_priv->last_acthd = acthd;
  1440. dev_priv->last_instdone = instdone;
  1441. dev_priv->last_instdone1 = instdone1;
  1442. }
  1443. repeat:
  1444. /* Reset timer case chip hangs without another request being added */
  1445. mod_timer(&dev_priv->hangcheck_timer,
  1446. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1447. }
  1448. /* drm_dma.h hooks
  1449. */
  1450. static void ironlake_irq_preinstall(struct drm_device *dev)
  1451. {
  1452. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1453. atomic_set(&dev_priv->irq_received, 0);
  1454. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1455. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1456. if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  1457. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  1458. I915_WRITE(HWSTAM, 0xeffe);
  1459. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1460. /* Workaround stalls observed on Sandy Bridge GPUs by
  1461. * making the blitter command streamer generate a
  1462. * write to the Hardware Status Page for
  1463. * MI_USER_INTERRUPT. This appears to serialize the
  1464. * previous seqno write out before the interrupt
  1465. * happens.
  1466. */
  1467. I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT);
  1468. I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT);
  1469. }
  1470. /* XXX hotplug from PCH */
  1471. I915_WRITE(DEIMR, 0xffffffff);
  1472. I915_WRITE(DEIER, 0x0);
  1473. POSTING_READ(DEIER);
  1474. /* and GT */
  1475. I915_WRITE(GTIMR, 0xffffffff);
  1476. I915_WRITE(GTIER, 0x0);
  1477. POSTING_READ(GTIER);
  1478. /* south display irq */
  1479. I915_WRITE(SDEIMR, 0xffffffff);
  1480. I915_WRITE(SDEIER, 0x0);
  1481. POSTING_READ(SDEIER);
  1482. }
  1483. static int ironlake_irq_postinstall(struct drm_device *dev)
  1484. {
  1485. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1486. /* enable kind of interrupts always enabled */
  1487. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1488. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1489. u32 render_irqs;
  1490. u32 hotplug_mask;
  1491. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1492. if (HAS_BSD(dev))
  1493. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1494. if (HAS_BLT(dev))
  1495. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1496. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1497. dev_priv->irq_mask = ~display_mask;
  1498. /* should always can generate irq */
  1499. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1500. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1501. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1502. POSTING_READ(DEIER);
  1503. dev_priv->gt_irq_mask = ~0;
  1504. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1505. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1506. if (IS_GEN6(dev))
  1507. render_irqs =
  1508. GT_USER_INTERRUPT |
  1509. GT_GEN6_BSD_USER_INTERRUPT |
  1510. GT_BLT_USER_INTERRUPT;
  1511. else
  1512. render_irqs =
  1513. GT_USER_INTERRUPT |
  1514. GT_PIPE_NOTIFY |
  1515. GT_BSD_USER_INTERRUPT;
  1516. I915_WRITE(GTIER, render_irqs);
  1517. POSTING_READ(GTIER);
  1518. if (HAS_PCH_CPT(dev)) {
  1519. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1520. SDE_PORTB_HOTPLUG_CPT |
  1521. SDE_PORTC_HOTPLUG_CPT |
  1522. SDE_PORTD_HOTPLUG_CPT);
  1523. } else {
  1524. hotplug_mask = (SDE_CRT_HOTPLUG |
  1525. SDE_PORTB_HOTPLUG |
  1526. SDE_PORTC_HOTPLUG |
  1527. SDE_PORTD_HOTPLUG |
  1528. SDE_AUX_MASK);
  1529. }
  1530. dev_priv->pch_irq_mask = ~hotplug_mask;
  1531. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1532. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1533. I915_WRITE(SDEIER, hotplug_mask);
  1534. POSTING_READ(SDEIER);
  1535. if (IS_IRONLAKE_M(dev)) {
  1536. /* Clear & enable PCU event interrupts */
  1537. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1538. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1539. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1540. }
  1541. return 0;
  1542. }
  1543. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1544. {
  1545. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1546. /* enable kind of interrupts always enabled */
  1547. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  1548. DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
  1549. DE_PLANEB_FLIP_DONE_IVB;
  1550. u32 render_irqs;
  1551. u32 hotplug_mask;
  1552. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1553. if (HAS_BSD(dev))
  1554. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1555. if (HAS_BLT(dev))
  1556. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1557. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1558. dev_priv->irq_mask = ~display_mask;
  1559. /* should always can generate irq */
  1560. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1561. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1562. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
  1563. DE_PIPEB_VBLANK_IVB);
  1564. POSTING_READ(DEIER);
  1565. dev_priv->gt_irq_mask = ~0;
  1566. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1567. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1568. render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
  1569. GT_BLT_USER_INTERRUPT;
  1570. I915_WRITE(GTIER, render_irqs);
  1571. POSTING_READ(GTIER);
  1572. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1573. SDE_PORTB_HOTPLUG_CPT |
  1574. SDE_PORTC_HOTPLUG_CPT |
  1575. SDE_PORTD_HOTPLUG_CPT);
  1576. dev_priv->pch_irq_mask = ~hotplug_mask;
  1577. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1578. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1579. I915_WRITE(SDEIER, hotplug_mask);
  1580. POSTING_READ(SDEIER);
  1581. return 0;
  1582. }
  1583. static void i915_driver_irq_preinstall(struct drm_device * dev)
  1584. {
  1585. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1586. int pipe;
  1587. atomic_set(&dev_priv->irq_received, 0);
  1588. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1589. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1590. if (I915_HAS_HOTPLUG(dev)) {
  1591. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1592. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1593. }
  1594. I915_WRITE(HWSTAM, 0xeffe);
  1595. for_each_pipe(pipe)
  1596. I915_WRITE(PIPESTAT(pipe), 0);
  1597. I915_WRITE(IMR, 0xffffffff);
  1598. I915_WRITE(IER, 0x0);
  1599. POSTING_READ(IER);
  1600. }
  1601. /*
  1602. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1603. * enabled correctly.
  1604. */
  1605. static int i915_driver_irq_postinstall(struct drm_device *dev)
  1606. {
  1607. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1608. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1609. u32 error_mask;
  1610. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1611. /* Unmask the interrupts that we always want on. */
  1612. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1613. dev_priv->pipestat[0] = 0;
  1614. dev_priv->pipestat[1] = 0;
  1615. if (I915_HAS_HOTPLUG(dev)) {
  1616. /* Enable in IER... */
  1617. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1618. /* and unmask in IMR */
  1619. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1620. }
  1621. /*
  1622. * Enable some error detection, note the instruction error mask
  1623. * bit is reserved, so we leave it masked.
  1624. */
  1625. if (IS_G4X(dev)) {
  1626. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1627. GM45_ERROR_MEM_PRIV |
  1628. GM45_ERROR_CP_PRIV |
  1629. I915_ERROR_MEMORY_REFRESH);
  1630. } else {
  1631. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1632. I915_ERROR_MEMORY_REFRESH);
  1633. }
  1634. I915_WRITE(EMR, error_mask);
  1635. I915_WRITE(IMR, dev_priv->irq_mask);
  1636. I915_WRITE(IER, enable_mask);
  1637. POSTING_READ(IER);
  1638. if (I915_HAS_HOTPLUG(dev)) {
  1639. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1640. /* Note HDMI and DP share bits */
  1641. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1642. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1643. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1644. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1645. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1646. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1647. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1648. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1649. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1650. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1651. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1652. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1653. /* Programming the CRT detection parameters tends
  1654. to generate a spurious hotplug event about three
  1655. seconds later. So just do it once.
  1656. */
  1657. if (IS_G4X(dev))
  1658. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1659. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1660. }
  1661. /* Ignore TV since it's buggy */
  1662. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1663. }
  1664. intel_opregion_enable_asle(dev);
  1665. return 0;
  1666. }
  1667. static void ironlake_irq_uninstall(struct drm_device *dev)
  1668. {
  1669. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1670. if (!dev_priv)
  1671. return;
  1672. dev_priv->vblank_pipe = 0;
  1673. I915_WRITE(HWSTAM, 0xffffffff);
  1674. I915_WRITE(DEIMR, 0xffffffff);
  1675. I915_WRITE(DEIER, 0x0);
  1676. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1677. I915_WRITE(GTIMR, 0xffffffff);
  1678. I915_WRITE(GTIER, 0x0);
  1679. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1680. }
  1681. static void i915_driver_irq_uninstall(struct drm_device * dev)
  1682. {
  1683. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1684. int pipe;
  1685. if (!dev_priv)
  1686. return;
  1687. dev_priv->vblank_pipe = 0;
  1688. if (I915_HAS_HOTPLUG(dev)) {
  1689. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1690. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1691. }
  1692. I915_WRITE(HWSTAM, 0xffffffff);
  1693. for_each_pipe(pipe)
  1694. I915_WRITE(PIPESTAT(pipe), 0);
  1695. I915_WRITE(IMR, 0xffffffff);
  1696. I915_WRITE(IER, 0x0);
  1697. for_each_pipe(pipe)
  1698. I915_WRITE(PIPESTAT(pipe),
  1699. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  1700. I915_WRITE(IIR, I915_READ(IIR));
  1701. }
  1702. void intel_irq_init(struct drm_device *dev)
  1703. {
  1704. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1705. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1706. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
  1707. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1708. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1709. }
  1710. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  1711. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  1712. if (IS_IVYBRIDGE(dev)) {
  1713. /* Share pre & uninstall handlers with ILK/SNB */
  1714. dev->driver->irq_handler = ivybridge_irq_handler;
  1715. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1716. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  1717. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1718. dev->driver->enable_vblank = ivybridge_enable_vblank;
  1719. dev->driver->disable_vblank = ivybridge_disable_vblank;
  1720. } else if (HAS_PCH_SPLIT(dev)) {
  1721. dev->driver->irq_handler = ironlake_irq_handler;
  1722. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1723. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  1724. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1725. dev->driver->enable_vblank = ironlake_enable_vblank;
  1726. dev->driver->disable_vblank = ironlake_disable_vblank;
  1727. } else {
  1728. dev->driver->irq_preinstall = i915_driver_irq_preinstall;
  1729. dev->driver->irq_postinstall = i915_driver_irq_postinstall;
  1730. dev->driver->irq_uninstall = i915_driver_irq_uninstall;
  1731. dev->driver->irq_handler = i915_driver_irq_handler;
  1732. dev->driver->enable_vblank = i915_enable_vblank;
  1733. dev->driver->disable_vblank = i915_disable_vblank;
  1734. }
  1735. }