cpsw.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514
  1. /*
  2. * Texas Instruments Ethernet Switch Driver
  3. *
  4. * Copyright (C) 2012 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/timer.h>
  19. #include <linux/module.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/irqreturn.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/net_tstamp.h>
  27. #include <linux/phy.h>
  28. #include <linux/workqueue.h>
  29. #include <linux/delay.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/of.h>
  32. #include <linux/of_net.h>
  33. #include <linux/of_device.h>
  34. #include <linux/platform_data/cpsw.h>
  35. #include "cpsw_ale.h"
  36. #include "cpts.h"
  37. #include "davinci_cpdma.h"
  38. #define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \
  39. NETIF_MSG_DRV | NETIF_MSG_LINK | \
  40. NETIF_MSG_IFUP | NETIF_MSG_INTR | \
  41. NETIF_MSG_PROBE | NETIF_MSG_TIMER | \
  42. NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \
  43. NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \
  44. NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \
  45. NETIF_MSG_RX_STATUS)
  46. #define cpsw_info(priv, type, format, ...) \
  47. do { \
  48. if (netif_msg_##type(priv) && net_ratelimit()) \
  49. dev_info(priv->dev, format, ## __VA_ARGS__); \
  50. } while (0)
  51. #define cpsw_err(priv, type, format, ...) \
  52. do { \
  53. if (netif_msg_##type(priv) && net_ratelimit()) \
  54. dev_err(priv->dev, format, ## __VA_ARGS__); \
  55. } while (0)
  56. #define cpsw_dbg(priv, type, format, ...) \
  57. do { \
  58. if (netif_msg_##type(priv) && net_ratelimit()) \
  59. dev_dbg(priv->dev, format, ## __VA_ARGS__); \
  60. } while (0)
  61. #define cpsw_notice(priv, type, format, ...) \
  62. do { \
  63. if (netif_msg_##type(priv) && net_ratelimit()) \
  64. dev_notice(priv->dev, format, ## __VA_ARGS__); \
  65. } while (0)
  66. #define ALE_ALL_PORTS 0x7
  67. #define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7)
  68. #define CPSW_MINOR_VERSION(reg) (reg & 0xff)
  69. #define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f)
  70. #define CPSW_VERSION_1 0x19010a
  71. #define CPSW_VERSION_2 0x19010c
  72. #define CPDMA_RXTHRESH 0x0c0
  73. #define CPDMA_RXFREE 0x0e0
  74. #define CPDMA_TXHDP 0x00
  75. #define CPDMA_RXHDP 0x20
  76. #define CPDMA_TXCP 0x40
  77. #define CPDMA_RXCP 0x60
  78. #define cpsw_dma_regs(base, offset) \
  79. (void __iomem *)((base) + (offset))
  80. #define cpsw_dma_rxthresh(base, offset) \
  81. (void __iomem *)((base) + (offset) + CPDMA_RXTHRESH)
  82. #define cpsw_dma_rxfree(base, offset) \
  83. (void __iomem *)((base) + (offset) + CPDMA_RXFREE)
  84. #define cpsw_dma_txhdp(base, offset) \
  85. (void __iomem *)((base) + (offset) + CPDMA_TXHDP)
  86. #define cpsw_dma_rxhdp(base, offset) \
  87. (void __iomem *)((base) + (offset) + CPDMA_RXHDP)
  88. #define cpsw_dma_txcp(base, offset) \
  89. (void __iomem *)((base) + (offset) + CPDMA_TXCP)
  90. #define cpsw_dma_rxcp(base, offset) \
  91. (void __iomem *)((base) + (offset) + CPDMA_RXCP)
  92. #define CPSW_POLL_WEIGHT 64
  93. #define CPSW_MIN_PACKET_SIZE 60
  94. #define CPSW_MAX_PACKET_SIZE (1500 + 14 + 4 + 4)
  95. #define RX_PRIORITY_MAPPING 0x76543210
  96. #define TX_PRIORITY_MAPPING 0x33221100
  97. #define CPDMA_TX_PRIORITY_MAP 0x76543210
  98. #define cpsw_enable_irq(priv) \
  99. do { \
  100. u32 i; \
  101. for (i = 0; i < priv->num_irqs; i++) \
  102. enable_irq(priv->irqs_table[i]); \
  103. } while (0);
  104. #define cpsw_disable_irq(priv) \
  105. do { \
  106. u32 i; \
  107. for (i = 0; i < priv->num_irqs; i++) \
  108. disable_irq_nosync(priv->irqs_table[i]); \
  109. } while (0);
  110. static int debug_level;
  111. module_param(debug_level, int, 0);
  112. MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
  113. static int ale_ageout = 10;
  114. module_param(ale_ageout, int, 0);
  115. MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
  116. static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
  117. module_param(rx_packet_max, int, 0);
  118. MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
  119. struct cpsw_wr_regs {
  120. u32 id_ver;
  121. u32 soft_reset;
  122. u32 control;
  123. u32 int_control;
  124. u32 rx_thresh_en;
  125. u32 rx_en;
  126. u32 tx_en;
  127. u32 misc_en;
  128. };
  129. struct cpsw_ss_regs {
  130. u32 id_ver;
  131. u32 control;
  132. u32 soft_reset;
  133. u32 stat_port_en;
  134. u32 ptype;
  135. u32 soft_idle;
  136. u32 thru_rate;
  137. u32 gap_thresh;
  138. u32 tx_start_wds;
  139. u32 flow_control;
  140. u32 vlan_ltype;
  141. u32 ts_ltype;
  142. u32 dlr_ltype;
  143. };
  144. /* CPSW_PORT_V1 */
  145. #define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */
  146. #define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */
  147. #define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */
  148. #define CPSW1_PORT_VLAN 0x0c /* VLAN Register */
  149. #define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */
  150. #define CPSW1_TS_CTL 0x14 /* Time Sync Control */
  151. #define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */
  152. #define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */
  153. /* CPSW_PORT_V2 */
  154. #define CPSW2_CONTROL 0x00 /* Control Register */
  155. #define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */
  156. #define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */
  157. #define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */
  158. #define CPSW2_PORT_VLAN 0x14 /* VLAN Register */
  159. #define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */
  160. #define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */
  161. /* CPSW_PORT_V1 and V2 */
  162. #define SA_LO 0x20 /* CPGMAC_SL Source Address Low */
  163. #define SA_HI 0x24 /* CPGMAC_SL Source Address High */
  164. #define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */
  165. /* CPSW_PORT_V2 only */
  166. #define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */
  167. #define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */
  168. #define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */
  169. #define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */
  170. #define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */
  171. #define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */
  172. #define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */
  173. #define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */
  174. /* Bit definitions for the CPSW2_CONTROL register */
  175. #define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */
  176. #define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */
  177. #define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */
  178. #define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */
  179. #define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */
  180. #define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */
  181. #define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */
  182. #define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */
  183. #define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */
  184. #define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */
  185. #define TS_BIT8 (1<<8) /* ts_ttl_nonzero? */
  186. #define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */
  187. #define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */
  188. #define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */
  189. #define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */
  190. #define TS_RX_EN (1<<0) /* Time Sync Receive Enable */
  191. #define CTRL_TS_BITS \
  192. (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 | TS_BIT8 | \
  193. TS_ANNEX_D_EN | TS_LTYPE1_EN)
  194. #define CTRL_ALL_TS_MASK (CTRL_TS_BITS | TS_TX_EN | TS_RX_EN)
  195. #define CTRL_TX_TS_BITS (CTRL_TS_BITS | TS_TX_EN)
  196. #define CTRL_RX_TS_BITS (CTRL_TS_BITS | TS_RX_EN)
  197. /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
  198. #define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */
  199. #define TS_SEQ_ID_OFFSET_MASK (0x3f)
  200. #define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */
  201. #define TS_MSG_TYPE_EN_MASK (0xffff)
  202. /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
  203. #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
  204. /* Bit definitions for the CPSW1_TS_CTL register */
  205. #define CPSW_V1_TS_RX_EN BIT(0)
  206. #define CPSW_V1_TS_TX_EN BIT(4)
  207. #define CPSW_V1_MSG_TYPE_OFS 16
  208. /* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
  209. #define CPSW_V1_SEQ_ID_OFS_SHIFT 16
  210. struct cpsw_host_regs {
  211. u32 max_blks;
  212. u32 blk_cnt;
  213. u32 flow_thresh;
  214. u32 port_vlan;
  215. u32 tx_pri_map;
  216. u32 cpdma_tx_pri_map;
  217. u32 cpdma_rx_chan_map;
  218. };
  219. struct cpsw_sliver_regs {
  220. u32 id_ver;
  221. u32 mac_control;
  222. u32 mac_status;
  223. u32 soft_reset;
  224. u32 rx_maxlen;
  225. u32 __reserved_0;
  226. u32 rx_pause;
  227. u32 tx_pause;
  228. u32 __reserved_1;
  229. u32 rx_pri_map;
  230. };
  231. struct cpsw_slave {
  232. void __iomem *regs;
  233. struct cpsw_sliver_regs __iomem *sliver;
  234. int slave_num;
  235. u32 mac_control;
  236. struct cpsw_slave_data *data;
  237. struct phy_device *phy;
  238. };
  239. static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
  240. {
  241. return __raw_readl(slave->regs + offset);
  242. }
  243. static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
  244. {
  245. __raw_writel(val, slave->regs + offset);
  246. }
  247. struct cpsw_priv {
  248. spinlock_t lock;
  249. struct platform_device *pdev;
  250. struct net_device *ndev;
  251. struct resource *cpsw_res;
  252. struct resource *cpsw_wr_res;
  253. struct napi_struct napi;
  254. struct device *dev;
  255. struct cpsw_platform_data data;
  256. struct cpsw_ss_regs __iomem *regs;
  257. struct cpsw_wr_regs __iomem *wr_regs;
  258. struct cpsw_host_regs __iomem *host_port_regs;
  259. u32 msg_enable;
  260. u32 version;
  261. struct net_device_stats stats;
  262. int rx_packet_max;
  263. int host_port;
  264. struct clk *clk;
  265. u8 mac_addr[ETH_ALEN];
  266. struct cpsw_slave *slaves;
  267. struct cpdma_ctlr *dma;
  268. struct cpdma_chan *txch, *rxch;
  269. struct cpsw_ale *ale;
  270. /* snapshot of IRQ numbers */
  271. u32 irqs_table[4];
  272. u32 num_irqs;
  273. struct cpts cpts;
  274. };
  275. #define napi_to_priv(napi) container_of(napi, struct cpsw_priv, napi)
  276. #define for_each_slave(priv, func, arg...) \
  277. do { \
  278. int idx; \
  279. for (idx = 0; idx < (priv)->data.slaves; idx++) \
  280. (func)((priv)->slaves + idx, ##arg); \
  281. } while (0)
  282. static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
  283. {
  284. struct cpsw_priv *priv = netdev_priv(ndev);
  285. if (ndev->flags & IFF_PROMISC) {
  286. /* Enable promiscuous mode */
  287. dev_err(priv->dev, "Ignoring Promiscuous mode\n");
  288. return;
  289. }
  290. /* Clear all mcast from ALE */
  291. cpsw_ale_flush_multicast(priv->ale, ALE_ALL_PORTS << priv->host_port);
  292. if (!netdev_mc_empty(ndev)) {
  293. struct netdev_hw_addr *ha;
  294. /* program multicast address list into ALE register */
  295. netdev_for_each_mc_addr(ha, ndev) {
  296. cpsw_ale_add_mcast(priv->ale, (u8 *)ha->addr,
  297. ALE_ALL_PORTS << priv->host_port, 0, 0);
  298. }
  299. }
  300. }
  301. static void cpsw_intr_enable(struct cpsw_priv *priv)
  302. {
  303. __raw_writel(0xFF, &priv->wr_regs->tx_en);
  304. __raw_writel(0xFF, &priv->wr_regs->rx_en);
  305. cpdma_ctlr_int_ctrl(priv->dma, true);
  306. return;
  307. }
  308. static void cpsw_intr_disable(struct cpsw_priv *priv)
  309. {
  310. __raw_writel(0, &priv->wr_regs->tx_en);
  311. __raw_writel(0, &priv->wr_regs->rx_en);
  312. cpdma_ctlr_int_ctrl(priv->dma, false);
  313. return;
  314. }
  315. void cpsw_tx_handler(void *token, int len, int status)
  316. {
  317. struct sk_buff *skb = token;
  318. struct net_device *ndev = skb->dev;
  319. struct cpsw_priv *priv = netdev_priv(ndev);
  320. if (unlikely(netif_queue_stopped(ndev)))
  321. netif_start_queue(ndev);
  322. cpts_tx_timestamp(&priv->cpts, skb);
  323. priv->stats.tx_packets++;
  324. priv->stats.tx_bytes += len;
  325. dev_kfree_skb_any(skb);
  326. }
  327. void cpsw_rx_handler(void *token, int len, int status)
  328. {
  329. struct sk_buff *skb = token;
  330. struct net_device *ndev = skb->dev;
  331. struct cpsw_priv *priv = netdev_priv(ndev);
  332. int ret = 0;
  333. /* free and bail if we are shutting down */
  334. if (unlikely(!netif_running(ndev)) ||
  335. unlikely(!netif_carrier_ok(ndev))) {
  336. dev_kfree_skb_any(skb);
  337. return;
  338. }
  339. if (likely(status >= 0)) {
  340. skb_put(skb, len);
  341. cpts_rx_timestamp(&priv->cpts, skb);
  342. skb->protocol = eth_type_trans(skb, ndev);
  343. netif_receive_skb(skb);
  344. priv->stats.rx_bytes += len;
  345. priv->stats.rx_packets++;
  346. skb = NULL;
  347. }
  348. if (unlikely(!netif_running(ndev))) {
  349. if (skb)
  350. dev_kfree_skb_any(skb);
  351. return;
  352. }
  353. if (likely(!skb)) {
  354. skb = netdev_alloc_skb_ip_align(ndev, priv->rx_packet_max);
  355. if (WARN_ON(!skb))
  356. return;
  357. ret = cpdma_chan_submit(priv->rxch, skb, skb->data,
  358. skb_tailroom(skb), GFP_KERNEL);
  359. }
  360. WARN_ON(ret < 0);
  361. }
  362. static irqreturn_t cpsw_interrupt(int irq, void *dev_id)
  363. {
  364. struct cpsw_priv *priv = dev_id;
  365. if (likely(netif_running(priv->ndev))) {
  366. cpsw_intr_disable(priv);
  367. cpsw_disable_irq(priv);
  368. napi_schedule(&priv->napi);
  369. }
  370. return IRQ_HANDLED;
  371. }
  372. static inline int cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num)
  373. {
  374. if (priv->host_port == 0)
  375. return slave_num + 1;
  376. else
  377. return slave_num;
  378. }
  379. static int cpsw_poll(struct napi_struct *napi, int budget)
  380. {
  381. struct cpsw_priv *priv = napi_to_priv(napi);
  382. int num_tx, num_rx;
  383. num_tx = cpdma_chan_process(priv->txch, 128);
  384. num_rx = cpdma_chan_process(priv->rxch, budget);
  385. if (num_rx || num_tx)
  386. cpsw_dbg(priv, intr, "poll %d rx, %d tx pkts\n",
  387. num_rx, num_tx);
  388. if (num_rx < budget) {
  389. napi_complete(napi);
  390. cpsw_intr_enable(priv);
  391. cpdma_ctlr_eoi(priv->dma);
  392. cpsw_enable_irq(priv);
  393. }
  394. return num_rx;
  395. }
  396. static inline void soft_reset(const char *module, void __iomem *reg)
  397. {
  398. unsigned long timeout = jiffies + HZ;
  399. __raw_writel(1, reg);
  400. do {
  401. cpu_relax();
  402. } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies));
  403. WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module);
  404. }
  405. #define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \
  406. ((mac)[2] << 16) | ((mac)[3] << 24))
  407. #define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8))
  408. static void cpsw_set_slave_mac(struct cpsw_slave *slave,
  409. struct cpsw_priv *priv)
  410. {
  411. slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
  412. slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
  413. }
  414. static void _cpsw_adjust_link(struct cpsw_slave *slave,
  415. struct cpsw_priv *priv, bool *link)
  416. {
  417. struct phy_device *phy = slave->phy;
  418. u32 mac_control = 0;
  419. u32 slave_port;
  420. if (!phy)
  421. return;
  422. slave_port = cpsw_get_slave_port(priv, slave->slave_num);
  423. if (phy->link) {
  424. mac_control = priv->data.mac_control;
  425. /* enable forwarding */
  426. cpsw_ale_control_set(priv->ale, slave_port,
  427. ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
  428. if (phy->speed == 1000)
  429. mac_control |= BIT(7); /* GIGABITEN */
  430. if (phy->duplex)
  431. mac_control |= BIT(0); /* FULLDUPLEXEN */
  432. /* set speed_in input in case RMII mode is used in 100Mbps */
  433. if (phy->speed == 100)
  434. mac_control |= BIT(15);
  435. *link = true;
  436. } else {
  437. mac_control = 0;
  438. /* disable forwarding */
  439. cpsw_ale_control_set(priv->ale, slave_port,
  440. ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
  441. }
  442. if (mac_control != slave->mac_control) {
  443. phy_print_status(phy);
  444. __raw_writel(mac_control, &slave->sliver->mac_control);
  445. }
  446. slave->mac_control = mac_control;
  447. }
  448. static void cpsw_adjust_link(struct net_device *ndev)
  449. {
  450. struct cpsw_priv *priv = netdev_priv(ndev);
  451. bool link = false;
  452. for_each_slave(priv, _cpsw_adjust_link, priv, &link);
  453. if (link) {
  454. netif_carrier_on(ndev);
  455. if (netif_running(ndev))
  456. netif_wake_queue(ndev);
  457. } else {
  458. netif_carrier_off(ndev);
  459. netif_stop_queue(ndev);
  460. }
  461. }
  462. static inline int __show_stat(char *buf, int maxlen, const char *name, u32 val)
  463. {
  464. static char *leader = "........................................";
  465. if (!val)
  466. return 0;
  467. else
  468. return snprintf(buf, maxlen, "%s %s %10d\n", name,
  469. leader + strlen(name), val);
  470. }
  471. static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
  472. {
  473. char name[32];
  474. u32 slave_port;
  475. sprintf(name, "slave-%d", slave->slave_num);
  476. soft_reset(name, &slave->sliver->soft_reset);
  477. /* setup priority mapping */
  478. __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
  479. switch (priv->version) {
  480. case CPSW_VERSION_1:
  481. slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
  482. break;
  483. case CPSW_VERSION_2:
  484. slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
  485. break;
  486. }
  487. /* setup max packet size, and mac address */
  488. __raw_writel(priv->rx_packet_max, &slave->sliver->rx_maxlen);
  489. cpsw_set_slave_mac(slave, priv);
  490. slave->mac_control = 0; /* no link yet */
  491. slave_port = cpsw_get_slave_port(priv, slave->slave_num);
  492. cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
  493. 1 << slave_port, 0, ALE_MCAST_FWD_2);
  494. slave->phy = phy_connect(priv->ndev, slave->data->phy_id,
  495. &cpsw_adjust_link, 0, slave->data->phy_if);
  496. if (IS_ERR(slave->phy)) {
  497. dev_err(priv->dev, "phy %s not found on slave %d\n",
  498. slave->data->phy_id, slave->slave_num);
  499. slave->phy = NULL;
  500. } else {
  501. dev_info(priv->dev, "phy found : id is : 0x%x\n",
  502. slave->phy->phy_id);
  503. phy_start(slave->phy);
  504. }
  505. }
  506. static void cpsw_init_host_port(struct cpsw_priv *priv)
  507. {
  508. /* soft reset the controller and initialize ale */
  509. soft_reset("cpsw", &priv->regs->soft_reset);
  510. cpsw_ale_start(priv->ale);
  511. /* switch to vlan unaware mode */
  512. cpsw_ale_control_set(priv->ale, 0, ALE_VLAN_AWARE, 0);
  513. /* setup host port priority mapping */
  514. __raw_writel(CPDMA_TX_PRIORITY_MAP,
  515. &priv->host_port_regs->cpdma_tx_pri_map);
  516. __raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map);
  517. cpsw_ale_control_set(priv->ale, priv->host_port,
  518. ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
  519. cpsw_ale_add_ucast(priv->ale, priv->mac_addr, priv->host_port, 0);
  520. cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
  521. 1 << priv->host_port, 0, ALE_MCAST_FWD_2);
  522. }
  523. static int cpsw_ndo_open(struct net_device *ndev)
  524. {
  525. struct cpsw_priv *priv = netdev_priv(ndev);
  526. int i, ret;
  527. u32 reg;
  528. cpsw_intr_disable(priv);
  529. netif_carrier_off(ndev);
  530. pm_runtime_get_sync(&priv->pdev->dev);
  531. reg = __raw_readl(&priv->regs->id_ver);
  532. priv->version = reg;
  533. dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
  534. CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
  535. CPSW_RTL_VERSION(reg));
  536. /* initialize host and slave ports */
  537. cpsw_init_host_port(priv);
  538. for_each_slave(priv, cpsw_slave_open, priv);
  539. /* setup tx dma to fixed prio and zero offset */
  540. cpdma_control_set(priv->dma, CPDMA_TX_PRIO_FIXED, 1);
  541. cpdma_control_set(priv->dma, CPDMA_RX_BUFFER_OFFSET, 0);
  542. /* disable priority elevation and enable statistics on all ports */
  543. __raw_writel(0, &priv->regs->ptype);
  544. /* enable statistics collection only on the host port */
  545. __raw_writel(0x7, &priv->regs->stat_port_en);
  546. if (WARN_ON(!priv->data.rx_descs))
  547. priv->data.rx_descs = 128;
  548. for (i = 0; i < priv->data.rx_descs; i++) {
  549. struct sk_buff *skb;
  550. ret = -ENOMEM;
  551. skb = netdev_alloc_skb_ip_align(priv->ndev,
  552. priv->rx_packet_max);
  553. if (!skb)
  554. break;
  555. ret = cpdma_chan_submit(priv->rxch, skb, skb->data,
  556. skb_tailroom(skb), GFP_KERNEL);
  557. if (WARN_ON(ret < 0))
  558. break;
  559. }
  560. /* continue even if we didn't manage to submit all receive descs */
  561. cpsw_info(priv, ifup, "submitted %d rx descriptors\n", i);
  562. cpdma_ctlr_start(priv->dma);
  563. cpsw_intr_enable(priv);
  564. napi_enable(&priv->napi);
  565. cpdma_ctlr_eoi(priv->dma);
  566. return 0;
  567. }
  568. static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_priv *priv)
  569. {
  570. if (!slave->phy)
  571. return;
  572. phy_stop(slave->phy);
  573. phy_disconnect(slave->phy);
  574. slave->phy = NULL;
  575. }
  576. static int cpsw_ndo_stop(struct net_device *ndev)
  577. {
  578. struct cpsw_priv *priv = netdev_priv(ndev);
  579. cpsw_info(priv, ifdown, "shutting down cpsw device\n");
  580. cpsw_intr_disable(priv);
  581. cpdma_ctlr_int_ctrl(priv->dma, false);
  582. cpdma_ctlr_stop(priv->dma);
  583. netif_stop_queue(priv->ndev);
  584. napi_disable(&priv->napi);
  585. netif_carrier_off(priv->ndev);
  586. cpsw_ale_stop(priv->ale);
  587. for_each_slave(priv, cpsw_slave_stop, priv);
  588. pm_runtime_put_sync(&priv->pdev->dev);
  589. return 0;
  590. }
  591. static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
  592. struct net_device *ndev)
  593. {
  594. struct cpsw_priv *priv = netdev_priv(ndev);
  595. int ret;
  596. ndev->trans_start = jiffies;
  597. if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
  598. cpsw_err(priv, tx_err, "packet pad failed\n");
  599. priv->stats.tx_dropped++;
  600. return NETDEV_TX_OK;
  601. }
  602. if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP && priv->cpts.tx_enable)
  603. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  604. skb_tx_timestamp(skb);
  605. ret = cpdma_chan_submit(priv->txch, skb, skb->data,
  606. skb->len, GFP_KERNEL);
  607. if (unlikely(ret != 0)) {
  608. cpsw_err(priv, tx_err, "desc submit failed\n");
  609. goto fail;
  610. }
  611. return NETDEV_TX_OK;
  612. fail:
  613. priv->stats.tx_dropped++;
  614. netif_stop_queue(ndev);
  615. return NETDEV_TX_BUSY;
  616. }
  617. static void cpsw_ndo_change_rx_flags(struct net_device *ndev, int flags)
  618. {
  619. /*
  620. * The switch cannot operate in promiscuous mode without substantial
  621. * headache. For promiscuous mode to work, we would need to put the
  622. * ALE in bypass mode and route all traffic to the host port.
  623. * Subsequently, the host will need to operate as a "bridge", learn,
  624. * and flood as needed. For now, we simply complain here and
  625. * do nothing about it :-)
  626. */
  627. if ((flags & IFF_PROMISC) && (ndev->flags & IFF_PROMISC))
  628. dev_err(&ndev->dev, "promiscuity ignored!\n");
  629. /*
  630. * The switch cannot filter multicast traffic unless it is configured
  631. * in "VLAN Aware" mode. Unfortunately, VLAN awareness requires a
  632. * whole bunch of additional logic that this driver does not implement
  633. * at present.
  634. */
  635. if ((flags & IFF_ALLMULTI) && !(ndev->flags & IFF_ALLMULTI))
  636. dev_err(&ndev->dev, "multicast traffic cannot be filtered!\n");
  637. }
  638. #ifdef CONFIG_TI_CPTS
  639. static void cpsw_hwtstamp_v1(struct cpsw_priv *priv)
  640. {
  641. struct cpsw_slave *slave = &priv->slaves[priv->data.cpts_active_slave];
  642. u32 ts_en, seq_id;
  643. if (!priv->cpts.tx_enable && !priv->cpts.rx_enable) {
  644. slave_write(slave, 0, CPSW1_TS_CTL);
  645. return;
  646. }
  647. seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
  648. ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;
  649. if (priv->cpts.tx_enable)
  650. ts_en |= CPSW_V1_TS_TX_EN;
  651. if (priv->cpts.rx_enable)
  652. ts_en |= CPSW_V1_TS_RX_EN;
  653. slave_write(slave, ts_en, CPSW1_TS_CTL);
  654. slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
  655. }
  656. static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
  657. {
  658. struct cpsw_slave *slave = &priv->slaves[priv->data.cpts_active_slave];
  659. u32 ctrl, mtype;
  660. ctrl = slave_read(slave, CPSW2_CONTROL);
  661. ctrl &= ~CTRL_ALL_TS_MASK;
  662. if (priv->cpts.tx_enable)
  663. ctrl |= CTRL_TX_TS_BITS;
  664. if (priv->cpts.rx_enable)
  665. ctrl |= CTRL_RX_TS_BITS;
  666. mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;
  667. slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
  668. slave_write(slave, ctrl, CPSW2_CONTROL);
  669. __raw_writel(ETH_P_1588, &priv->regs->ts_ltype);
  670. }
  671. static int cpsw_hwtstamp_ioctl(struct cpsw_priv *priv, struct ifreq *ifr)
  672. {
  673. struct cpts *cpts = &priv->cpts;
  674. struct hwtstamp_config cfg;
  675. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  676. return -EFAULT;
  677. /* reserved for future extensions */
  678. if (cfg.flags)
  679. return -EINVAL;
  680. switch (cfg.tx_type) {
  681. case HWTSTAMP_TX_OFF:
  682. cpts->tx_enable = 0;
  683. break;
  684. case HWTSTAMP_TX_ON:
  685. cpts->tx_enable = 1;
  686. break;
  687. default:
  688. return -ERANGE;
  689. }
  690. switch (cfg.rx_filter) {
  691. case HWTSTAMP_FILTER_NONE:
  692. cpts->rx_enable = 0;
  693. break;
  694. case HWTSTAMP_FILTER_ALL:
  695. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  696. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  697. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  698. return -ERANGE;
  699. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  700. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  701. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  702. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  703. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  704. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  705. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  706. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  707. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  708. cpts->rx_enable = 1;
  709. cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  710. break;
  711. default:
  712. return -ERANGE;
  713. }
  714. switch (priv->version) {
  715. case CPSW_VERSION_1:
  716. cpsw_hwtstamp_v1(priv);
  717. break;
  718. case CPSW_VERSION_2:
  719. cpsw_hwtstamp_v2(priv);
  720. break;
  721. default:
  722. return -ENOTSUPP;
  723. }
  724. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  725. }
  726. #endif /*CONFIG_TI_CPTS*/
  727. static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
  728. {
  729. struct cpsw_priv *priv = netdev_priv(dev);
  730. if (!netif_running(dev))
  731. return -EINVAL;
  732. #ifdef CONFIG_TI_CPTS
  733. if (cmd == SIOCSHWTSTAMP)
  734. return cpsw_hwtstamp_ioctl(priv, req);
  735. #endif
  736. return -ENOTSUPP;
  737. }
  738. static void cpsw_ndo_tx_timeout(struct net_device *ndev)
  739. {
  740. struct cpsw_priv *priv = netdev_priv(ndev);
  741. cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
  742. priv->stats.tx_errors++;
  743. cpsw_intr_disable(priv);
  744. cpdma_ctlr_int_ctrl(priv->dma, false);
  745. cpdma_chan_stop(priv->txch);
  746. cpdma_chan_start(priv->txch);
  747. cpdma_ctlr_int_ctrl(priv->dma, true);
  748. cpsw_intr_enable(priv);
  749. cpdma_ctlr_eoi(priv->dma);
  750. }
  751. static struct net_device_stats *cpsw_ndo_get_stats(struct net_device *ndev)
  752. {
  753. struct cpsw_priv *priv = netdev_priv(ndev);
  754. return &priv->stats;
  755. }
  756. #ifdef CONFIG_NET_POLL_CONTROLLER
  757. static void cpsw_ndo_poll_controller(struct net_device *ndev)
  758. {
  759. struct cpsw_priv *priv = netdev_priv(ndev);
  760. cpsw_intr_disable(priv);
  761. cpdma_ctlr_int_ctrl(priv->dma, false);
  762. cpsw_interrupt(ndev->irq, priv);
  763. cpdma_ctlr_int_ctrl(priv->dma, true);
  764. cpsw_intr_enable(priv);
  765. cpdma_ctlr_eoi(priv->dma);
  766. }
  767. #endif
  768. static const struct net_device_ops cpsw_netdev_ops = {
  769. .ndo_open = cpsw_ndo_open,
  770. .ndo_stop = cpsw_ndo_stop,
  771. .ndo_start_xmit = cpsw_ndo_start_xmit,
  772. .ndo_change_rx_flags = cpsw_ndo_change_rx_flags,
  773. .ndo_do_ioctl = cpsw_ndo_ioctl,
  774. .ndo_validate_addr = eth_validate_addr,
  775. .ndo_change_mtu = eth_change_mtu,
  776. .ndo_tx_timeout = cpsw_ndo_tx_timeout,
  777. .ndo_get_stats = cpsw_ndo_get_stats,
  778. .ndo_set_rx_mode = cpsw_ndo_set_rx_mode,
  779. #ifdef CONFIG_NET_POLL_CONTROLLER
  780. .ndo_poll_controller = cpsw_ndo_poll_controller,
  781. #endif
  782. };
  783. static void cpsw_get_drvinfo(struct net_device *ndev,
  784. struct ethtool_drvinfo *info)
  785. {
  786. struct cpsw_priv *priv = netdev_priv(ndev);
  787. strcpy(info->driver, "TI CPSW Driver v1.0");
  788. strcpy(info->version, "1.0");
  789. strcpy(info->bus_info, priv->pdev->name);
  790. }
  791. static u32 cpsw_get_msglevel(struct net_device *ndev)
  792. {
  793. struct cpsw_priv *priv = netdev_priv(ndev);
  794. return priv->msg_enable;
  795. }
  796. static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
  797. {
  798. struct cpsw_priv *priv = netdev_priv(ndev);
  799. priv->msg_enable = value;
  800. }
  801. static int cpsw_get_ts_info(struct net_device *ndev,
  802. struct ethtool_ts_info *info)
  803. {
  804. #ifdef CONFIG_TI_CPTS
  805. struct cpsw_priv *priv = netdev_priv(ndev);
  806. info->so_timestamping =
  807. SOF_TIMESTAMPING_TX_HARDWARE |
  808. SOF_TIMESTAMPING_TX_SOFTWARE |
  809. SOF_TIMESTAMPING_RX_HARDWARE |
  810. SOF_TIMESTAMPING_RX_SOFTWARE |
  811. SOF_TIMESTAMPING_SOFTWARE |
  812. SOF_TIMESTAMPING_RAW_HARDWARE;
  813. info->phc_index = priv->cpts.phc_index;
  814. info->tx_types =
  815. (1 << HWTSTAMP_TX_OFF) |
  816. (1 << HWTSTAMP_TX_ON);
  817. info->rx_filters =
  818. (1 << HWTSTAMP_FILTER_NONE) |
  819. (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
  820. #else
  821. info->so_timestamping =
  822. SOF_TIMESTAMPING_TX_SOFTWARE |
  823. SOF_TIMESTAMPING_RX_SOFTWARE |
  824. SOF_TIMESTAMPING_SOFTWARE;
  825. info->phc_index = -1;
  826. info->tx_types = 0;
  827. info->rx_filters = 0;
  828. #endif
  829. return 0;
  830. }
  831. static const struct ethtool_ops cpsw_ethtool_ops = {
  832. .get_drvinfo = cpsw_get_drvinfo,
  833. .get_msglevel = cpsw_get_msglevel,
  834. .set_msglevel = cpsw_set_msglevel,
  835. .get_link = ethtool_op_get_link,
  836. .get_ts_info = cpsw_get_ts_info,
  837. };
  838. static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv)
  839. {
  840. void __iomem *regs = priv->regs;
  841. int slave_num = slave->slave_num;
  842. struct cpsw_slave_data *data = priv->data.slave_data + slave_num;
  843. slave->data = data;
  844. slave->regs = regs + data->slave_reg_ofs;
  845. slave->sliver = regs + data->sliver_reg_ofs;
  846. }
  847. static int cpsw_probe_dt(struct cpsw_platform_data *data,
  848. struct platform_device *pdev)
  849. {
  850. struct device_node *node = pdev->dev.of_node;
  851. struct device_node *slave_node;
  852. int i = 0, ret;
  853. u32 prop;
  854. if (!node)
  855. return -EINVAL;
  856. if (of_property_read_u32(node, "slaves", &prop)) {
  857. pr_err("Missing slaves property in the DT.\n");
  858. return -EINVAL;
  859. }
  860. data->slaves = prop;
  861. if (of_property_read_u32(node, "cpts_active_slave", &prop)) {
  862. pr_err("Missing cpts_active_slave property in the DT.\n");
  863. ret = -EINVAL;
  864. goto error_ret;
  865. }
  866. data->cpts_active_slave = prop;
  867. if (of_property_read_u32(node, "cpts_clock_mult", &prop)) {
  868. pr_err("Missing cpts_clock_mult property in the DT.\n");
  869. ret = -EINVAL;
  870. goto error_ret;
  871. }
  872. data->cpts_clock_mult = prop;
  873. if (of_property_read_u32(node, "cpts_clock_shift", &prop)) {
  874. pr_err("Missing cpts_clock_shift property in the DT.\n");
  875. ret = -EINVAL;
  876. goto error_ret;
  877. }
  878. data->cpts_clock_shift = prop;
  879. data->slave_data = kzalloc(sizeof(struct cpsw_slave_data) *
  880. data->slaves, GFP_KERNEL);
  881. if (!data->slave_data) {
  882. pr_err("Could not allocate slave memory.\n");
  883. return -EINVAL;
  884. }
  885. data->no_bd_ram = of_property_read_bool(node, "no_bd_ram");
  886. if (of_property_read_u32(node, "cpdma_channels", &prop)) {
  887. pr_err("Missing cpdma_channels property in the DT.\n");
  888. ret = -EINVAL;
  889. goto error_ret;
  890. }
  891. data->channels = prop;
  892. if (of_property_read_u32(node, "host_port_no", &prop)) {
  893. pr_err("Missing host_port_no property in the DT.\n");
  894. ret = -EINVAL;
  895. goto error_ret;
  896. }
  897. data->host_port_num = prop;
  898. if (of_property_read_u32(node, "cpdma_reg_ofs", &prop)) {
  899. pr_err("Missing cpdma_reg_ofs property in the DT.\n");
  900. ret = -EINVAL;
  901. goto error_ret;
  902. }
  903. data->cpdma_reg_ofs = prop;
  904. if (of_property_read_u32(node, "cpdma_sram_ofs", &prop)) {
  905. pr_err("Missing cpdma_sram_ofs property in the DT.\n");
  906. ret = -EINVAL;
  907. goto error_ret;
  908. }
  909. data->cpdma_sram_ofs = prop;
  910. if (of_property_read_u32(node, "ale_reg_ofs", &prop)) {
  911. pr_err("Missing ale_reg_ofs property in the DT.\n");
  912. ret = -EINVAL;
  913. goto error_ret;
  914. }
  915. data->ale_reg_ofs = prop;
  916. if (of_property_read_u32(node, "ale_entries", &prop)) {
  917. pr_err("Missing ale_entries property in the DT.\n");
  918. ret = -EINVAL;
  919. goto error_ret;
  920. }
  921. data->ale_entries = prop;
  922. if (of_property_read_u32(node, "host_port_reg_ofs", &prop)) {
  923. pr_err("Missing host_port_reg_ofs property in the DT.\n");
  924. ret = -EINVAL;
  925. goto error_ret;
  926. }
  927. data->host_port_reg_ofs = prop;
  928. if (of_property_read_u32(node, "hw_stats_reg_ofs", &prop)) {
  929. pr_err("Missing hw_stats_reg_ofs property in the DT.\n");
  930. ret = -EINVAL;
  931. goto error_ret;
  932. }
  933. data->hw_stats_reg_ofs = prop;
  934. if (of_property_read_u32(node, "cpts_reg_ofs", &prop)) {
  935. pr_err("Missing cpts_reg_ofs property in the DT.\n");
  936. ret = -EINVAL;
  937. goto error_ret;
  938. }
  939. data->cpts_reg_ofs = prop;
  940. if (of_property_read_u32(node, "bd_ram_ofs", &prop)) {
  941. pr_err("Missing bd_ram_ofs property in the DT.\n");
  942. ret = -EINVAL;
  943. goto error_ret;
  944. }
  945. data->bd_ram_ofs = prop;
  946. if (of_property_read_u32(node, "bd_ram_size", &prop)) {
  947. pr_err("Missing bd_ram_size property in the DT.\n");
  948. ret = -EINVAL;
  949. goto error_ret;
  950. }
  951. data->bd_ram_size = prop;
  952. if (of_property_read_u32(node, "rx_descs", &prop)) {
  953. pr_err("Missing rx_descs property in the DT.\n");
  954. ret = -EINVAL;
  955. goto error_ret;
  956. }
  957. data->rx_descs = prop;
  958. if (of_property_read_u32(node, "mac_control", &prop)) {
  959. pr_err("Missing mac_control property in the DT.\n");
  960. ret = -EINVAL;
  961. goto error_ret;
  962. }
  963. data->mac_control = prop;
  964. for_each_child_of_node(node, slave_node) {
  965. struct cpsw_slave_data *slave_data = data->slave_data + i;
  966. const char *phy_id = NULL;
  967. const void *mac_addr = NULL;
  968. if (of_property_read_string(slave_node, "phy_id", &phy_id)) {
  969. pr_err("Missing slave[%d] phy_id property\n", i);
  970. ret = -EINVAL;
  971. goto error_ret;
  972. }
  973. slave_data->phy_id = phy_id;
  974. if (of_property_read_u32(slave_node, "slave_reg_ofs", &prop)) {
  975. pr_err("Missing slave[%d] slave_reg_ofs property\n", i);
  976. ret = -EINVAL;
  977. goto error_ret;
  978. }
  979. slave_data->slave_reg_ofs = prop;
  980. if (of_property_read_u32(slave_node, "sliver_reg_ofs",
  981. &prop)) {
  982. pr_err("Missing slave[%d] sliver_reg_ofs property\n",
  983. i);
  984. ret = -EINVAL;
  985. goto error_ret;
  986. }
  987. slave_data->sliver_reg_ofs = prop;
  988. mac_addr = of_get_mac_address(slave_node);
  989. if (mac_addr)
  990. memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
  991. i++;
  992. }
  993. return 0;
  994. error_ret:
  995. kfree(data->slave_data);
  996. return ret;
  997. }
  998. static int __devinit cpsw_probe(struct platform_device *pdev)
  999. {
  1000. struct cpsw_platform_data *data = pdev->dev.platform_data;
  1001. struct net_device *ndev;
  1002. struct cpsw_priv *priv;
  1003. struct cpdma_params dma_params;
  1004. struct cpsw_ale_params ale_params;
  1005. void __iomem *regs;
  1006. struct resource *res;
  1007. int ret = 0, i, k = 0;
  1008. ndev = alloc_etherdev(sizeof(struct cpsw_priv));
  1009. if (!ndev) {
  1010. pr_err("error allocating net_device\n");
  1011. return -ENOMEM;
  1012. }
  1013. platform_set_drvdata(pdev, ndev);
  1014. priv = netdev_priv(ndev);
  1015. spin_lock_init(&priv->lock);
  1016. priv->pdev = pdev;
  1017. priv->ndev = ndev;
  1018. priv->dev = &ndev->dev;
  1019. priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
  1020. priv->rx_packet_max = max(rx_packet_max, 128);
  1021. if (cpsw_probe_dt(&priv->data, pdev)) {
  1022. pr_err("cpsw: platform data missing\n");
  1023. ret = -ENODEV;
  1024. goto clean_ndev_ret;
  1025. }
  1026. data = &priv->data;
  1027. if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
  1028. memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
  1029. pr_info("Detected MACID = %pM", priv->mac_addr);
  1030. } else {
  1031. eth_random_addr(priv->mac_addr);
  1032. pr_info("Random MACID = %pM", priv->mac_addr);
  1033. }
  1034. memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
  1035. priv->slaves = kzalloc(sizeof(struct cpsw_slave) * data->slaves,
  1036. GFP_KERNEL);
  1037. if (!priv->slaves) {
  1038. ret = -EBUSY;
  1039. goto clean_ndev_ret;
  1040. }
  1041. for (i = 0; i < data->slaves; i++)
  1042. priv->slaves[i].slave_num = i;
  1043. pm_runtime_enable(&pdev->dev);
  1044. priv->clk = clk_get(&pdev->dev, "fck");
  1045. if (IS_ERR(priv->clk)) {
  1046. dev_err(&pdev->dev, "fck is not found\n");
  1047. ret = -ENODEV;
  1048. goto clean_slave_ret;
  1049. }
  1050. priv->cpsw_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1051. if (!priv->cpsw_res) {
  1052. dev_err(priv->dev, "error getting i/o resource\n");
  1053. ret = -ENOENT;
  1054. goto clean_clk_ret;
  1055. }
  1056. if (!request_mem_region(priv->cpsw_res->start,
  1057. resource_size(priv->cpsw_res), ndev->name)) {
  1058. dev_err(priv->dev, "failed request i/o region\n");
  1059. ret = -ENXIO;
  1060. goto clean_clk_ret;
  1061. }
  1062. regs = ioremap(priv->cpsw_res->start, resource_size(priv->cpsw_res));
  1063. if (!regs) {
  1064. dev_err(priv->dev, "unable to map i/o region\n");
  1065. goto clean_cpsw_iores_ret;
  1066. }
  1067. priv->regs = regs;
  1068. priv->host_port = data->host_port_num;
  1069. priv->host_port_regs = regs + data->host_port_reg_ofs;
  1070. priv->cpts.reg = regs + data->cpts_reg_ofs;
  1071. priv->cpsw_wr_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1072. if (!priv->cpsw_wr_res) {
  1073. dev_err(priv->dev, "error getting i/o resource\n");
  1074. ret = -ENOENT;
  1075. goto clean_clk_ret;
  1076. }
  1077. if (!request_mem_region(priv->cpsw_wr_res->start,
  1078. resource_size(priv->cpsw_wr_res), ndev->name)) {
  1079. dev_err(priv->dev, "failed request i/o region\n");
  1080. ret = -ENXIO;
  1081. goto clean_clk_ret;
  1082. }
  1083. regs = ioremap(priv->cpsw_wr_res->start,
  1084. resource_size(priv->cpsw_wr_res));
  1085. if (!regs) {
  1086. dev_err(priv->dev, "unable to map i/o region\n");
  1087. goto clean_cpsw_wr_iores_ret;
  1088. }
  1089. priv->wr_regs = regs;
  1090. for_each_slave(priv, cpsw_slave_init, priv);
  1091. memset(&dma_params, 0, sizeof(dma_params));
  1092. dma_params.dev = &pdev->dev;
  1093. dma_params.dmaregs = cpsw_dma_regs((u32)priv->regs,
  1094. data->cpdma_reg_ofs);
  1095. dma_params.rxthresh = cpsw_dma_rxthresh((u32)priv->regs,
  1096. data->cpdma_reg_ofs);
  1097. dma_params.rxfree = cpsw_dma_rxfree((u32)priv->regs,
  1098. data->cpdma_reg_ofs);
  1099. dma_params.txhdp = cpsw_dma_txhdp((u32)priv->regs,
  1100. data->cpdma_sram_ofs);
  1101. dma_params.rxhdp = cpsw_dma_rxhdp((u32)priv->regs,
  1102. data->cpdma_sram_ofs);
  1103. dma_params.txcp = cpsw_dma_txcp((u32)priv->regs,
  1104. data->cpdma_sram_ofs);
  1105. dma_params.rxcp = cpsw_dma_rxcp((u32)priv->regs,
  1106. data->cpdma_sram_ofs);
  1107. dma_params.num_chan = data->channels;
  1108. dma_params.has_soft_reset = true;
  1109. dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE;
  1110. dma_params.desc_mem_size = data->bd_ram_size;
  1111. dma_params.desc_align = 16;
  1112. dma_params.has_ext_regs = true;
  1113. dma_params.desc_mem_phys = data->no_bd_ram ? 0 :
  1114. (u32 __force)priv->cpsw_res->start + data->bd_ram_ofs;
  1115. dma_params.desc_hw_addr = data->hw_ram_addr ?
  1116. data->hw_ram_addr : dma_params.desc_mem_phys ;
  1117. priv->dma = cpdma_ctlr_create(&dma_params);
  1118. if (!priv->dma) {
  1119. dev_err(priv->dev, "error initializing dma\n");
  1120. ret = -ENOMEM;
  1121. goto clean_iomap_ret;
  1122. }
  1123. priv->txch = cpdma_chan_create(priv->dma, tx_chan_num(0),
  1124. cpsw_tx_handler);
  1125. priv->rxch = cpdma_chan_create(priv->dma, rx_chan_num(0),
  1126. cpsw_rx_handler);
  1127. if (WARN_ON(!priv->txch || !priv->rxch)) {
  1128. dev_err(priv->dev, "error initializing dma channels\n");
  1129. ret = -ENOMEM;
  1130. goto clean_dma_ret;
  1131. }
  1132. memset(&ale_params, 0, sizeof(ale_params));
  1133. ale_params.dev = &ndev->dev;
  1134. ale_params.ale_regs = (void *)((u32)priv->regs) +
  1135. ((u32)data->ale_reg_ofs);
  1136. ale_params.ale_ageout = ale_ageout;
  1137. ale_params.ale_entries = data->ale_entries;
  1138. ale_params.ale_ports = data->slaves;
  1139. priv->ale = cpsw_ale_create(&ale_params);
  1140. if (!priv->ale) {
  1141. dev_err(priv->dev, "error initializing ale engine\n");
  1142. ret = -ENODEV;
  1143. goto clean_dma_ret;
  1144. }
  1145. ndev->irq = platform_get_irq(pdev, 0);
  1146. if (ndev->irq < 0) {
  1147. dev_err(priv->dev, "error getting irq resource\n");
  1148. ret = -ENOENT;
  1149. goto clean_ale_ret;
  1150. }
  1151. while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, k))) {
  1152. for (i = res->start; i <= res->end; i++) {
  1153. if (request_irq(i, cpsw_interrupt, IRQF_DISABLED,
  1154. dev_name(&pdev->dev), priv)) {
  1155. dev_err(priv->dev, "error attaching irq\n");
  1156. goto clean_ale_ret;
  1157. }
  1158. priv->irqs_table[k] = i;
  1159. priv->num_irqs = k;
  1160. }
  1161. k++;
  1162. }
  1163. ndev->flags |= IFF_ALLMULTI; /* see cpsw_ndo_change_rx_flags() */
  1164. ndev->netdev_ops = &cpsw_netdev_ops;
  1165. SET_ETHTOOL_OPS(ndev, &cpsw_ethtool_ops);
  1166. netif_napi_add(ndev, &priv->napi, cpsw_poll, CPSW_POLL_WEIGHT);
  1167. /* register the network device */
  1168. SET_NETDEV_DEV(ndev, &pdev->dev);
  1169. ret = register_netdev(ndev);
  1170. if (ret) {
  1171. dev_err(priv->dev, "error registering net device\n");
  1172. ret = -ENODEV;
  1173. goto clean_irq_ret;
  1174. }
  1175. if (cpts_register(&pdev->dev, &priv->cpts,
  1176. data->cpts_clock_mult, data->cpts_clock_shift))
  1177. dev_err(priv->dev, "error registering cpts device\n");
  1178. cpsw_notice(priv, probe, "initialized device (regs %x, irq %d)\n",
  1179. priv->cpsw_res->start, ndev->irq);
  1180. return 0;
  1181. clean_irq_ret:
  1182. free_irq(ndev->irq, priv);
  1183. clean_ale_ret:
  1184. cpsw_ale_destroy(priv->ale);
  1185. clean_dma_ret:
  1186. cpdma_chan_destroy(priv->txch);
  1187. cpdma_chan_destroy(priv->rxch);
  1188. cpdma_ctlr_destroy(priv->dma);
  1189. clean_iomap_ret:
  1190. iounmap(priv->regs);
  1191. clean_cpsw_wr_iores_ret:
  1192. release_mem_region(priv->cpsw_wr_res->start,
  1193. resource_size(priv->cpsw_wr_res));
  1194. clean_cpsw_iores_ret:
  1195. release_mem_region(priv->cpsw_res->start,
  1196. resource_size(priv->cpsw_res));
  1197. clean_clk_ret:
  1198. clk_put(priv->clk);
  1199. clean_slave_ret:
  1200. pm_runtime_disable(&pdev->dev);
  1201. kfree(priv->slaves);
  1202. clean_ndev_ret:
  1203. free_netdev(ndev);
  1204. return ret;
  1205. }
  1206. static int __devexit cpsw_remove(struct platform_device *pdev)
  1207. {
  1208. struct net_device *ndev = platform_get_drvdata(pdev);
  1209. struct cpsw_priv *priv = netdev_priv(ndev);
  1210. pr_info("removing device");
  1211. platform_set_drvdata(pdev, NULL);
  1212. cpts_unregister(&priv->cpts);
  1213. free_irq(ndev->irq, priv);
  1214. cpsw_ale_destroy(priv->ale);
  1215. cpdma_chan_destroy(priv->txch);
  1216. cpdma_chan_destroy(priv->rxch);
  1217. cpdma_ctlr_destroy(priv->dma);
  1218. iounmap(priv->regs);
  1219. release_mem_region(priv->cpsw_res->start,
  1220. resource_size(priv->cpsw_res));
  1221. release_mem_region(priv->cpsw_wr_res->start,
  1222. resource_size(priv->cpsw_wr_res));
  1223. pm_runtime_disable(&pdev->dev);
  1224. clk_put(priv->clk);
  1225. kfree(priv->slaves);
  1226. free_netdev(ndev);
  1227. return 0;
  1228. }
  1229. static int cpsw_suspend(struct device *dev)
  1230. {
  1231. struct platform_device *pdev = to_platform_device(dev);
  1232. struct net_device *ndev = platform_get_drvdata(pdev);
  1233. if (netif_running(ndev))
  1234. cpsw_ndo_stop(ndev);
  1235. pm_runtime_put_sync(&pdev->dev);
  1236. return 0;
  1237. }
  1238. static int cpsw_resume(struct device *dev)
  1239. {
  1240. struct platform_device *pdev = to_platform_device(dev);
  1241. struct net_device *ndev = platform_get_drvdata(pdev);
  1242. pm_runtime_get_sync(&pdev->dev);
  1243. if (netif_running(ndev))
  1244. cpsw_ndo_open(ndev);
  1245. return 0;
  1246. }
  1247. static const struct dev_pm_ops cpsw_pm_ops = {
  1248. .suspend = cpsw_suspend,
  1249. .resume = cpsw_resume,
  1250. };
  1251. static const struct of_device_id cpsw_of_mtable[] = {
  1252. { .compatible = "ti,cpsw", },
  1253. { /* sentinel */ },
  1254. };
  1255. static struct platform_driver cpsw_driver = {
  1256. .driver = {
  1257. .name = "cpsw",
  1258. .owner = THIS_MODULE,
  1259. .pm = &cpsw_pm_ops,
  1260. .of_match_table = of_match_ptr(cpsw_of_mtable),
  1261. },
  1262. .probe = cpsw_probe,
  1263. .remove = __devexit_p(cpsw_remove),
  1264. };
  1265. static int __init cpsw_init(void)
  1266. {
  1267. return platform_driver_register(&cpsw_driver);
  1268. }
  1269. late_initcall(cpsw_init);
  1270. static void __exit cpsw_exit(void)
  1271. {
  1272. platform_driver_unregister(&cpsw_driver);
  1273. }
  1274. module_exit(cpsw_exit);
  1275. MODULE_LICENSE("GPL");
  1276. MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
  1277. MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
  1278. MODULE_DESCRIPTION("TI CPSW Ethernet driver");