i915_gem_gtt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gen6_gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gen6_gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. static int gen6_ppgtt_enable(struct drm_device *dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. uint32_t pd_offset;
  73. struct intel_ring_buffer *ring;
  74. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  75. gen6_gtt_pte_t __iomem *pd_addr;
  76. uint32_t pd_entry;
  77. int i;
  78. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  79. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  80. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  81. dma_addr_t pt_addr;
  82. pt_addr = ppgtt->pt_dma_addr[i];
  83. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  84. pd_entry |= GEN6_PDE_VALID;
  85. writel(pd_entry, pd_addr + i);
  86. }
  87. readl(pd_addr);
  88. pd_offset = ppgtt->pd_offset;
  89. pd_offset /= 64; /* in cachelines, */
  90. pd_offset <<= 16;
  91. if (INTEL_INFO(dev)->gen == 6) {
  92. uint32_t ecochk, gab_ctl, ecobits;
  93. ecobits = I915_READ(GAC_ECO_BITS);
  94. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  95. ECOBITS_PPGTT_CACHE64B);
  96. gab_ctl = I915_READ(GAB_CTL);
  97. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  98. ecochk = I915_READ(GAM_ECOCHK);
  99. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  100. ECOCHK_PPGTT_CACHE64B);
  101. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  102. } else if (INTEL_INFO(dev)->gen >= 7) {
  103. uint32_t ecobits;
  104. ecobits = I915_READ(GAC_ECO_BITS);
  105. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  106. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  107. /* GFX_MODE is per-ring on gen7+ */
  108. }
  109. for_each_ring(ring, dev_priv, i) {
  110. if (INTEL_INFO(dev)->gen >= 7)
  111. I915_WRITE(RING_MODE_GEN7(ring),
  112. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  113. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  114. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  115. }
  116. return 0;
  117. }
  118. /* PPGTT support for Sandybdrige/Gen6 and later */
  119. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  120. unsigned first_entry,
  121. unsigned num_entries)
  122. {
  123. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  124. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  125. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  126. unsigned last_pte, i;
  127. scratch_pte = gen6_pte_encode(ppgtt->dev,
  128. ppgtt->scratch_page_dma_addr,
  129. I915_CACHE_LLC);
  130. while (num_entries) {
  131. last_pte = first_pte + num_entries;
  132. if (last_pte > I915_PPGTT_PT_ENTRIES)
  133. last_pte = I915_PPGTT_PT_ENTRIES;
  134. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  135. for (i = first_pte; i < last_pte; i++)
  136. pt_vaddr[i] = scratch_pte;
  137. kunmap_atomic(pt_vaddr);
  138. num_entries -= last_pte - first_pte;
  139. first_pte = 0;
  140. act_pt++;
  141. }
  142. }
  143. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  144. struct sg_table *pages,
  145. unsigned first_entry,
  146. enum i915_cache_level cache_level)
  147. {
  148. gen6_gtt_pte_t *pt_vaddr;
  149. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  150. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  151. struct sg_page_iter sg_iter;
  152. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  153. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  154. dma_addr_t page_addr;
  155. page_addr = sg_page_iter_dma_address(&sg_iter);
  156. pt_vaddr[act_pte] = gen6_pte_encode(ppgtt->dev, page_addr,
  157. cache_level);
  158. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  159. kunmap_atomic(pt_vaddr);
  160. act_pt++;
  161. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  162. act_pte = 0;
  163. }
  164. }
  165. kunmap_atomic(pt_vaddr);
  166. }
  167. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  168. {
  169. int i;
  170. if (ppgtt->pt_dma_addr) {
  171. for (i = 0; i < ppgtt->num_pd_entries; i++)
  172. pci_unmap_page(ppgtt->dev->pdev,
  173. ppgtt->pt_dma_addr[i],
  174. 4096, PCI_DMA_BIDIRECTIONAL);
  175. }
  176. kfree(ppgtt->pt_dma_addr);
  177. for (i = 0; i < ppgtt->num_pd_entries; i++)
  178. __free_page(ppgtt->pt_pages[i]);
  179. kfree(ppgtt->pt_pages);
  180. kfree(ppgtt);
  181. }
  182. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  183. {
  184. struct drm_device *dev = ppgtt->dev;
  185. struct drm_i915_private *dev_priv = dev->dev_private;
  186. unsigned first_pd_entry_in_global_pt;
  187. int i;
  188. int ret = -ENOMEM;
  189. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  190. * entries. For aliasing ppgtt support we just steal them at the end for
  191. * now. */
  192. first_pd_entry_in_global_pt =
  193. gtt_total_entries(dev_priv->gtt) - I915_PPGTT_PD_ENTRIES;
  194. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  195. ppgtt->enable = gen6_ppgtt_enable;
  196. ppgtt->clear_range = gen6_ppgtt_clear_range;
  197. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  198. ppgtt->cleanup = gen6_ppgtt_cleanup;
  199. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  200. GFP_KERNEL);
  201. if (!ppgtt->pt_pages)
  202. return -ENOMEM;
  203. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  204. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  205. if (!ppgtt->pt_pages[i])
  206. goto err_pt_alloc;
  207. }
  208. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  209. GFP_KERNEL);
  210. if (!ppgtt->pt_dma_addr)
  211. goto err_pt_alloc;
  212. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  213. dma_addr_t pt_addr;
  214. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  215. PCI_DMA_BIDIRECTIONAL);
  216. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  217. ret = -EIO;
  218. goto err_pd_pin;
  219. }
  220. ppgtt->pt_dma_addr[i] = pt_addr;
  221. }
  222. ppgtt->clear_range(ppgtt, 0,
  223. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  224. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  225. return 0;
  226. err_pd_pin:
  227. if (ppgtt->pt_dma_addr) {
  228. for (i--; i >= 0; i--)
  229. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  230. 4096, PCI_DMA_BIDIRECTIONAL);
  231. }
  232. err_pt_alloc:
  233. kfree(ppgtt->pt_dma_addr);
  234. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  235. if (ppgtt->pt_pages[i])
  236. __free_page(ppgtt->pt_pages[i]);
  237. }
  238. kfree(ppgtt->pt_pages);
  239. return ret;
  240. }
  241. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  242. {
  243. struct drm_i915_private *dev_priv = dev->dev_private;
  244. struct i915_hw_ppgtt *ppgtt;
  245. int ret;
  246. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  247. if (!ppgtt)
  248. return -ENOMEM;
  249. ppgtt->dev = dev;
  250. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  251. if (INTEL_INFO(dev)->gen < 8)
  252. ret = gen6_ppgtt_init(ppgtt);
  253. else
  254. BUG();
  255. if (ret)
  256. kfree(ppgtt);
  257. else
  258. dev_priv->mm.aliasing_ppgtt = ppgtt;
  259. return ret;
  260. }
  261. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  262. {
  263. struct drm_i915_private *dev_priv = dev->dev_private;
  264. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  265. if (!ppgtt)
  266. return;
  267. ppgtt->cleanup(ppgtt);
  268. dev_priv->mm.aliasing_ppgtt = NULL;
  269. }
  270. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  271. struct drm_i915_gem_object *obj,
  272. enum i915_cache_level cache_level)
  273. {
  274. ppgtt->insert_entries(ppgtt, obj->pages,
  275. obj->gtt_space->start >> PAGE_SHIFT,
  276. cache_level);
  277. }
  278. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  279. struct drm_i915_gem_object *obj)
  280. {
  281. ppgtt->clear_range(ppgtt,
  282. obj->gtt_space->start >> PAGE_SHIFT,
  283. obj->base.size >> PAGE_SHIFT);
  284. }
  285. extern int intel_iommu_gfx_mapped;
  286. /* Certain Gen5 chipsets require require idling the GPU before
  287. * unmapping anything from the GTT when VT-d is enabled.
  288. */
  289. static inline bool needs_idle_maps(struct drm_device *dev)
  290. {
  291. #ifdef CONFIG_INTEL_IOMMU
  292. /* Query intel_iommu to see if we need the workaround. Presumably that
  293. * was loaded first.
  294. */
  295. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  296. return true;
  297. #endif
  298. return false;
  299. }
  300. static bool do_idling(struct drm_i915_private *dev_priv)
  301. {
  302. bool ret = dev_priv->mm.interruptible;
  303. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  304. dev_priv->mm.interruptible = false;
  305. if (i915_gpu_idle(dev_priv->dev)) {
  306. DRM_ERROR("Couldn't idle GPU\n");
  307. /* Wait a bit, in hopes it avoids the hang */
  308. udelay(10);
  309. }
  310. }
  311. return ret;
  312. }
  313. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  314. {
  315. if (unlikely(dev_priv->gtt.do_idle_maps))
  316. dev_priv->mm.interruptible = interruptible;
  317. }
  318. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  319. {
  320. struct drm_i915_private *dev_priv = dev->dev_private;
  321. struct drm_i915_gem_object *obj;
  322. /* First fill our portion of the GTT with scratch pages */
  323. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  324. dev_priv->gtt.total / PAGE_SIZE);
  325. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  326. i915_gem_clflush_object(obj);
  327. i915_gem_gtt_bind_object(obj, obj->cache_level);
  328. }
  329. i915_gem_chipset_flush(dev);
  330. }
  331. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  332. {
  333. if (obj->has_dma_mapping)
  334. return 0;
  335. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  336. obj->pages->sgl, obj->pages->nents,
  337. PCI_DMA_BIDIRECTIONAL))
  338. return -ENOSPC;
  339. return 0;
  340. }
  341. /*
  342. * Binds an object into the global gtt with the specified cache level. The object
  343. * will be accessible to the GPU via commands whose operands reference offsets
  344. * within the global GTT as well as accessible by the GPU through the GMADR
  345. * mapped BAR (dev_priv->mm.gtt->gtt).
  346. */
  347. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  348. struct sg_table *st,
  349. unsigned int first_entry,
  350. enum i915_cache_level level)
  351. {
  352. struct drm_i915_private *dev_priv = dev->dev_private;
  353. gen6_gtt_pte_t __iomem *gtt_entries =
  354. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  355. int i = 0;
  356. struct sg_page_iter sg_iter;
  357. dma_addr_t addr;
  358. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  359. addr = sg_page_iter_dma_address(&sg_iter);
  360. iowrite32(gen6_pte_encode(dev, addr, level), &gtt_entries[i]);
  361. i++;
  362. }
  363. /* XXX: This serves as a posting read to make sure that the PTE has
  364. * actually been updated. There is some concern that even though
  365. * registers and PTEs are within the same BAR that they are potentially
  366. * of NUMA access patterns. Therefore, even with the way we assume
  367. * hardware should work, we must keep this posting read for paranoia.
  368. */
  369. if (i != 0)
  370. WARN_ON(readl(&gtt_entries[i-1])
  371. != gen6_pte_encode(dev, addr, level));
  372. /* This next bit makes the above posting read even more important. We
  373. * want to flush the TLBs only after we're certain all the PTE updates
  374. * have finished.
  375. */
  376. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  377. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  378. }
  379. static void gen6_ggtt_clear_range(struct drm_device *dev,
  380. unsigned int first_entry,
  381. unsigned int num_entries)
  382. {
  383. struct drm_i915_private *dev_priv = dev->dev_private;
  384. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  385. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  386. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  387. int i;
  388. if (WARN(num_entries > max_entries,
  389. "First entry = %d; Num entries = %d (max=%d)\n",
  390. first_entry, num_entries, max_entries))
  391. num_entries = max_entries;
  392. scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
  393. I915_CACHE_LLC);
  394. for (i = 0; i < num_entries; i++)
  395. iowrite32(scratch_pte, &gtt_base[i]);
  396. readl(gtt_base);
  397. }
  398. static void i915_ggtt_insert_entries(struct drm_device *dev,
  399. struct sg_table *st,
  400. unsigned int pg_start,
  401. enum i915_cache_level cache_level)
  402. {
  403. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  404. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  405. intel_gtt_insert_sg_entries(st, pg_start, flags);
  406. }
  407. static void i915_ggtt_clear_range(struct drm_device *dev,
  408. unsigned int first_entry,
  409. unsigned int num_entries)
  410. {
  411. intel_gtt_clear_range(first_entry, num_entries);
  412. }
  413. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  414. enum i915_cache_level cache_level)
  415. {
  416. struct drm_device *dev = obj->base.dev;
  417. struct drm_i915_private *dev_priv = dev->dev_private;
  418. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  419. obj->gtt_space->start >> PAGE_SHIFT,
  420. cache_level);
  421. obj->has_global_gtt_mapping = 1;
  422. }
  423. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  424. {
  425. struct drm_device *dev = obj->base.dev;
  426. struct drm_i915_private *dev_priv = dev->dev_private;
  427. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  428. obj->gtt_space->start >> PAGE_SHIFT,
  429. obj->base.size >> PAGE_SHIFT);
  430. obj->has_global_gtt_mapping = 0;
  431. }
  432. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  433. {
  434. struct drm_device *dev = obj->base.dev;
  435. struct drm_i915_private *dev_priv = dev->dev_private;
  436. bool interruptible;
  437. interruptible = do_idling(dev_priv);
  438. if (!obj->has_dma_mapping)
  439. dma_unmap_sg(&dev->pdev->dev,
  440. obj->pages->sgl, obj->pages->nents,
  441. PCI_DMA_BIDIRECTIONAL);
  442. undo_idling(dev_priv, interruptible);
  443. }
  444. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  445. unsigned long color,
  446. unsigned long *start,
  447. unsigned long *end)
  448. {
  449. if (node->color != color)
  450. *start += 4096;
  451. if (!list_empty(&node->node_list)) {
  452. node = list_entry(node->node_list.next,
  453. struct drm_mm_node,
  454. node_list);
  455. if (node->allocated && node->color != color)
  456. *end -= 4096;
  457. }
  458. }
  459. void i915_gem_setup_global_gtt(struct drm_device *dev,
  460. unsigned long start,
  461. unsigned long mappable_end,
  462. unsigned long end)
  463. {
  464. /* Let GEM Manage all of the aperture.
  465. *
  466. * However, leave one page at the end still bound to the scratch page.
  467. * There are a number of places where the hardware apparently prefetches
  468. * past the end of the object, and we've seen multiple hangs with the
  469. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  470. * aperture. One page should be enough to keep any prefetching inside
  471. * of the aperture.
  472. */
  473. drm_i915_private_t *dev_priv = dev->dev_private;
  474. struct drm_mm_node *entry;
  475. struct drm_i915_gem_object *obj;
  476. unsigned long hole_start, hole_end;
  477. BUG_ON(mappable_end > end);
  478. /* Subtract the guard page ... */
  479. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  480. if (!HAS_LLC(dev))
  481. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  482. /* Mark any preallocated objects as occupied */
  483. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  484. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  485. obj->gtt_offset, obj->base.size);
  486. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  487. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  488. obj->gtt_offset,
  489. obj->base.size,
  490. false);
  491. obj->has_global_gtt_mapping = 1;
  492. }
  493. dev_priv->gtt.start = start;
  494. dev_priv->gtt.total = end - start;
  495. /* Clear any non-preallocated blocks */
  496. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  497. hole_start, hole_end) {
  498. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  499. hole_start, hole_end);
  500. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  501. (hole_end-hole_start) / PAGE_SIZE);
  502. }
  503. /* And finally clear the reserved guard page */
  504. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  505. }
  506. static bool
  507. intel_enable_ppgtt(struct drm_device *dev)
  508. {
  509. if (i915_enable_ppgtt >= 0)
  510. return i915_enable_ppgtt;
  511. #ifdef CONFIG_INTEL_IOMMU
  512. /* Disable ppgtt on SNB if VT-d is on. */
  513. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  514. return false;
  515. #endif
  516. return true;
  517. }
  518. void i915_gem_init_global_gtt(struct drm_device *dev)
  519. {
  520. struct drm_i915_private *dev_priv = dev->dev_private;
  521. unsigned long gtt_size, mappable_size;
  522. gtt_size = dev_priv->gtt.total;
  523. mappable_size = dev_priv->gtt.mappable_end;
  524. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  525. int ret;
  526. if (INTEL_INFO(dev)->gen <= 7) {
  527. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  528. * aperture accordingly when using aliasing ppgtt. */
  529. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  530. }
  531. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  532. ret = i915_gem_init_aliasing_ppgtt(dev);
  533. if (!ret)
  534. return;
  535. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  536. drm_mm_takedown(&dev_priv->mm.gtt_space);
  537. gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  538. }
  539. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  540. }
  541. static int setup_scratch_page(struct drm_device *dev)
  542. {
  543. struct drm_i915_private *dev_priv = dev->dev_private;
  544. struct page *page;
  545. dma_addr_t dma_addr;
  546. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  547. if (page == NULL)
  548. return -ENOMEM;
  549. get_page(page);
  550. set_pages_uc(page, 1);
  551. #ifdef CONFIG_INTEL_IOMMU
  552. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  553. PCI_DMA_BIDIRECTIONAL);
  554. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  555. return -EINVAL;
  556. #else
  557. dma_addr = page_to_phys(page);
  558. #endif
  559. dev_priv->gtt.scratch_page = page;
  560. dev_priv->gtt.scratch_page_dma = dma_addr;
  561. return 0;
  562. }
  563. static void teardown_scratch_page(struct drm_device *dev)
  564. {
  565. struct drm_i915_private *dev_priv = dev->dev_private;
  566. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  567. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  568. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  569. put_page(dev_priv->gtt.scratch_page);
  570. __free_page(dev_priv->gtt.scratch_page);
  571. }
  572. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  573. {
  574. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  575. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  576. return snb_gmch_ctl << 20;
  577. }
  578. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  579. {
  580. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  581. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  582. return snb_gmch_ctl << 25; /* 32 MB units */
  583. }
  584. static inline size_t gen7_get_stolen_size(u16 snb_gmch_ctl)
  585. {
  586. static const int stolen_decoder[] = {
  587. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  588. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  589. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  590. return stolen_decoder[snb_gmch_ctl] << 20;
  591. }
  592. static int gen6_gmch_probe(struct drm_device *dev,
  593. size_t *gtt_total,
  594. size_t *stolen,
  595. phys_addr_t *mappable_base,
  596. unsigned long *mappable_end)
  597. {
  598. struct drm_i915_private *dev_priv = dev->dev_private;
  599. phys_addr_t gtt_bus_addr;
  600. unsigned int gtt_size;
  601. u16 snb_gmch_ctl;
  602. int ret;
  603. *mappable_base = pci_resource_start(dev->pdev, 2);
  604. *mappable_end = pci_resource_len(dev->pdev, 2);
  605. /* 64/512MB is the current min/max we actually know of, but this is just
  606. * a coarse sanity check.
  607. */
  608. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  609. DRM_ERROR("Unknown GMADR size (%lx)\n",
  610. dev_priv->gtt.mappable_end);
  611. return -ENXIO;
  612. }
  613. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  614. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  615. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  616. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  617. if (IS_GEN7(dev) && !IS_VALLEYVIEW(dev))
  618. *stolen = gen7_get_stolen_size(snb_gmch_ctl);
  619. else
  620. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  621. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  622. /* For Modern GENs the PTEs and register space are split in the BAR */
  623. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  624. (pci_resource_len(dev->pdev, 0) / 2);
  625. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  626. if (!dev_priv->gtt.gsm) {
  627. DRM_ERROR("Failed to map the gtt page table\n");
  628. return -ENOMEM;
  629. }
  630. ret = setup_scratch_page(dev);
  631. if (ret)
  632. DRM_ERROR("Scratch setup failed\n");
  633. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  634. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  635. return ret;
  636. }
  637. static void gen6_gmch_remove(struct drm_device *dev)
  638. {
  639. struct drm_i915_private *dev_priv = dev->dev_private;
  640. iounmap(dev_priv->gtt.gsm);
  641. teardown_scratch_page(dev_priv->dev);
  642. }
  643. static int i915_gmch_probe(struct drm_device *dev,
  644. size_t *gtt_total,
  645. size_t *stolen,
  646. phys_addr_t *mappable_base,
  647. unsigned long *mappable_end)
  648. {
  649. struct drm_i915_private *dev_priv = dev->dev_private;
  650. int ret;
  651. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  652. if (!ret) {
  653. DRM_ERROR("failed to set up gmch\n");
  654. return -EIO;
  655. }
  656. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  657. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  658. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  659. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  660. return 0;
  661. }
  662. static void i915_gmch_remove(struct drm_device *dev)
  663. {
  664. intel_gmch_remove();
  665. }
  666. int i915_gem_gtt_init(struct drm_device *dev)
  667. {
  668. struct drm_i915_private *dev_priv = dev->dev_private;
  669. struct i915_gtt *gtt = &dev_priv->gtt;
  670. unsigned long gtt_size;
  671. int ret;
  672. if (INTEL_INFO(dev)->gen <= 5) {
  673. dev_priv->gtt.gtt_probe = i915_gmch_probe;
  674. dev_priv->gtt.gtt_remove = i915_gmch_remove;
  675. } else {
  676. dev_priv->gtt.gtt_probe = gen6_gmch_probe;
  677. dev_priv->gtt.gtt_remove = gen6_gmch_remove;
  678. }
  679. ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
  680. &dev_priv->gtt.stolen_size,
  681. &gtt->mappable_base,
  682. &gtt->mappable_end);
  683. if (ret)
  684. return ret;
  685. gtt_size = (dev_priv->gtt.total >> PAGE_SHIFT) * sizeof(gen6_gtt_pte_t);
  686. /* GMADR is the PCI mmio aperture into the global GTT. */
  687. DRM_INFO("Memory usable by graphics device = %zdM\n",
  688. dev_priv->gtt.total >> 20);
  689. DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
  690. dev_priv->gtt.mappable_end >> 20);
  691. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
  692. dev_priv->gtt.stolen_size >> 20);
  693. return 0;
  694. }