pgtable.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. /*
  2. * Copyright (C) 2008-2009 Michal Simek <monstr@monstr.eu>
  3. * Copyright (C) 2008-2009 PetaLogix
  4. * Copyright (C) 2006 Atmark Techno, Inc.
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #ifndef _ASM_MICROBLAZE_PGTABLE_H
  11. #define _ASM_MICROBLAZE_PGTABLE_H
  12. #include <asm/setup.h>
  13. #define io_remap_pfn_range(vma, vaddr, pfn, size, prot) \
  14. remap_pfn_range(vma, vaddr, pfn, size, prot)
  15. #ifndef CONFIG_MMU
  16. #define pgd_present(pgd) (1) /* pages are always present on non MMU */
  17. #define pgd_none(pgd) (0)
  18. #define pgd_bad(pgd) (0)
  19. #define pgd_clear(pgdp)
  20. #define kern_addr_valid(addr) (1)
  21. #define pmd_offset(a, b) ((void *) 0)
  22. #define PAGE_NONE __pgprot(0) /* these mean nothing to non MMU */
  23. #define PAGE_SHARED __pgprot(0) /* these mean nothing to non MMU */
  24. #define PAGE_COPY __pgprot(0) /* these mean nothing to non MMU */
  25. #define PAGE_READONLY __pgprot(0) /* these mean nothing to non MMU */
  26. #define PAGE_KERNEL __pgprot(0) /* these mean nothing to non MMU */
  27. #define pgprot_noncached(x) (x)
  28. #define __swp_type(x) (0)
  29. #define __swp_offset(x) (0)
  30. #define __swp_entry(typ, off) ((swp_entry_t) { ((typ) | ((off) << 7)) })
  31. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  32. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  33. #ifndef __ASSEMBLY__
  34. static inline int pte_file(pte_t pte) { return 0; }
  35. #endif /* __ASSEMBLY__ */
  36. #define ZERO_PAGE(vaddr) ({ BUG(); NULL; })
  37. #define swapper_pg_dir ((pgd_t *) NULL)
  38. #define pgtable_cache_init() do {} while (0)
  39. #define arch_enter_lazy_cpu_mode() do {} while (0)
  40. #else /* CONFIG_MMU */
  41. #include <asm-generic/4level-fixup.h>
  42. #ifdef __KERNEL__
  43. #ifndef __ASSEMBLY__
  44. #include <linux/sched.h>
  45. #include <linux/threads.h>
  46. #include <asm/processor.h> /* For TASK_SIZE */
  47. #include <asm/mmu.h>
  48. #include <asm/page.h>
  49. #define FIRST_USER_ADDRESS 0
  50. extern unsigned long va_to_phys(unsigned long address);
  51. extern pte_t *va_to_pte(unsigned long address);
  52. extern unsigned long ioremap_bot, ioremap_base;
  53. /*
  54. * The following only work if pte_present() is true.
  55. * Undefined behaviour if not..
  56. */
  57. static inline int pte_special(pte_t pte) { return 0; }
  58. static inline pte_t pte_mkspecial(pte_t pte) { return pte; }
  59. /* Start and end of the vmalloc area. */
  60. /* Make sure to map the vmalloc area above the pinned kernel memory area
  61. of 32Mb. */
  62. #define VMALLOC_START (CONFIG_KERNEL_START + \
  63. max(32 * 1024 * 1024UL, memory_size))
  64. #define VMALLOC_END ioremap_bot
  65. #define VMALLOC_VMADDR(x) ((unsigned long)(x))
  66. #endif /* __ASSEMBLY__ */
  67. /*
  68. * Macro to mark a page protection value as "uncacheable".
  69. */
  70. #define _PAGE_CACHE_CTL (_PAGE_GUARDED | _PAGE_NO_CACHE | \
  71. _PAGE_WRITETHRU)
  72. #define pgprot_noncached(prot) \
  73. (__pgprot((pgprot_val(prot) & ~_PAGE_CACHE_CTL) | \
  74. _PAGE_NO_CACHE | _PAGE_GUARDED))
  75. #define pgprot_noncached_wc(prot) \
  76. (__pgprot((pgprot_val(prot) & ~_PAGE_CACHE_CTL) | \
  77. _PAGE_NO_CACHE))
  78. /*
  79. * The MicroBlaze MMU is identical to the PPC-40x MMU, and uses a hash
  80. * table containing PTEs, together with a set of 16 segment registers, to
  81. * define the virtual to physical address mapping.
  82. *
  83. * We use the hash table as an extended TLB, i.e. a cache of currently
  84. * active mappings. We maintain a two-level page table tree, much
  85. * like that used by the i386, for the sake of the Linux memory
  86. * management code. Low-level assembler code in hashtable.S
  87. * (procedure hash_page) is responsible for extracting ptes from the
  88. * tree and putting them into the hash table when necessary, and
  89. * updating the accessed and modified bits in the page table tree.
  90. */
  91. /*
  92. * The MicroBlaze processor has a TLB architecture identical to PPC-40x. The
  93. * instruction and data sides share a unified, 64-entry, semi-associative
  94. * TLB which is maintained totally under software control. In addition, the
  95. * instruction side has a hardware-managed, 2,4, or 8-entry, fully-associative
  96. * TLB which serves as a first level to the shared TLB. These two TLBs are
  97. * known as the UTLB and ITLB, respectively (see "mmu.h" for definitions).
  98. */
  99. /*
  100. * The normal case is that PTEs are 32-bits and we have a 1-page
  101. * 1024-entry pgdir pointing to 1-page 1024-entry PTE pages. -- paulus
  102. *
  103. */
  104. /* PMD_SHIFT determines the size of the area mapped by the PTE pages */
  105. #define PMD_SHIFT (PAGE_SHIFT + PTE_SHIFT)
  106. #define PMD_SIZE (1UL << PMD_SHIFT)
  107. #define PMD_MASK (~(PMD_SIZE-1))
  108. /* PGDIR_SHIFT determines what a top-level page table entry can map */
  109. #define PGDIR_SHIFT PMD_SHIFT
  110. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  111. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  112. /*
  113. * entries per page directory level: our page-table tree is two-level, so
  114. * we don't really have any PMD directory.
  115. */
  116. #define PTRS_PER_PTE (1 << PTE_SHIFT)
  117. #define PTRS_PER_PMD 1
  118. #define PTRS_PER_PGD (1 << (32 - PGDIR_SHIFT))
  119. #define USER_PTRS_PER_PGD (TASK_SIZE / PGDIR_SIZE)
  120. #define FIRST_USER_PGD_NR 0
  121. #define USER_PGD_PTRS (PAGE_OFFSET >> PGDIR_SHIFT)
  122. #define KERNEL_PGD_PTRS (PTRS_PER_PGD-USER_PGD_PTRS)
  123. #define pte_ERROR(e) \
  124. printk(KERN_ERR "%s:%d: bad pte "PTE_FMT".\n", \
  125. __FILE__, __LINE__, pte_val(e))
  126. #define pmd_ERROR(e) \
  127. printk(KERN_ERR "%s:%d: bad pmd %08lx.\n", \
  128. __FILE__, __LINE__, pmd_val(e))
  129. #define pgd_ERROR(e) \
  130. printk(KERN_ERR "%s:%d: bad pgd %08lx.\n", \
  131. __FILE__, __LINE__, pgd_val(e))
  132. /*
  133. * Bits in a linux-style PTE. These match the bits in the
  134. * (hardware-defined) PTE as closely as possible.
  135. */
  136. /* There are several potential gotchas here. The hardware TLBLO
  137. * field looks like this:
  138. *
  139. * 0 1 2 3 4 ... 18 19 20 21 22 23 24 25 26 27 28 29 30 31
  140. * RPN..................... 0 0 EX WR ZSEL....... W I M G
  141. *
  142. * Where possible we make the Linux PTE bits match up with this
  143. *
  144. * - bits 20 and 21 must be cleared, because we use 4k pages (4xx can
  145. * support down to 1k pages), this is done in the TLBMiss exception
  146. * handler.
  147. * - We use only zones 0 (for kernel pages) and 1 (for user pages)
  148. * of the 16 available. Bit 24-26 of the TLB are cleared in the TLB
  149. * miss handler. Bit 27 is PAGE_USER, thus selecting the correct
  150. * zone.
  151. * - PRESENT *must* be in the bottom two bits because swap cache
  152. * entries use the top 30 bits. Because 4xx doesn't support SMP
  153. * anyway, M is irrelevant so we borrow it for PAGE_PRESENT. Bit 30
  154. * is cleared in the TLB miss handler before the TLB entry is loaded.
  155. * - All other bits of the PTE are loaded into TLBLO without
  156. * * modification, leaving us only the bits 20, 21, 24, 25, 26, 30 for
  157. * software PTE bits. We actually use use bits 21, 24, 25, and
  158. * 30 respectively for the software bits: ACCESSED, DIRTY, RW, and
  159. * PRESENT.
  160. */
  161. /* Definitions for MicroBlaze. */
  162. #define _PAGE_GUARDED 0x001 /* G: page is guarded from prefetch */
  163. #define _PAGE_FILE 0x001 /* when !present: nonlinear file mapping */
  164. #define _PAGE_PRESENT 0x002 /* software: PTE contains a translation */
  165. #define _PAGE_NO_CACHE 0x004 /* I: caching is inhibited */
  166. #define _PAGE_WRITETHRU 0x008 /* W: caching is write-through */
  167. #define _PAGE_USER 0x010 /* matches one of the zone permission bits */
  168. #define _PAGE_RW 0x040 /* software: Writes permitted */
  169. #define _PAGE_DIRTY 0x080 /* software: dirty page */
  170. #define _PAGE_HWWRITE 0x100 /* hardware: Dirty & RW, set in exception */
  171. #define _PAGE_HWEXEC 0x200 /* hardware: EX permission */
  172. #define _PAGE_ACCESSED 0x400 /* software: R: page referenced */
  173. #define _PMD_PRESENT PAGE_MASK
  174. /*
  175. * Some bits are unused...
  176. */
  177. #ifndef _PAGE_HASHPTE
  178. #define _PAGE_HASHPTE 0
  179. #endif
  180. #ifndef _PTE_NONE_MASK
  181. #define _PTE_NONE_MASK 0
  182. #endif
  183. #ifndef _PAGE_SHARED
  184. #define _PAGE_SHARED 0
  185. #endif
  186. #ifndef _PAGE_HWWRITE
  187. #define _PAGE_HWWRITE 0
  188. #endif
  189. #ifndef _PAGE_HWEXEC
  190. #define _PAGE_HWEXEC 0
  191. #endif
  192. #ifndef _PAGE_EXEC
  193. #define _PAGE_EXEC 0
  194. #endif
  195. #define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_ACCESSED | _PAGE_DIRTY)
  196. /*
  197. * Note: the _PAGE_COHERENT bit automatically gets set in the hardware
  198. * PTE if CONFIG_SMP is defined (hash_page does this); there is no need
  199. * to have it in the Linux PTE, and in fact the bit could be reused for
  200. * another purpose. -- paulus.
  201. */
  202. #define _PAGE_BASE (_PAGE_PRESENT | _PAGE_ACCESSED)
  203. #define _PAGE_WRENABLE (_PAGE_RW | _PAGE_DIRTY | _PAGE_HWWRITE)
  204. #define _PAGE_KERNEL \
  205. (_PAGE_BASE | _PAGE_WRENABLE | _PAGE_SHARED | _PAGE_HWEXEC)
  206. #define _PAGE_IO (_PAGE_KERNEL | _PAGE_NO_CACHE | _PAGE_GUARDED)
  207. #define PAGE_NONE __pgprot(_PAGE_BASE)
  208. #define PAGE_READONLY __pgprot(_PAGE_BASE | _PAGE_USER)
  209. #define PAGE_READONLY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC)
  210. #define PAGE_SHARED __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_RW)
  211. #define PAGE_SHARED_X \
  212. __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_RW | _PAGE_EXEC)
  213. #define PAGE_COPY __pgprot(_PAGE_BASE | _PAGE_USER)
  214. #define PAGE_COPY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC)
  215. #define PAGE_KERNEL __pgprot(_PAGE_KERNEL)
  216. #define PAGE_KERNEL_RO __pgprot(_PAGE_BASE | _PAGE_SHARED)
  217. #define PAGE_KERNEL_CI __pgprot(_PAGE_IO)
  218. /*
  219. * We consider execute permission the same as read.
  220. * Also, write permissions imply read permissions.
  221. */
  222. #define __P000 PAGE_NONE
  223. #define __P001 PAGE_READONLY_X
  224. #define __P010 PAGE_COPY
  225. #define __P011 PAGE_COPY_X
  226. #define __P100 PAGE_READONLY
  227. #define __P101 PAGE_READONLY_X
  228. #define __P110 PAGE_COPY
  229. #define __P111 PAGE_COPY_X
  230. #define __S000 PAGE_NONE
  231. #define __S001 PAGE_READONLY_X
  232. #define __S010 PAGE_SHARED
  233. #define __S011 PAGE_SHARED_X
  234. #define __S100 PAGE_READONLY
  235. #define __S101 PAGE_READONLY_X
  236. #define __S110 PAGE_SHARED
  237. #define __S111 PAGE_SHARED_X
  238. #ifndef __ASSEMBLY__
  239. /*
  240. * ZERO_PAGE is a global shared page that is always zero: used
  241. * for zero-mapped memory areas etc..
  242. */
  243. extern unsigned long empty_zero_page[1024];
  244. #define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
  245. #endif /* __ASSEMBLY__ */
  246. #define pte_none(pte) ((pte_val(pte) & ~_PTE_NONE_MASK) == 0)
  247. #define pte_present(pte) (pte_val(pte) & _PAGE_PRESENT)
  248. #define pte_clear(mm, addr, ptep) \
  249. do { set_pte_at((mm), (addr), (ptep), __pte(0)); } while (0)
  250. #define pmd_none(pmd) (!pmd_val(pmd))
  251. #define pmd_bad(pmd) ((pmd_val(pmd) & _PMD_PRESENT) == 0)
  252. #define pmd_present(pmd) ((pmd_val(pmd) & _PMD_PRESENT) != 0)
  253. #define pmd_clear(pmdp) do { pmd_val(*(pmdp)) = 0; } while (0)
  254. #define pte_page(x) (mem_map + (unsigned long) \
  255. ((pte_val(x) - memory_start) >> PAGE_SHIFT))
  256. #define PFN_SHIFT_OFFSET (PAGE_SHIFT)
  257. #define pte_pfn(x) (pte_val(x) >> PFN_SHIFT_OFFSET)
  258. #define pfn_pte(pfn, prot) \
  259. __pte(((pte_basic_t)(pfn) << PFN_SHIFT_OFFSET) | pgprot_val(prot))
  260. #ifndef __ASSEMBLY__
  261. /*
  262. * The "pgd_xxx()" functions here are trivial for a folded two-level
  263. * setup: the pgd is never bad, and a pmd always exists (as it's folded
  264. * into the pgd entry)
  265. */
  266. static inline int pgd_none(pgd_t pgd) { return 0; }
  267. static inline int pgd_bad(pgd_t pgd) { return 0; }
  268. static inline int pgd_present(pgd_t pgd) { return 1; }
  269. #define pgd_clear(xp) do { } while (0)
  270. #define pgd_page(pgd) \
  271. ((unsigned long) __va(pgd_val(pgd) & PAGE_MASK))
  272. /*
  273. * The following only work if pte_present() is true.
  274. * Undefined behaviour if not..
  275. */
  276. static inline int pte_read(pte_t pte) { return pte_val(pte) & _PAGE_USER; }
  277. static inline int pte_write(pte_t pte) { return pte_val(pte) & _PAGE_RW; }
  278. static inline int pte_exec(pte_t pte) { return pte_val(pte) & _PAGE_EXEC; }
  279. static inline int pte_dirty(pte_t pte) { return pte_val(pte) & _PAGE_DIRTY; }
  280. static inline int pte_young(pte_t pte) { return pte_val(pte) & _PAGE_ACCESSED; }
  281. static inline int pte_file(pte_t pte) { return pte_val(pte) & _PAGE_FILE; }
  282. static inline void pte_uncache(pte_t pte) { pte_val(pte) |= _PAGE_NO_CACHE; }
  283. static inline void pte_cache(pte_t pte) { pte_val(pte) &= ~_PAGE_NO_CACHE; }
  284. static inline pte_t pte_rdprotect(pte_t pte) \
  285. { pte_val(pte) &= ~_PAGE_USER; return pte; }
  286. static inline pte_t pte_wrprotect(pte_t pte) \
  287. { pte_val(pte) &= ~(_PAGE_RW | _PAGE_HWWRITE); return pte; }
  288. static inline pte_t pte_exprotect(pte_t pte) \
  289. { pte_val(pte) &= ~_PAGE_EXEC; return pte; }
  290. static inline pte_t pte_mkclean(pte_t pte) \
  291. { pte_val(pte) &= ~(_PAGE_DIRTY | _PAGE_HWWRITE); return pte; }
  292. static inline pte_t pte_mkold(pte_t pte) \
  293. { pte_val(pte) &= ~_PAGE_ACCESSED; return pte; }
  294. static inline pte_t pte_mkread(pte_t pte) \
  295. { pte_val(pte) |= _PAGE_USER; return pte; }
  296. static inline pte_t pte_mkexec(pte_t pte) \
  297. { pte_val(pte) |= _PAGE_USER | _PAGE_EXEC; return pte; }
  298. static inline pte_t pte_mkwrite(pte_t pte) \
  299. { pte_val(pte) |= _PAGE_RW; return pte; }
  300. static inline pte_t pte_mkdirty(pte_t pte) \
  301. { pte_val(pte) |= _PAGE_DIRTY; return pte; }
  302. static inline pte_t pte_mkyoung(pte_t pte) \
  303. { pte_val(pte) |= _PAGE_ACCESSED; return pte; }
  304. /*
  305. * Conversion functions: convert a page and protection to a page entry,
  306. * and a page entry and page directory to the page they refer to.
  307. */
  308. static inline pte_t mk_pte_phys(phys_addr_t physpage, pgprot_t pgprot)
  309. {
  310. pte_t pte;
  311. pte_val(pte) = physpage | pgprot_val(pgprot);
  312. return pte;
  313. }
  314. #define mk_pte(page, pgprot) \
  315. ({ \
  316. pte_t pte; \
  317. pte_val(pte) = (((page - mem_map) << PAGE_SHIFT) + memory_start) | \
  318. pgprot_val(pgprot); \
  319. pte; \
  320. })
  321. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  322. {
  323. pte_val(pte) = (pte_val(pte) & _PAGE_CHG_MASK) | pgprot_val(newprot);
  324. return pte;
  325. }
  326. /*
  327. * Atomic PTE updates.
  328. *
  329. * pte_update clears and sets bit atomically, and returns
  330. * the old pte value.
  331. * The ((unsigned long)(p+1) - 4) hack is to get to the least-significant
  332. * 32 bits of the PTE regardless of whether PTEs are 32 or 64 bits.
  333. */
  334. static inline unsigned long pte_update(pte_t *p, unsigned long clr,
  335. unsigned long set)
  336. {
  337. unsigned long old, tmp, msr;
  338. __asm__ __volatile__("\
  339. msrclr %2, 0x2\n\
  340. nop\n\
  341. lw %0, %4, r0\n\
  342. andn %1, %0, %5\n\
  343. or %1, %1, %6\n\
  344. sw %1, %4, r0\n\
  345. mts rmsr, %2\n\
  346. nop"
  347. : "=&r" (old), "=&r" (tmp), "=&r" (msr), "=m" (*p)
  348. : "r" ((unsigned long)(p+1) - 4), "r" (clr), "r" (set), "m" (*p)
  349. : "cc");
  350. return old;
  351. }
  352. /*
  353. * set_pte stores a linux PTE into the linux page table.
  354. */
  355. static inline void set_pte(struct mm_struct *mm, unsigned long addr,
  356. pte_t *ptep, pte_t pte)
  357. {
  358. *ptep = pte;
  359. }
  360. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  361. pte_t *ptep, pte_t pte)
  362. {
  363. *ptep = pte;
  364. }
  365. static inline int ptep_test_and_clear_young(struct mm_struct *mm,
  366. unsigned long addr, pte_t *ptep)
  367. {
  368. return (pte_update(ptep, _PAGE_ACCESSED, 0) & _PAGE_ACCESSED) != 0;
  369. }
  370. static inline int ptep_test_and_clear_dirty(struct mm_struct *mm,
  371. unsigned long addr, pte_t *ptep)
  372. {
  373. return (pte_update(ptep, \
  374. (_PAGE_DIRTY | _PAGE_HWWRITE), 0) & _PAGE_DIRTY) != 0;
  375. }
  376. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  377. unsigned long addr, pte_t *ptep)
  378. {
  379. return __pte(pte_update(ptep, ~_PAGE_HASHPTE, 0));
  380. }
  381. /*static inline void ptep_set_wrprotect(struct mm_struct *mm,
  382. unsigned long addr, pte_t *ptep)
  383. {
  384. pte_update(ptep, (_PAGE_RW | _PAGE_HWWRITE), 0);
  385. }*/
  386. static inline void ptep_mkdirty(struct mm_struct *mm,
  387. unsigned long addr, pte_t *ptep)
  388. {
  389. pte_update(ptep, 0, _PAGE_DIRTY);
  390. }
  391. /*#define pte_same(A,B) (((pte_val(A) ^ pte_val(B)) & ~_PAGE_HASHPTE) == 0)*/
  392. /* Convert pmd entry to page */
  393. /* our pmd entry is an effective address of pte table*/
  394. /* returns effective address of the pmd entry*/
  395. #define pmd_page_kernel(pmd) ((unsigned long) (pmd_val(pmd) & PAGE_MASK))
  396. /* returns struct *page of the pmd entry*/
  397. #define pmd_page(pmd) (pfn_to_page(__pa(pmd_val(pmd)) >> PAGE_SHIFT))
  398. /* to find an entry in a kernel page-table-directory */
  399. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  400. /* to find an entry in a page-table-directory */
  401. #define pgd_index(address) ((address) >> PGDIR_SHIFT)
  402. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  403. /* Find an entry in the second-level page table.. */
  404. static inline pmd_t *pmd_offset(pgd_t *dir, unsigned long address)
  405. {
  406. return (pmd_t *) dir;
  407. }
  408. /* Find an entry in the third-level page table.. */
  409. #define pte_index(address) \
  410. (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  411. #define pte_offset_kernel(dir, addr) \
  412. ((pte_t *) pmd_page_kernel(*(dir)) + pte_index(addr))
  413. #define pte_offset_map(dir, addr) \
  414. ((pte_t *) kmap_atomic(pmd_page(*(dir)), KM_PTE0) + pte_index(addr))
  415. #define pte_offset_map_nested(dir, addr) \
  416. ((pte_t *) kmap_atomic(pmd_page(*(dir)), KM_PTE1) + pte_index(addr))
  417. #define pte_unmap(pte) kunmap_atomic(pte, KM_PTE0)
  418. #define pte_unmap_nested(pte) kunmap_atomic(pte, KM_PTE1)
  419. /* Encode and decode a nonlinear file mapping entry */
  420. #define PTE_FILE_MAX_BITS 29
  421. #define pte_to_pgoff(pte) (pte_val(pte) >> 3)
  422. #define pgoff_to_pte(off) ((pte_t) { ((off) << 3) | _PAGE_FILE })
  423. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  424. /*
  425. * When flushing the tlb entry for a page, we also need to flush the hash
  426. * table entry. flush_hash_page is assembler (for speed) in hashtable.S.
  427. */
  428. extern int flush_hash_page(unsigned context, unsigned long va, pte_t *ptep);
  429. /* Add an HPTE to the hash table */
  430. extern void add_hash_page(unsigned context, unsigned long va, pte_t *ptep);
  431. /*
  432. * Encode and decode a swap entry.
  433. * Note that the bits we use in a PTE for representing a swap entry
  434. * must not include the _PAGE_PRESENT bit, or the _PAGE_HASHPTE bit
  435. * (if used). -- paulus
  436. */
  437. #define __swp_type(entry) ((entry).val & 0x3f)
  438. #define __swp_offset(entry) ((entry).val >> 6)
  439. #define __swp_entry(type, offset) \
  440. ((swp_entry_t) { (type) | ((offset) << 6) })
  441. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) >> 2 })
  442. #define __swp_entry_to_pte(x) ((pte_t) { (x).val << 2 })
  443. /* CONFIG_APUS */
  444. /* For virtual address to physical address conversion */
  445. extern void cache_clear(__u32 addr, int length);
  446. extern void cache_push(__u32 addr, int length);
  447. extern int mm_end_of_chunk(unsigned long addr, int len);
  448. extern unsigned long iopa(unsigned long addr);
  449. /* extern unsigned long mm_ptov(unsigned long addr) \
  450. __attribute__ ((const)); TBD */
  451. /* Values for nocacheflag and cmode */
  452. /* These are not used by the APUS kernel_map, but prevents
  453. * compilation errors.
  454. */
  455. #define IOMAP_FULL_CACHING 0
  456. #define IOMAP_NOCACHE_SER 1
  457. #define IOMAP_NOCACHE_NONSER 2
  458. #define IOMAP_NO_COPYBACK 3
  459. /*
  460. * Map some physical address range into the kernel address space.
  461. */
  462. extern unsigned long kernel_map(unsigned long paddr, unsigned long size,
  463. int nocacheflag, unsigned long *memavailp);
  464. /*
  465. * Set cache mode of (kernel space) address range.
  466. */
  467. extern void kernel_set_cachemode(unsigned long address, unsigned long size,
  468. unsigned int cmode);
  469. /* Needs to be defined here and not in linux/mm.h, as it is arch dependent */
  470. #define kern_addr_valid(addr) (1)
  471. #define io_remap_page_range remap_page_range
  472. /*
  473. * No page table caches to initialise
  474. */
  475. #define pgtable_cache_init() do { } while (0)
  476. void do_page_fault(struct pt_regs *regs, unsigned long address,
  477. unsigned long error_code);
  478. void __init io_block_mapping(unsigned long virt, phys_addr_t phys,
  479. unsigned int size, int flags);
  480. void __init adjust_total_lowmem(void);
  481. void mapin_ram(void);
  482. int map_page(unsigned long va, phys_addr_t pa, int flags);
  483. extern int mem_init_done;
  484. extern unsigned long ioremap_base;
  485. extern unsigned long ioremap_bot;
  486. asmlinkage void __init mmu_init(void);
  487. void __init *early_get_page(void);
  488. void *consistent_alloc(int gfp, size_t size, dma_addr_t *dma_handle);
  489. void consistent_free(void *vaddr);
  490. void consistent_sync(void *vaddr, size_t size, int direction);
  491. void consistent_sync_page(struct page *page, unsigned long offset,
  492. size_t size, int direction);
  493. #endif /* __ASSEMBLY__ */
  494. #endif /* __KERNEL__ */
  495. #endif /* CONFIG_MMU */
  496. #ifndef __ASSEMBLY__
  497. #include <asm-generic/pgtable.h>
  498. void setup_memory(void);
  499. #endif /* __ASSEMBLY__ */
  500. #endif /* _ASM_MICROBLAZE_PGTABLE_H */