main.c 215 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. * Copyright (c) 2013 Hauke Mehrtens <hauke@hauke-m.de>
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  12. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  14. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  15. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/pci_ids.h>
  19. #include <linux/if_ether.h>
  20. #include <net/cfg80211.h>
  21. #include <net/mac80211.h>
  22. #include <brcm_hw_ids.h>
  23. #include <aiutils.h>
  24. #include <chipcommon.h>
  25. #include "rate.h"
  26. #include "scb.h"
  27. #include "phy/phy_hal.h"
  28. #include "channel.h"
  29. #include "antsel.h"
  30. #include "stf.h"
  31. #include "ampdu.h"
  32. #include "mac80211_if.h"
  33. #include "ucode_loader.h"
  34. #include "main.h"
  35. #include "soc.h"
  36. #include "dma.h"
  37. #include "debug.h"
  38. #include "brcms_trace_events.h"
  39. /* watchdog timer, in unit of ms */
  40. #define TIMER_INTERVAL_WATCHDOG 1000
  41. /* radio monitor timer, in unit of ms */
  42. #define TIMER_INTERVAL_RADIOCHK 800
  43. /* beacon interval, in unit of 1024TU */
  44. #define BEACON_INTERVAL_DEFAULT 100
  45. /* n-mode support capability */
  46. /* 2x2 includes both 1x1 & 2x2 devices
  47. * reserved #define 2 for future when we want to separate 1x1 & 2x2 and
  48. * control it independently
  49. */
  50. #define WL_11N_2x2 1
  51. #define WL_11N_3x3 3
  52. #define WL_11N_4x4 4
  53. #define EDCF_ACI_MASK 0x60
  54. #define EDCF_ACI_SHIFT 5
  55. #define EDCF_ECWMIN_MASK 0x0f
  56. #define EDCF_ECWMAX_SHIFT 4
  57. #define EDCF_AIFSN_MASK 0x0f
  58. #define EDCF_AIFSN_MAX 15
  59. #define EDCF_ECWMAX_MASK 0xf0
  60. #define EDCF_AC_BE_TXOP_STA 0x0000
  61. #define EDCF_AC_BK_TXOP_STA 0x0000
  62. #define EDCF_AC_VO_ACI_STA 0x62
  63. #define EDCF_AC_VO_ECW_STA 0x32
  64. #define EDCF_AC_VI_ACI_STA 0x42
  65. #define EDCF_AC_VI_ECW_STA 0x43
  66. #define EDCF_AC_BK_ECW_STA 0xA4
  67. #define EDCF_AC_VI_TXOP_STA 0x005e
  68. #define EDCF_AC_VO_TXOP_STA 0x002f
  69. #define EDCF_AC_BE_ACI_STA 0x03
  70. #define EDCF_AC_BE_ECW_STA 0xA4
  71. #define EDCF_AC_BK_ACI_STA 0x27
  72. #define EDCF_AC_VO_TXOP_AP 0x002f
  73. #define EDCF_TXOP2USEC(txop) ((txop) << 5)
  74. #define EDCF_ECW2CW(exp) ((1 << (exp)) - 1)
  75. #define APHY_SYMBOL_TIME 4
  76. #define APHY_PREAMBLE_TIME 16
  77. #define APHY_SIGNAL_TIME 4
  78. #define APHY_SIFS_TIME 16
  79. #define APHY_SERVICE_NBITS 16
  80. #define APHY_TAIL_NBITS 6
  81. #define BPHY_SIFS_TIME 10
  82. #define BPHY_PLCP_SHORT_TIME 96
  83. #define PREN_PREAMBLE 24
  84. #define PREN_MM_EXT 12
  85. #define PREN_PREAMBLE_EXT 4
  86. #define DOT11_MAC_HDR_LEN 24
  87. #define DOT11_ACK_LEN 10
  88. #define DOT11_BA_LEN 4
  89. #define DOT11_OFDM_SIGNAL_EXTENSION 6
  90. #define DOT11_MIN_FRAG_LEN 256
  91. #define DOT11_RTS_LEN 16
  92. #define DOT11_CTS_LEN 10
  93. #define DOT11_BA_BITMAP_LEN 128
  94. #define DOT11_MAXNUMFRAGS 16
  95. #define DOT11_MAX_FRAG_LEN 2346
  96. #define BPHY_PLCP_TIME 192
  97. #define RIFS_11N_TIME 2
  98. /* length of the BCN template area */
  99. #define BCN_TMPL_LEN 512
  100. /* brcms_bss_info flag bit values */
  101. #define BRCMS_BSS_HT 0x0020 /* BSS is HT (MIMO) capable */
  102. /* chip rx buffer offset */
  103. #define BRCMS_HWRXOFF 38
  104. /* rfdisable delay timer 500 ms, runs of ALP clock */
  105. #define RFDISABLE_DEFAULT 10000000
  106. #define BRCMS_TEMPSENSE_PERIOD 10 /* 10 second timeout */
  107. /* synthpu_dly times in us */
  108. #define SYNTHPU_DLY_APHY_US 3700
  109. #define SYNTHPU_DLY_BPHY_US 1050
  110. #define SYNTHPU_DLY_NPHY_US 2048
  111. #define SYNTHPU_DLY_LPPHY_US 300
  112. #define ANTCNT 10 /* vanilla M_MAX_ANTCNT val */
  113. /* Per-AC retry limit register definitions; uses defs.h bitfield macros */
  114. #define EDCF_SHORT_S 0
  115. #define EDCF_SFB_S 4
  116. #define EDCF_LONG_S 8
  117. #define EDCF_LFB_S 12
  118. #define EDCF_SHORT_M BITFIELD_MASK(4)
  119. #define EDCF_SFB_M BITFIELD_MASK(4)
  120. #define EDCF_LONG_M BITFIELD_MASK(4)
  121. #define EDCF_LFB_M BITFIELD_MASK(4)
  122. #define RETRY_SHORT_DEF 7 /* Default Short retry Limit */
  123. #define RETRY_SHORT_MAX 255 /* Maximum Short retry Limit */
  124. #define RETRY_LONG_DEF 4 /* Default Long retry count */
  125. #define RETRY_SHORT_FB 3 /* Short count for fb rate */
  126. #define RETRY_LONG_FB 2 /* Long count for fb rate */
  127. #define APHY_CWMIN 15
  128. #define PHY_CWMAX 1023
  129. #define EDCF_AIFSN_MIN 1
  130. #define FRAGNUM_MASK 0xF
  131. #define APHY_SLOT_TIME 9
  132. #define BPHY_SLOT_TIME 20
  133. #define WL_SPURAVOID_OFF 0
  134. #define WL_SPURAVOID_ON1 1
  135. #define WL_SPURAVOID_ON2 2
  136. /* invalid core flags, use the saved coreflags */
  137. #define BRCMS_USE_COREFLAGS 0xffffffff
  138. /* values for PLCPHdr_override */
  139. #define BRCMS_PLCP_AUTO -1
  140. #define BRCMS_PLCP_SHORT 0
  141. #define BRCMS_PLCP_LONG 1
  142. /* values for g_protection_override and n_protection_override */
  143. #define BRCMS_PROTECTION_AUTO -1
  144. #define BRCMS_PROTECTION_OFF 0
  145. #define BRCMS_PROTECTION_ON 1
  146. #define BRCMS_PROTECTION_MMHDR_ONLY 2
  147. #define BRCMS_PROTECTION_CTS_ONLY 3
  148. /* values for g_protection_control and n_protection_control */
  149. #define BRCMS_PROTECTION_CTL_OFF 0
  150. #define BRCMS_PROTECTION_CTL_LOCAL 1
  151. #define BRCMS_PROTECTION_CTL_OVERLAP 2
  152. /* values for n_protection */
  153. #define BRCMS_N_PROTECTION_OFF 0
  154. #define BRCMS_N_PROTECTION_OPTIONAL 1
  155. #define BRCMS_N_PROTECTION_20IN40 2
  156. #define BRCMS_N_PROTECTION_MIXEDMODE 3
  157. /* values for band specific 40MHz capabilities */
  158. #define BRCMS_N_BW_20ALL 0
  159. #define BRCMS_N_BW_40ALL 1
  160. #define BRCMS_N_BW_20IN2G_40IN5G 2
  161. /* bitflags for SGI support (sgi_rx iovar) */
  162. #define BRCMS_N_SGI_20 0x01
  163. #define BRCMS_N_SGI_40 0x02
  164. /* defines used by the nrate iovar */
  165. /* MSC in use,indicates b0-6 holds an mcs */
  166. #define NRATE_MCS_INUSE 0x00000080
  167. /* rate/mcs value */
  168. #define NRATE_RATE_MASK 0x0000007f
  169. /* stf mode mask: siso, cdd, stbc, sdm */
  170. #define NRATE_STF_MASK 0x0000ff00
  171. /* stf mode shift */
  172. #define NRATE_STF_SHIFT 8
  173. /* bit indicate to override mcs only */
  174. #define NRATE_OVERRIDE_MCS_ONLY 0x40000000
  175. #define NRATE_SGI_MASK 0x00800000 /* sgi mode */
  176. #define NRATE_SGI_SHIFT 23 /* sgi mode */
  177. #define NRATE_LDPC_CODING 0x00400000 /* adv coding in use */
  178. #define NRATE_LDPC_SHIFT 22 /* ldpc shift */
  179. #define NRATE_STF_SISO 0 /* stf mode SISO */
  180. #define NRATE_STF_CDD 1 /* stf mode CDD */
  181. #define NRATE_STF_STBC 2 /* stf mode STBC */
  182. #define NRATE_STF_SDM 3 /* stf mode SDM */
  183. #define MAX_DMA_SEGS 4
  184. /* # of entries in Tx FIFO */
  185. #define NTXD 64
  186. /* Max # of entries in Rx FIFO based on 4kb page size */
  187. #define NRXD 256
  188. /* Amount of headroom to leave in Tx FIFO */
  189. #define TX_HEADROOM 4
  190. /* try to keep this # rbufs posted to the chip */
  191. #define NRXBUFPOST 32
  192. /* max # frames to process in brcms_c_recv() */
  193. #define RXBND 8
  194. /* max # tx status to process in wlc_txstatus() */
  195. #define TXSBND 8
  196. /* brcmu_format_flags() bit description structure */
  197. struct brcms_c_bit_desc {
  198. u32 bit;
  199. const char *name;
  200. };
  201. /*
  202. * The following table lists the buffer memory allocated to xmt fifos in HW.
  203. * the size is in units of 256bytes(one block), total size is HW dependent
  204. * ucode has default fifo partition, sw can overwrite if necessary
  205. *
  206. * This is documented in twiki under the topic UcodeTxFifo. Please ensure
  207. * the twiki is updated before making changes.
  208. */
  209. /* Starting corerev for the fifo size table */
  210. #define XMTFIFOTBL_STARTREV 17
  211. struct d11init {
  212. __le16 addr;
  213. __le16 size;
  214. __le32 value;
  215. };
  216. struct edcf_acparam {
  217. u8 ACI;
  218. u8 ECW;
  219. u16 TXOP;
  220. } __packed;
  221. /* debug/trace */
  222. uint brcm_msg_level;
  223. /* TX FIFO number to WME/802.1E Access Category */
  224. static const u8 wme_fifo2ac[] = {
  225. IEEE80211_AC_BK,
  226. IEEE80211_AC_BE,
  227. IEEE80211_AC_VI,
  228. IEEE80211_AC_VO,
  229. IEEE80211_AC_BE,
  230. IEEE80211_AC_BE
  231. };
  232. /* ieee80211 Access Category to TX FIFO number */
  233. static const u8 wme_ac2fifo[] = {
  234. TX_AC_VO_FIFO,
  235. TX_AC_VI_FIFO,
  236. TX_AC_BE_FIFO,
  237. TX_AC_BK_FIFO
  238. };
  239. static const u16 xmtfifo_sz[][NFIFO] = {
  240. /* corerev 17: 5120, 49152, 49152, 5376, 4352, 1280 */
  241. {20, 192, 192, 21, 17, 5},
  242. /* corerev 18: */
  243. {0, 0, 0, 0, 0, 0},
  244. /* corerev 19: */
  245. {0, 0, 0, 0, 0, 0},
  246. /* corerev 20: 5120, 49152, 49152, 5376, 4352, 1280 */
  247. {20, 192, 192, 21, 17, 5},
  248. /* corerev 21: 2304, 14848, 5632, 3584, 3584, 1280 */
  249. {9, 58, 22, 14, 14, 5},
  250. /* corerev 22: 5120, 49152, 49152, 5376, 4352, 1280 */
  251. {20, 192, 192, 21, 17, 5},
  252. /* corerev 23: 5120, 49152, 49152, 5376, 4352, 1280 */
  253. {20, 192, 192, 21, 17, 5},
  254. /* corerev 24: 2304, 14848, 5632, 3584, 3584, 1280 */
  255. {9, 58, 22, 14, 14, 5},
  256. /* corerev 25: */
  257. {0, 0, 0, 0, 0, 0},
  258. /* corerev 26: */
  259. {0, 0, 0, 0, 0, 0},
  260. /* corerev 27: */
  261. {0, 0, 0, 0, 0, 0},
  262. /* corerev 28: 2304, 14848, 5632, 3584, 3584, 1280 */
  263. {9, 58, 22, 14, 14, 5},
  264. };
  265. #ifdef DEBUG
  266. static const char * const fifo_names[] = {
  267. "AC_BK", "AC_BE", "AC_VI", "AC_VO", "BCMC", "ATIM" };
  268. #else
  269. static const char fifo_names[6][0];
  270. #endif
  271. #ifdef DEBUG
  272. /* pointer to most recently allocated wl/wlc */
  273. static struct brcms_c_info *wlc_info_dbg = (struct brcms_c_info *) (NULL);
  274. #endif
  275. /* Mapping of ieee80211 AC numbers to tx fifos */
  276. static const u8 ac_to_fifo_mapping[IEEE80211_NUM_ACS] = {
  277. [IEEE80211_AC_VO] = TX_AC_VO_FIFO,
  278. [IEEE80211_AC_VI] = TX_AC_VI_FIFO,
  279. [IEEE80211_AC_BE] = TX_AC_BE_FIFO,
  280. [IEEE80211_AC_BK] = TX_AC_BK_FIFO,
  281. };
  282. /* Mapping of tx fifos to ieee80211 AC numbers */
  283. static const u8 fifo_to_ac_mapping[IEEE80211_NUM_ACS] = {
  284. [TX_AC_BK_FIFO] = IEEE80211_AC_BK,
  285. [TX_AC_BE_FIFO] = IEEE80211_AC_BE,
  286. [TX_AC_VI_FIFO] = IEEE80211_AC_VI,
  287. [TX_AC_VO_FIFO] = IEEE80211_AC_VO,
  288. };
  289. static u8 brcms_ac_to_fifo(u8 ac)
  290. {
  291. if (ac >= ARRAY_SIZE(ac_to_fifo_mapping))
  292. return TX_AC_BE_FIFO;
  293. return ac_to_fifo_mapping[ac];
  294. }
  295. static u8 brcms_fifo_to_ac(u8 fifo)
  296. {
  297. if (fifo >= ARRAY_SIZE(fifo_to_ac_mapping))
  298. return IEEE80211_AC_BE;
  299. return fifo_to_ac_mapping[fifo];
  300. }
  301. /* Find basic rate for a given rate */
  302. static u8 brcms_basic_rate(struct brcms_c_info *wlc, u32 rspec)
  303. {
  304. if (is_mcs_rate(rspec))
  305. return wlc->band->basic_rate[mcs_table[rspec & RSPEC_RATE_MASK]
  306. .leg_ofdm];
  307. return wlc->band->basic_rate[rspec & RSPEC_RATE_MASK];
  308. }
  309. static u16 frametype(u32 rspec, u8 mimoframe)
  310. {
  311. if (is_mcs_rate(rspec))
  312. return mimoframe;
  313. return is_cck_rate(rspec) ? FT_CCK : FT_OFDM;
  314. }
  315. /* currently the best mechanism for determining SIFS is the band in use */
  316. static u16 get_sifs(struct brcms_band *band)
  317. {
  318. return band->bandtype == BRCM_BAND_5G ? APHY_SIFS_TIME :
  319. BPHY_SIFS_TIME;
  320. }
  321. /*
  322. * Detect Card removed.
  323. * Even checking an sbconfig register read will not false trigger when the core
  324. * is in reset it breaks CF address mechanism. Accessing gphy phyversion will
  325. * cause SB error if aphy is in reset on 4306B0-DB. Need a simple accessible
  326. * reg with fixed 0/1 pattern (some platforms return all 0).
  327. * If clocks are present, call the sb routine which will figure out if the
  328. * device is removed.
  329. */
  330. static bool brcms_deviceremoved(struct brcms_c_info *wlc)
  331. {
  332. u32 macctrl;
  333. if (!wlc->hw->clk)
  334. return ai_deviceremoved(wlc->hw->sih);
  335. macctrl = bcma_read32(wlc->hw->d11core,
  336. D11REGOFFS(maccontrol));
  337. return (macctrl & (MCTL_PSM_JMP_0 | MCTL_IHR_EN)) != MCTL_IHR_EN;
  338. }
  339. /* sum the individual fifo tx pending packet counts */
  340. static int brcms_txpktpendtot(struct brcms_c_info *wlc)
  341. {
  342. int i;
  343. int pending = 0;
  344. for (i = 0; i < ARRAY_SIZE(wlc->hw->di); i++)
  345. if (wlc->hw->di[i])
  346. pending += dma_txpending(wlc->hw->di[i]);
  347. return pending;
  348. }
  349. static bool brcms_is_mband_unlocked(struct brcms_c_info *wlc)
  350. {
  351. return wlc->pub->_nbands > 1 && !wlc->bandlocked;
  352. }
  353. static int brcms_chspec_bw(u16 chanspec)
  354. {
  355. if (CHSPEC_IS40(chanspec))
  356. return BRCMS_40_MHZ;
  357. if (CHSPEC_IS20(chanspec))
  358. return BRCMS_20_MHZ;
  359. return BRCMS_10_MHZ;
  360. }
  361. static void brcms_c_bsscfg_mfree(struct brcms_bss_cfg *cfg)
  362. {
  363. if (cfg == NULL)
  364. return;
  365. kfree(cfg->current_bss);
  366. kfree(cfg);
  367. }
  368. static void brcms_c_detach_mfree(struct brcms_c_info *wlc)
  369. {
  370. if (wlc == NULL)
  371. return;
  372. brcms_c_bsscfg_mfree(wlc->bsscfg);
  373. kfree(wlc->pub);
  374. kfree(wlc->modulecb);
  375. kfree(wlc->default_bss);
  376. kfree(wlc->protection);
  377. kfree(wlc->stf);
  378. kfree(wlc->bandstate[0]);
  379. kfree(wlc->corestate->macstat_snapshot);
  380. kfree(wlc->corestate);
  381. kfree(wlc->hw->bandstate[0]);
  382. kfree(wlc->hw);
  383. if (wlc->beacon)
  384. dev_kfree_skb_any(wlc->beacon);
  385. if (wlc->probe_resp)
  386. dev_kfree_skb_any(wlc->probe_resp);
  387. /* free the wlc */
  388. kfree(wlc);
  389. wlc = NULL;
  390. }
  391. static struct brcms_bss_cfg *brcms_c_bsscfg_malloc(uint unit)
  392. {
  393. struct brcms_bss_cfg *cfg;
  394. cfg = kzalloc(sizeof(struct brcms_bss_cfg), GFP_ATOMIC);
  395. if (cfg == NULL)
  396. goto fail;
  397. cfg->current_bss = kzalloc(sizeof(struct brcms_bss_info), GFP_ATOMIC);
  398. if (cfg->current_bss == NULL)
  399. goto fail;
  400. return cfg;
  401. fail:
  402. brcms_c_bsscfg_mfree(cfg);
  403. return NULL;
  404. }
  405. static struct brcms_c_info *
  406. brcms_c_attach_malloc(uint unit, uint *err, uint devid)
  407. {
  408. struct brcms_c_info *wlc;
  409. wlc = kzalloc(sizeof(struct brcms_c_info), GFP_ATOMIC);
  410. if (wlc == NULL) {
  411. *err = 1002;
  412. goto fail;
  413. }
  414. /* allocate struct brcms_c_pub state structure */
  415. wlc->pub = kzalloc(sizeof(struct brcms_pub), GFP_ATOMIC);
  416. if (wlc->pub == NULL) {
  417. *err = 1003;
  418. goto fail;
  419. }
  420. wlc->pub->wlc = wlc;
  421. /* allocate struct brcms_hardware state structure */
  422. wlc->hw = kzalloc(sizeof(struct brcms_hardware), GFP_ATOMIC);
  423. if (wlc->hw == NULL) {
  424. *err = 1005;
  425. goto fail;
  426. }
  427. wlc->hw->wlc = wlc;
  428. wlc->hw->bandstate[0] =
  429. kzalloc(sizeof(struct brcms_hw_band) * MAXBANDS, GFP_ATOMIC);
  430. if (wlc->hw->bandstate[0] == NULL) {
  431. *err = 1006;
  432. goto fail;
  433. } else {
  434. int i;
  435. for (i = 1; i < MAXBANDS; i++)
  436. wlc->hw->bandstate[i] = (struct brcms_hw_band *)
  437. ((unsigned long)wlc->hw->bandstate[0] +
  438. (sizeof(struct brcms_hw_band) * i));
  439. }
  440. wlc->modulecb =
  441. kzalloc(sizeof(struct modulecb) * BRCMS_MAXMODULES, GFP_ATOMIC);
  442. if (wlc->modulecb == NULL) {
  443. *err = 1009;
  444. goto fail;
  445. }
  446. wlc->default_bss = kzalloc(sizeof(struct brcms_bss_info), GFP_ATOMIC);
  447. if (wlc->default_bss == NULL) {
  448. *err = 1010;
  449. goto fail;
  450. }
  451. wlc->bsscfg = brcms_c_bsscfg_malloc(unit);
  452. if (wlc->bsscfg == NULL) {
  453. *err = 1011;
  454. goto fail;
  455. }
  456. wlc->protection = kzalloc(sizeof(struct brcms_protection),
  457. GFP_ATOMIC);
  458. if (wlc->protection == NULL) {
  459. *err = 1016;
  460. goto fail;
  461. }
  462. wlc->stf = kzalloc(sizeof(struct brcms_stf), GFP_ATOMIC);
  463. if (wlc->stf == NULL) {
  464. *err = 1017;
  465. goto fail;
  466. }
  467. wlc->bandstate[0] =
  468. kzalloc(sizeof(struct brcms_band)*MAXBANDS, GFP_ATOMIC);
  469. if (wlc->bandstate[0] == NULL) {
  470. *err = 1025;
  471. goto fail;
  472. } else {
  473. int i;
  474. for (i = 1; i < MAXBANDS; i++)
  475. wlc->bandstate[i] = (struct brcms_band *)
  476. ((unsigned long)wlc->bandstate[0]
  477. + (sizeof(struct brcms_band)*i));
  478. }
  479. wlc->corestate = kzalloc(sizeof(struct brcms_core), GFP_ATOMIC);
  480. if (wlc->corestate == NULL) {
  481. *err = 1026;
  482. goto fail;
  483. }
  484. wlc->corestate->macstat_snapshot =
  485. kzalloc(sizeof(struct macstat), GFP_ATOMIC);
  486. if (wlc->corestate->macstat_snapshot == NULL) {
  487. *err = 1027;
  488. goto fail;
  489. }
  490. return wlc;
  491. fail:
  492. brcms_c_detach_mfree(wlc);
  493. return NULL;
  494. }
  495. /*
  496. * Update the slot timing for standard 11b/g (20us slots)
  497. * or shortslot 11g (9us slots)
  498. * The PSM needs to be suspended for this call.
  499. */
  500. static void brcms_b_update_slot_timing(struct brcms_hardware *wlc_hw,
  501. bool shortslot)
  502. {
  503. struct bcma_device *core = wlc_hw->d11core;
  504. if (shortslot) {
  505. /* 11g short slot: 11a timing */
  506. bcma_write16(core, D11REGOFFS(ifs_slot), 0x0207);
  507. brcms_b_write_shm(wlc_hw, M_DOT11_SLOT, APHY_SLOT_TIME);
  508. } else {
  509. /* 11g long slot: 11b timing */
  510. bcma_write16(core, D11REGOFFS(ifs_slot), 0x0212);
  511. brcms_b_write_shm(wlc_hw, M_DOT11_SLOT, BPHY_SLOT_TIME);
  512. }
  513. }
  514. /*
  515. * calculate frame duration of a given rate and length, return
  516. * time in usec unit
  517. */
  518. static uint brcms_c_calc_frame_time(struct brcms_c_info *wlc, u32 ratespec,
  519. u8 preamble_type, uint mac_len)
  520. {
  521. uint nsyms, dur = 0, Ndps, kNdps;
  522. uint rate = rspec2rate(ratespec);
  523. if (rate == 0) {
  524. brcms_err(wlc->hw->d11core, "wl%d: WAR: using rate of 1 mbps\n",
  525. wlc->pub->unit);
  526. rate = BRCM_RATE_1M;
  527. }
  528. if (is_mcs_rate(ratespec)) {
  529. uint mcs = ratespec & RSPEC_RATE_MASK;
  530. int tot_streams = mcs_2_txstreams(mcs) + rspec_stc(ratespec);
  531. dur = PREN_PREAMBLE + (tot_streams * PREN_PREAMBLE_EXT);
  532. if (preamble_type == BRCMS_MM_PREAMBLE)
  533. dur += PREN_MM_EXT;
  534. /* 1000Ndbps = kbps * 4 */
  535. kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
  536. rspec_issgi(ratespec)) * 4;
  537. if (rspec_stc(ratespec) == 0)
  538. nsyms =
  539. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  540. APHY_TAIL_NBITS) * 1000, kNdps);
  541. else
  542. /* STBC needs to have even number of symbols */
  543. nsyms =
  544. 2 *
  545. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  546. APHY_TAIL_NBITS) * 1000, 2 * kNdps);
  547. dur += APHY_SYMBOL_TIME * nsyms;
  548. if (wlc->band->bandtype == BRCM_BAND_2G)
  549. dur += DOT11_OFDM_SIGNAL_EXTENSION;
  550. } else if (is_ofdm_rate(rate)) {
  551. dur = APHY_PREAMBLE_TIME;
  552. dur += APHY_SIGNAL_TIME;
  553. /* Ndbps = Mbps * 4 = rate(500Kbps) * 2 */
  554. Ndps = rate * 2;
  555. /* NSyms = CEILING((SERVICE + 8*NBytes + TAIL) / Ndbps) */
  556. nsyms =
  557. CEIL((APHY_SERVICE_NBITS + 8 * mac_len + APHY_TAIL_NBITS),
  558. Ndps);
  559. dur += APHY_SYMBOL_TIME * nsyms;
  560. if (wlc->band->bandtype == BRCM_BAND_2G)
  561. dur += DOT11_OFDM_SIGNAL_EXTENSION;
  562. } else {
  563. /*
  564. * calc # bits * 2 so factor of 2 in rate (1/2 mbps)
  565. * will divide out
  566. */
  567. mac_len = mac_len * 8 * 2;
  568. /* calc ceiling of bits/rate = microseconds of air time */
  569. dur = (mac_len + rate - 1) / rate;
  570. if (preamble_type & BRCMS_SHORT_PREAMBLE)
  571. dur += BPHY_PLCP_SHORT_TIME;
  572. else
  573. dur += BPHY_PLCP_TIME;
  574. }
  575. return dur;
  576. }
  577. static void brcms_c_write_inits(struct brcms_hardware *wlc_hw,
  578. const struct d11init *inits)
  579. {
  580. struct bcma_device *core = wlc_hw->d11core;
  581. int i;
  582. uint offset;
  583. u16 size;
  584. u32 value;
  585. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  586. for (i = 0; inits[i].addr != cpu_to_le16(0xffff); i++) {
  587. size = le16_to_cpu(inits[i].size);
  588. offset = le16_to_cpu(inits[i].addr);
  589. value = le32_to_cpu(inits[i].value);
  590. if (size == 2)
  591. bcma_write16(core, offset, value);
  592. else if (size == 4)
  593. bcma_write32(core, offset, value);
  594. else
  595. break;
  596. }
  597. }
  598. static void brcms_c_write_mhf(struct brcms_hardware *wlc_hw, u16 *mhfs)
  599. {
  600. u8 idx;
  601. u16 addr[] = {
  602. M_HOST_FLAGS1, M_HOST_FLAGS2, M_HOST_FLAGS3, M_HOST_FLAGS4,
  603. M_HOST_FLAGS5
  604. };
  605. for (idx = 0; idx < MHFMAX; idx++)
  606. brcms_b_write_shm(wlc_hw, addr[idx], mhfs[idx]);
  607. }
  608. static void brcms_c_ucode_bsinit(struct brcms_hardware *wlc_hw)
  609. {
  610. struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
  611. /* init microcode host flags */
  612. brcms_c_write_mhf(wlc_hw, wlc_hw->band->mhfs);
  613. /* do band-specific ucode IHR, SHM, and SCR inits */
  614. if (D11REV_IS(wlc_hw->corerev, 17) || D11REV_IS(wlc_hw->corerev, 23)) {
  615. if (BRCMS_ISNPHY(wlc_hw->band))
  616. brcms_c_write_inits(wlc_hw, ucode->d11n0bsinitvals16);
  617. else
  618. brcms_err(wlc_hw->d11core,
  619. "%s: wl%d: unsupported phy in corerev %d\n",
  620. __func__, wlc_hw->unit,
  621. wlc_hw->corerev);
  622. } else {
  623. if (D11REV_IS(wlc_hw->corerev, 24)) {
  624. if (BRCMS_ISLCNPHY(wlc_hw->band))
  625. brcms_c_write_inits(wlc_hw,
  626. ucode->d11lcn0bsinitvals24);
  627. else
  628. brcms_err(wlc_hw->d11core,
  629. "%s: wl%d: unsupported phy in core rev %d\n",
  630. __func__, wlc_hw->unit,
  631. wlc_hw->corerev);
  632. } else {
  633. brcms_err(wlc_hw->d11core,
  634. "%s: wl%d: unsupported corerev %d\n",
  635. __func__, wlc_hw->unit, wlc_hw->corerev);
  636. }
  637. }
  638. }
  639. static void brcms_b_core_ioctl(struct brcms_hardware *wlc_hw, u32 m, u32 v)
  640. {
  641. struct bcma_device *core = wlc_hw->d11core;
  642. u32 ioctl = bcma_aread32(core, BCMA_IOCTL) & ~m;
  643. bcma_awrite32(core, BCMA_IOCTL, ioctl | v);
  644. }
  645. static void brcms_b_core_phy_clk(struct brcms_hardware *wlc_hw, bool clk)
  646. {
  647. brcms_dbg_info(wlc_hw->d11core, "wl%d: clk %d\n", wlc_hw->unit, clk);
  648. wlc_hw->phyclk = clk;
  649. if (OFF == clk) { /* clear gmode bit, put phy into reset */
  650. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC | SICF_GMODE),
  651. (SICF_PRST | SICF_FGC));
  652. udelay(1);
  653. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC), SICF_PRST);
  654. udelay(1);
  655. } else { /* take phy out of reset */
  656. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC), SICF_FGC);
  657. udelay(1);
  658. brcms_b_core_ioctl(wlc_hw, SICF_FGC, 0);
  659. udelay(1);
  660. }
  661. }
  662. /* low-level band switch utility routine */
  663. static void brcms_c_setxband(struct brcms_hardware *wlc_hw, uint bandunit)
  664. {
  665. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: bandunit %d\n", wlc_hw->unit,
  666. bandunit);
  667. wlc_hw->band = wlc_hw->bandstate[bandunit];
  668. /*
  669. * BMAC_NOTE:
  670. * until we eliminate need for wlc->band refs in low level code
  671. */
  672. wlc_hw->wlc->band = wlc_hw->wlc->bandstate[bandunit];
  673. /* set gmode core flag */
  674. if (wlc_hw->sbclk && !wlc_hw->noreset) {
  675. u32 gmode = 0;
  676. if (bandunit == 0)
  677. gmode = SICF_GMODE;
  678. brcms_b_core_ioctl(wlc_hw, SICF_GMODE, gmode);
  679. }
  680. }
  681. /* switch to new band but leave it inactive */
  682. static u32 brcms_c_setband_inact(struct brcms_c_info *wlc, uint bandunit)
  683. {
  684. struct brcms_hardware *wlc_hw = wlc->hw;
  685. u32 macintmask;
  686. u32 macctrl;
  687. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  688. macctrl = bcma_read32(wlc_hw->d11core,
  689. D11REGOFFS(maccontrol));
  690. WARN_ON((macctrl & MCTL_EN_MAC) != 0);
  691. /* disable interrupts */
  692. macintmask = brcms_intrsoff(wlc->wl);
  693. /* radio off */
  694. wlc_phy_switch_radio(wlc_hw->band->pi, OFF);
  695. brcms_b_core_phy_clk(wlc_hw, OFF);
  696. brcms_c_setxband(wlc_hw, bandunit);
  697. return macintmask;
  698. }
  699. /* process an individual struct tx_status */
  700. static bool
  701. brcms_c_dotxstatus(struct brcms_c_info *wlc, struct tx_status *txs)
  702. {
  703. struct sk_buff *p = NULL;
  704. uint queue = NFIFO;
  705. struct dma_pub *dma = NULL;
  706. struct d11txh *txh = NULL;
  707. struct scb *scb = NULL;
  708. bool free_pdu;
  709. int tx_rts, tx_frame_count, tx_rts_count;
  710. uint totlen, supr_status;
  711. bool lastframe;
  712. struct ieee80211_hdr *h;
  713. u16 mcl;
  714. struct ieee80211_tx_info *tx_info;
  715. struct ieee80211_tx_rate *txrate;
  716. int i;
  717. bool fatal = true;
  718. trace_brcms_txstatus(&wlc->hw->d11core->dev, txs->framelen,
  719. txs->frameid, txs->status, txs->lasttxtime,
  720. txs->sequence, txs->phyerr, txs->ackphyrxsh);
  721. /* discard intermediate indications for ucode with one legitimate case:
  722. * e.g. if "useRTS" is set. ucode did a successful rts/cts exchange,
  723. * but the subsequent tx of DATA failed. so it will start rts/cts
  724. * from the beginning (resetting the rts transmission count)
  725. */
  726. if (!(txs->status & TX_STATUS_AMPDU)
  727. && (txs->status & TX_STATUS_INTERMEDIATE)) {
  728. brcms_dbg_tx(wlc->hw->d11core, "INTERMEDIATE but not AMPDU\n");
  729. fatal = false;
  730. goto out;
  731. }
  732. queue = txs->frameid & TXFID_QUEUE_MASK;
  733. if (queue >= NFIFO) {
  734. brcms_err(wlc->hw->d11core, "queue %u >= NFIFO\n", queue);
  735. goto out;
  736. }
  737. dma = wlc->hw->di[queue];
  738. p = dma_getnexttxp(wlc->hw->di[queue], DMA_RANGE_TRANSMITTED);
  739. if (p == NULL) {
  740. brcms_err(wlc->hw->d11core, "dma_getnexttxp returned null!\n");
  741. goto out;
  742. }
  743. txh = (struct d11txh *) (p->data);
  744. mcl = le16_to_cpu(txh->MacTxControlLow);
  745. if (txs->phyerr)
  746. brcms_dbg_tx(wlc->hw->d11core, "phyerr 0x%x, rate 0x%x\n",
  747. txs->phyerr, txh->MainRates);
  748. if (txs->frameid != le16_to_cpu(txh->TxFrameID)) {
  749. brcms_err(wlc->hw->d11core, "frameid != txh->TxFrameID\n");
  750. goto out;
  751. }
  752. tx_info = IEEE80211_SKB_CB(p);
  753. h = (struct ieee80211_hdr *)((u8 *) (txh + 1) + D11_PHY_HDR_LEN);
  754. if (tx_info->rate_driver_data[0])
  755. scb = &wlc->pri_scb;
  756. if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
  757. brcms_c_ampdu_dotxstatus(wlc->ampdu, scb, p, txs);
  758. fatal = false;
  759. goto out;
  760. }
  761. /*
  762. * brcms_c_ampdu_dotxstatus() will trace tx descriptors for AMPDU
  763. * frames; this traces them for the rest.
  764. */
  765. trace_brcms_txdesc(&wlc->hw->d11core->dev, txh, sizeof(*txh));
  766. supr_status = txs->status & TX_STATUS_SUPR_MASK;
  767. if (supr_status == TX_STATUS_SUPR_BADCH) {
  768. unsigned xfts = le16_to_cpu(txh->XtraFrameTypes);
  769. brcms_dbg_tx(wlc->hw->d11core,
  770. "Pkt tx suppressed, dest chan %u, current %d\n",
  771. (xfts >> XFTS_CHANNEL_SHIFT) & 0xff,
  772. CHSPEC_CHANNEL(wlc->default_bss->chanspec));
  773. }
  774. tx_rts = le16_to_cpu(txh->MacTxControlLow) & TXC_SENDRTS;
  775. tx_frame_count =
  776. (txs->status & TX_STATUS_FRM_RTX_MASK) >> TX_STATUS_FRM_RTX_SHIFT;
  777. tx_rts_count =
  778. (txs->status & TX_STATUS_RTS_RTX_MASK) >> TX_STATUS_RTS_RTX_SHIFT;
  779. lastframe = !ieee80211_has_morefrags(h->frame_control);
  780. if (!lastframe) {
  781. brcms_err(wlc->hw->d11core, "Not last frame!\n");
  782. } else {
  783. /*
  784. * Set information to be consumed by Minstrel ht.
  785. *
  786. * The "fallback limit" is the number of tx attempts a given
  787. * MPDU is sent at the "primary" rate. Tx attempts beyond that
  788. * limit are sent at the "secondary" rate.
  789. * A 'short frame' does not exceed RTS treshold.
  790. */
  791. u16 sfbl, /* Short Frame Rate Fallback Limit */
  792. lfbl, /* Long Frame Rate Fallback Limit */
  793. fbl;
  794. if (queue < IEEE80211_NUM_ACS) {
  795. sfbl = GFIELD(wlc->wme_retries[wme_fifo2ac[queue]],
  796. EDCF_SFB);
  797. lfbl = GFIELD(wlc->wme_retries[wme_fifo2ac[queue]],
  798. EDCF_LFB);
  799. } else {
  800. sfbl = wlc->SFBL;
  801. lfbl = wlc->LFBL;
  802. }
  803. txrate = tx_info->status.rates;
  804. if (txrate[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
  805. fbl = lfbl;
  806. else
  807. fbl = sfbl;
  808. ieee80211_tx_info_clear_status(tx_info);
  809. if ((tx_frame_count > fbl) && (txrate[1].idx >= 0)) {
  810. /*
  811. * rate selection requested a fallback rate
  812. * and we used it
  813. */
  814. txrate[0].count = fbl;
  815. txrate[1].count = tx_frame_count - fbl;
  816. } else {
  817. /*
  818. * rate selection did not request fallback rate, or
  819. * we didn't need it
  820. */
  821. txrate[0].count = tx_frame_count;
  822. /*
  823. * rc80211_minstrel.c:minstrel_tx_status() expects
  824. * unused rates to be marked with idx = -1
  825. */
  826. txrate[1].idx = -1;
  827. txrate[1].count = 0;
  828. }
  829. /* clear the rest of the rates */
  830. for (i = 2; i < IEEE80211_TX_MAX_RATES; i++) {
  831. txrate[i].idx = -1;
  832. txrate[i].count = 0;
  833. }
  834. if (txs->status & TX_STATUS_ACK_RCV)
  835. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  836. }
  837. totlen = p->len;
  838. free_pdu = true;
  839. if (lastframe) {
  840. /* remove PLCP & Broadcom tx descriptor header */
  841. skb_pull(p, D11_PHY_HDR_LEN);
  842. skb_pull(p, D11_TXH_LEN);
  843. ieee80211_tx_status_irqsafe(wlc->pub->ieee_hw, p);
  844. } else {
  845. brcms_err(wlc->hw->d11core,
  846. "%s: Not last frame => not calling tx_status\n",
  847. __func__);
  848. }
  849. fatal = false;
  850. out:
  851. if (fatal) {
  852. if (txh)
  853. trace_brcms_txdesc(&wlc->hw->d11core->dev, txh,
  854. sizeof(*txh));
  855. if (p)
  856. brcmu_pkt_buf_free_skb(p);
  857. }
  858. if (dma && queue < NFIFO) {
  859. u16 ac_queue = brcms_fifo_to_ac(queue);
  860. if (dma->txavail > TX_HEADROOM && queue < TX_BCMC_FIFO &&
  861. ieee80211_queue_stopped(wlc->pub->ieee_hw, ac_queue))
  862. ieee80211_wake_queue(wlc->pub->ieee_hw, ac_queue);
  863. dma_kick_tx(dma);
  864. }
  865. return fatal;
  866. }
  867. /* process tx completion events in BMAC
  868. * Return true if more tx status need to be processed. false otherwise.
  869. */
  870. static bool
  871. brcms_b_txstatus(struct brcms_hardware *wlc_hw, bool bound, bool *fatal)
  872. {
  873. struct bcma_device *core;
  874. struct tx_status txstatus, *txs;
  875. u32 s1, s2;
  876. uint n = 0;
  877. /*
  878. * Param 'max_tx_num' indicates max. # tx status to process before
  879. * break out.
  880. */
  881. uint max_tx_num = bound ? TXSBND : -1;
  882. txs = &txstatus;
  883. core = wlc_hw->d11core;
  884. *fatal = false;
  885. while (n < max_tx_num) {
  886. s1 = bcma_read32(core, D11REGOFFS(frmtxstatus));
  887. if (s1 == 0xffffffff) {
  888. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  889. __func__);
  890. *fatal = true;
  891. return false;
  892. }
  893. /* only process when valid */
  894. if (!(s1 & TXS_V))
  895. break;
  896. s2 = bcma_read32(core, D11REGOFFS(frmtxstatus2));
  897. txs->status = s1 & TXS_STATUS_MASK;
  898. txs->frameid = (s1 & TXS_FID_MASK) >> TXS_FID_SHIFT;
  899. txs->sequence = s2 & TXS_SEQ_MASK;
  900. txs->phyerr = (s2 & TXS_PTX_MASK) >> TXS_PTX_SHIFT;
  901. txs->lasttxtime = 0;
  902. *fatal = brcms_c_dotxstatus(wlc_hw->wlc, txs);
  903. if (*fatal == true)
  904. return false;
  905. n++;
  906. }
  907. return n >= max_tx_num;
  908. }
  909. static void brcms_c_tbtt(struct brcms_c_info *wlc)
  910. {
  911. if (wlc->bsscfg->type == BRCMS_TYPE_ADHOC)
  912. /*
  913. * DirFrmQ is now valid...defer setting until end
  914. * of ATIM window
  915. */
  916. wlc->qvalid |= MCMD_DIRFRMQVAL;
  917. }
  918. /* set initial host flags value */
  919. static void
  920. brcms_c_mhfdef(struct brcms_c_info *wlc, u16 *mhfs, u16 mhf2_init)
  921. {
  922. struct brcms_hardware *wlc_hw = wlc->hw;
  923. memset(mhfs, 0, MHFMAX * sizeof(u16));
  924. mhfs[MHF2] |= mhf2_init;
  925. /* prohibit use of slowclock on multifunction boards */
  926. if (wlc_hw->boardflags & BFL_NOPLLDOWN)
  927. mhfs[MHF1] |= MHF1_FORCEFASTCLK;
  928. if (BRCMS_ISNPHY(wlc_hw->band) && NREV_LT(wlc_hw->band->phyrev, 2)) {
  929. mhfs[MHF2] |= MHF2_NPHY40MHZ_WAR;
  930. mhfs[MHF1] |= MHF1_IQSWAP_WAR;
  931. }
  932. }
  933. static uint
  934. dmareg(uint direction, uint fifonum)
  935. {
  936. if (direction == DMA_TX)
  937. return offsetof(struct d11regs, fifo64regs[fifonum].dmaxmt);
  938. return offsetof(struct d11regs, fifo64regs[fifonum].dmarcv);
  939. }
  940. static bool brcms_b_attach_dmapio(struct brcms_c_info *wlc, uint j, bool wme)
  941. {
  942. uint i;
  943. char name[8];
  944. /*
  945. * ucode host flag 2 needed for pio mode, independent of band and fifo
  946. */
  947. u16 pio_mhf2 = 0;
  948. struct brcms_hardware *wlc_hw = wlc->hw;
  949. uint unit = wlc_hw->unit;
  950. /* name and offsets for dma_attach */
  951. snprintf(name, sizeof(name), "wl%d", unit);
  952. if (wlc_hw->di[0] == NULL) { /* Init FIFOs */
  953. int dma_attach_err = 0;
  954. /*
  955. * FIFO 0
  956. * TX: TX_AC_BK_FIFO (TX AC Background data packets)
  957. * RX: RX_FIFO (RX data packets)
  958. */
  959. wlc_hw->di[0] = dma_attach(name, wlc,
  960. (wme ? dmareg(DMA_TX, 0) : 0),
  961. dmareg(DMA_RX, 0),
  962. (wme ? NTXD : 0), NRXD,
  963. RXBUFSZ, -1, NRXBUFPOST,
  964. BRCMS_HWRXOFF);
  965. dma_attach_err |= (NULL == wlc_hw->di[0]);
  966. /*
  967. * FIFO 1
  968. * TX: TX_AC_BE_FIFO (TX AC Best-Effort data packets)
  969. * (legacy) TX_DATA_FIFO (TX data packets)
  970. * RX: UNUSED
  971. */
  972. wlc_hw->di[1] = dma_attach(name, wlc,
  973. dmareg(DMA_TX, 1), 0,
  974. NTXD, 0, 0, -1, 0, 0);
  975. dma_attach_err |= (NULL == wlc_hw->di[1]);
  976. /*
  977. * FIFO 2
  978. * TX: TX_AC_VI_FIFO (TX AC Video data packets)
  979. * RX: UNUSED
  980. */
  981. wlc_hw->di[2] = dma_attach(name, wlc,
  982. dmareg(DMA_TX, 2), 0,
  983. NTXD, 0, 0, -1, 0, 0);
  984. dma_attach_err |= (NULL == wlc_hw->di[2]);
  985. /*
  986. * FIFO 3
  987. * TX: TX_AC_VO_FIFO (TX AC Voice data packets)
  988. * (legacy) TX_CTL_FIFO (TX control & mgmt packets)
  989. */
  990. wlc_hw->di[3] = dma_attach(name, wlc,
  991. dmareg(DMA_TX, 3),
  992. 0, NTXD, 0, 0, -1,
  993. 0, 0);
  994. dma_attach_err |= (NULL == wlc_hw->di[3]);
  995. /* Cleaner to leave this as if with AP defined */
  996. if (dma_attach_err) {
  997. brcms_err(wlc_hw->d11core,
  998. "wl%d: wlc_attach: dma_attach failed\n",
  999. unit);
  1000. return false;
  1001. }
  1002. /* get pointer to dma engine tx flow control variable */
  1003. for (i = 0; i < NFIFO; i++)
  1004. if (wlc_hw->di[i])
  1005. wlc_hw->txavail[i] =
  1006. (uint *) dma_getvar(wlc_hw->di[i],
  1007. "&txavail");
  1008. }
  1009. /* initial ucode host flags */
  1010. brcms_c_mhfdef(wlc, wlc_hw->band->mhfs, pio_mhf2);
  1011. return true;
  1012. }
  1013. static void brcms_b_detach_dmapio(struct brcms_hardware *wlc_hw)
  1014. {
  1015. uint j;
  1016. for (j = 0; j < NFIFO; j++) {
  1017. if (wlc_hw->di[j]) {
  1018. dma_detach(wlc_hw->di[j]);
  1019. wlc_hw->di[j] = NULL;
  1020. }
  1021. }
  1022. }
  1023. /*
  1024. * Initialize brcms_c_info default values ...
  1025. * may get overrides later in this function
  1026. * BMAC_NOTES, move low out and resolve the dangling ones
  1027. */
  1028. static void brcms_b_info_init(struct brcms_hardware *wlc_hw)
  1029. {
  1030. struct brcms_c_info *wlc = wlc_hw->wlc;
  1031. /* set default sw macintmask value */
  1032. wlc->defmacintmask = DEF_MACINTMASK;
  1033. /* various 802.11g modes */
  1034. wlc_hw->shortslot = false;
  1035. wlc_hw->SFBL = RETRY_SHORT_FB;
  1036. wlc_hw->LFBL = RETRY_LONG_FB;
  1037. /* default mac retry limits */
  1038. wlc_hw->SRL = RETRY_SHORT_DEF;
  1039. wlc_hw->LRL = RETRY_LONG_DEF;
  1040. wlc_hw->chanspec = ch20mhz_chspec(1);
  1041. }
  1042. static void brcms_b_wait_for_wake(struct brcms_hardware *wlc_hw)
  1043. {
  1044. /* delay before first read of ucode state */
  1045. udelay(40);
  1046. /* wait until ucode is no longer asleep */
  1047. SPINWAIT((brcms_b_read_shm(wlc_hw, M_UCODE_DBGST) ==
  1048. DBGST_ASLEEP), wlc_hw->wlc->fastpwrup_dly);
  1049. }
  1050. /* control chip clock to save power, enable dynamic clock or force fast clock */
  1051. static void brcms_b_clkctl_clk(struct brcms_hardware *wlc_hw, enum bcma_clkmode mode)
  1052. {
  1053. if (ai_get_cccaps(wlc_hw->sih) & CC_CAP_PMU) {
  1054. /* new chips with PMU, CCS_FORCEHT will distribute the HT clock
  1055. * on backplane, but mac core will still run on ALP(not HT) when
  1056. * it enters powersave mode, which means the FCA bit may not be
  1057. * set. Should wakeup mac if driver wants it to run on HT.
  1058. */
  1059. if (wlc_hw->clk) {
  1060. if (mode == BCMA_CLKMODE_FAST) {
  1061. bcma_set32(wlc_hw->d11core,
  1062. D11REGOFFS(clk_ctl_st),
  1063. CCS_FORCEHT);
  1064. udelay(64);
  1065. SPINWAIT(
  1066. ((bcma_read32(wlc_hw->d11core,
  1067. D11REGOFFS(clk_ctl_st)) &
  1068. CCS_HTAVAIL) == 0),
  1069. PMU_MAX_TRANSITION_DLY);
  1070. WARN_ON(!(bcma_read32(wlc_hw->d11core,
  1071. D11REGOFFS(clk_ctl_st)) &
  1072. CCS_HTAVAIL));
  1073. } else {
  1074. if ((ai_get_pmurev(wlc_hw->sih) == 0) &&
  1075. (bcma_read32(wlc_hw->d11core,
  1076. D11REGOFFS(clk_ctl_st)) &
  1077. (CCS_FORCEHT | CCS_HTAREQ)))
  1078. SPINWAIT(
  1079. ((bcma_read32(wlc_hw->d11core,
  1080. offsetof(struct d11regs,
  1081. clk_ctl_st)) &
  1082. CCS_HTAVAIL) == 0),
  1083. PMU_MAX_TRANSITION_DLY);
  1084. bcma_mask32(wlc_hw->d11core,
  1085. D11REGOFFS(clk_ctl_st),
  1086. ~CCS_FORCEHT);
  1087. }
  1088. }
  1089. wlc_hw->forcefastclk = (mode == BCMA_CLKMODE_FAST);
  1090. } else {
  1091. /* old chips w/o PMU, force HT through cc,
  1092. * then use FCA to verify mac is running fast clock
  1093. */
  1094. wlc_hw->forcefastclk = ai_clkctl_cc(wlc_hw->sih, mode);
  1095. /* check fast clock is available (if core is not in reset) */
  1096. if (wlc_hw->forcefastclk && wlc_hw->clk)
  1097. WARN_ON(!(bcma_aread32(wlc_hw->d11core, BCMA_IOST) &
  1098. SISF_FCLKA));
  1099. /*
  1100. * keep the ucode wake bit on if forcefastclk is on since we
  1101. * do not want ucode to put us back to slow clock when it dozes
  1102. * for PM mode. Code below matches the wake override bit with
  1103. * current forcefastclk state. Only setting bit in wake_override
  1104. * instead of waking ucode immediately since old code had this
  1105. * behavior. Older code set wlc->forcefastclk but only had the
  1106. * wake happen if the wakup_ucode work (protected by an up
  1107. * check) was executed just below.
  1108. */
  1109. if (wlc_hw->forcefastclk)
  1110. mboolset(wlc_hw->wake_override,
  1111. BRCMS_WAKE_OVERRIDE_FORCEFAST);
  1112. else
  1113. mboolclr(wlc_hw->wake_override,
  1114. BRCMS_WAKE_OVERRIDE_FORCEFAST);
  1115. }
  1116. }
  1117. /* set or clear ucode host flag bits
  1118. * it has an optimization for no-change write
  1119. * it only writes through shared memory when the core has clock;
  1120. * pre-CLK changes should use wlc_write_mhf to get around the optimization
  1121. *
  1122. *
  1123. * bands values are: BRCM_BAND_AUTO <--- Current band only
  1124. * BRCM_BAND_5G <--- 5G band only
  1125. * BRCM_BAND_2G <--- 2G band only
  1126. * BRCM_BAND_ALL <--- All bands
  1127. */
  1128. void
  1129. brcms_b_mhf(struct brcms_hardware *wlc_hw, u8 idx, u16 mask, u16 val,
  1130. int bands)
  1131. {
  1132. u16 save;
  1133. u16 addr[MHFMAX] = {
  1134. M_HOST_FLAGS1, M_HOST_FLAGS2, M_HOST_FLAGS3, M_HOST_FLAGS4,
  1135. M_HOST_FLAGS5
  1136. };
  1137. struct brcms_hw_band *band;
  1138. if ((val & ~mask) || idx >= MHFMAX)
  1139. return; /* error condition */
  1140. switch (bands) {
  1141. /* Current band only or all bands,
  1142. * then set the band to current band
  1143. */
  1144. case BRCM_BAND_AUTO:
  1145. case BRCM_BAND_ALL:
  1146. band = wlc_hw->band;
  1147. break;
  1148. case BRCM_BAND_5G:
  1149. band = wlc_hw->bandstate[BAND_5G_INDEX];
  1150. break;
  1151. case BRCM_BAND_2G:
  1152. band = wlc_hw->bandstate[BAND_2G_INDEX];
  1153. break;
  1154. default:
  1155. band = NULL; /* error condition */
  1156. }
  1157. if (band) {
  1158. save = band->mhfs[idx];
  1159. band->mhfs[idx] = (band->mhfs[idx] & ~mask) | val;
  1160. /* optimization: only write through if changed, and
  1161. * changed band is the current band
  1162. */
  1163. if (wlc_hw->clk && (band->mhfs[idx] != save)
  1164. && (band == wlc_hw->band))
  1165. brcms_b_write_shm(wlc_hw, addr[idx],
  1166. (u16) band->mhfs[idx]);
  1167. }
  1168. if (bands == BRCM_BAND_ALL) {
  1169. wlc_hw->bandstate[0]->mhfs[idx] =
  1170. (wlc_hw->bandstate[0]->mhfs[idx] & ~mask) | val;
  1171. wlc_hw->bandstate[1]->mhfs[idx] =
  1172. (wlc_hw->bandstate[1]->mhfs[idx] & ~mask) | val;
  1173. }
  1174. }
  1175. /* set the maccontrol register to desired reset state and
  1176. * initialize the sw cache of the register
  1177. */
  1178. static void brcms_c_mctrl_reset(struct brcms_hardware *wlc_hw)
  1179. {
  1180. /* IHR accesses are always enabled, PSM disabled, HPS off and WAKE on */
  1181. wlc_hw->maccontrol = 0;
  1182. wlc_hw->suspended_fifos = 0;
  1183. wlc_hw->wake_override = 0;
  1184. wlc_hw->mute_override = 0;
  1185. brcms_b_mctrl(wlc_hw, ~0, MCTL_IHR_EN | MCTL_WAKE);
  1186. }
  1187. /*
  1188. * write the software state of maccontrol and
  1189. * overrides to the maccontrol register
  1190. */
  1191. static void brcms_c_mctrl_write(struct brcms_hardware *wlc_hw)
  1192. {
  1193. u32 maccontrol = wlc_hw->maccontrol;
  1194. /* OR in the wake bit if overridden */
  1195. if (wlc_hw->wake_override)
  1196. maccontrol |= MCTL_WAKE;
  1197. /* set AP and INFRA bits for mute if needed */
  1198. if (wlc_hw->mute_override) {
  1199. maccontrol &= ~(MCTL_AP);
  1200. maccontrol |= MCTL_INFRA;
  1201. }
  1202. bcma_write32(wlc_hw->d11core, D11REGOFFS(maccontrol),
  1203. maccontrol);
  1204. }
  1205. /* set or clear maccontrol bits */
  1206. void brcms_b_mctrl(struct brcms_hardware *wlc_hw, u32 mask, u32 val)
  1207. {
  1208. u32 maccontrol;
  1209. u32 new_maccontrol;
  1210. if (val & ~mask)
  1211. return; /* error condition */
  1212. maccontrol = wlc_hw->maccontrol;
  1213. new_maccontrol = (maccontrol & ~mask) | val;
  1214. /* if the new maccontrol value is the same as the old, nothing to do */
  1215. if (new_maccontrol == maccontrol)
  1216. return;
  1217. /* something changed, cache the new value */
  1218. wlc_hw->maccontrol = new_maccontrol;
  1219. /* write the new values with overrides applied */
  1220. brcms_c_mctrl_write(wlc_hw);
  1221. }
  1222. void brcms_c_ucode_wake_override_set(struct brcms_hardware *wlc_hw,
  1223. u32 override_bit)
  1224. {
  1225. if (wlc_hw->wake_override || (wlc_hw->maccontrol & MCTL_WAKE)) {
  1226. mboolset(wlc_hw->wake_override, override_bit);
  1227. return;
  1228. }
  1229. mboolset(wlc_hw->wake_override, override_bit);
  1230. brcms_c_mctrl_write(wlc_hw);
  1231. brcms_b_wait_for_wake(wlc_hw);
  1232. }
  1233. void brcms_c_ucode_wake_override_clear(struct brcms_hardware *wlc_hw,
  1234. u32 override_bit)
  1235. {
  1236. mboolclr(wlc_hw->wake_override, override_bit);
  1237. if (wlc_hw->wake_override || (wlc_hw->maccontrol & MCTL_WAKE))
  1238. return;
  1239. brcms_c_mctrl_write(wlc_hw);
  1240. }
  1241. /* When driver needs ucode to stop beaconing, it has to make sure that
  1242. * MCTL_AP is clear and MCTL_INFRA is set
  1243. * Mode MCTL_AP MCTL_INFRA
  1244. * AP 1 1
  1245. * STA 0 1 <--- This will ensure no beacons
  1246. * IBSS 0 0
  1247. */
  1248. static void brcms_c_ucode_mute_override_set(struct brcms_hardware *wlc_hw)
  1249. {
  1250. wlc_hw->mute_override = 1;
  1251. /* if maccontrol already has AP == 0 and INFRA == 1 without this
  1252. * override, then there is no change to write
  1253. */
  1254. if ((wlc_hw->maccontrol & (MCTL_AP | MCTL_INFRA)) == MCTL_INFRA)
  1255. return;
  1256. brcms_c_mctrl_write(wlc_hw);
  1257. }
  1258. /* Clear the override on AP and INFRA bits */
  1259. static void brcms_c_ucode_mute_override_clear(struct brcms_hardware *wlc_hw)
  1260. {
  1261. if (wlc_hw->mute_override == 0)
  1262. return;
  1263. wlc_hw->mute_override = 0;
  1264. /* if maccontrol already has AP == 0 and INFRA == 1 without this
  1265. * override, then there is no change to write
  1266. */
  1267. if ((wlc_hw->maccontrol & (MCTL_AP | MCTL_INFRA)) == MCTL_INFRA)
  1268. return;
  1269. brcms_c_mctrl_write(wlc_hw);
  1270. }
  1271. /*
  1272. * Write a MAC address to the given match reg offset in the RXE match engine.
  1273. */
  1274. static void
  1275. brcms_b_set_addrmatch(struct brcms_hardware *wlc_hw, int match_reg_offset,
  1276. const u8 *addr)
  1277. {
  1278. struct bcma_device *core = wlc_hw->d11core;
  1279. u16 mac_l;
  1280. u16 mac_m;
  1281. u16 mac_h;
  1282. brcms_dbg_rx(core, "wl%d: brcms_b_set_addrmatch\n", wlc_hw->unit);
  1283. mac_l = addr[0] | (addr[1] << 8);
  1284. mac_m = addr[2] | (addr[3] << 8);
  1285. mac_h = addr[4] | (addr[5] << 8);
  1286. /* enter the MAC addr into the RXE match registers */
  1287. bcma_write16(core, D11REGOFFS(rcm_ctl),
  1288. RCM_INC_DATA | match_reg_offset);
  1289. bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_l);
  1290. bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_m);
  1291. bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_h);
  1292. }
  1293. void
  1294. brcms_b_write_template_ram(struct brcms_hardware *wlc_hw, int offset, int len,
  1295. void *buf)
  1296. {
  1297. struct bcma_device *core = wlc_hw->d11core;
  1298. u32 word;
  1299. __le32 word_le;
  1300. __be32 word_be;
  1301. bool be_bit;
  1302. brcms_dbg_info(core, "wl%d\n", wlc_hw->unit);
  1303. bcma_write32(core, D11REGOFFS(tplatewrptr), offset);
  1304. /* if MCTL_BIGEND bit set in mac control register,
  1305. * the chip swaps data in fifo, as well as data in
  1306. * template ram
  1307. */
  1308. be_bit = (bcma_read32(core, D11REGOFFS(maccontrol)) & MCTL_BIGEND) != 0;
  1309. while (len > 0) {
  1310. memcpy(&word, buf, sizeof(u32));
  1311. if (be_bit) {
  1312. word_be = cpu_to_be32(word);
  1313. word = *(u32 *)&word_be;
  1314. } else {
  1315. word_le = cpu_to_le32(word);
  1316. word = *(u32 *)&word_le;
  1317. }
  1318. bcma_write32(core, D11REGOFFS(tplatewrdata), word);
  1319. buf = (u8 *) buf + sizeof(u32);
  1320. len -= sizeof(u32);
  1321. }
  1322. }
  1323. static void brcms_b_set_cwmin(struct brcms_hardware *wlc_hw, u16 newmin)
  1324. {
  1325. wlc_hw->band->CWmin = newmin;
  1326. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  1327. OBJADDR_SCR_SEL | S_DOT11_CWMIN);
  1328. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  1329. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), newmin);
  1330. }
  1331. static void brcms_b_set_cwmax(struct brcms_hardware *wlc_hw, u16 newmax)
  1332. {
  1333. wlc_hw->band->CWmax = newmax;
  1334. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  1335. OBJADDR_SCR_SEL | S_DOT11_CWMAX);
  1336. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  1337. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), newmax);
  1338. }
  1339. void brcms_b_bw_set(struct brcms_hardware *wlc_hw, u16 bw)
  1340. {
  1341. bool fastclk;
  1342. /* request FAST clock if not on */
  1343. fastclk = wlc_hw->forcefastclk;
  1344. if (!fastclk)
  1345. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  1346. wlc_phy_bw_state_set(wlc_hw->band->pi, bw);
  1347. brcms_b_phy_reset(wlc_hw);
  1348. wlc_phy_init(wlc_hw->band->pi, wlc_phy_chanspec_get(wlc_hw->band->pi));
  1349. /* restore the clk */
  1350. if (!fastclk)
  1351. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  1352. }
  1353. static void brcms_b_upd_synthpu(struct brcms_hardware *wlc_hw)
  1354. {
  1355. u16 v;
  1356. struct brcms_c_info *wlc = wlc_hw->wlc;
  1357. /* update SYNTHPU_DLY */
  1358. if (BRCMS_ISLCNPHY(wlc->band))
  1359. v = SYNTHPU_DLY_LPPHY_US;
  1360. else if (BRCMS_ISNPHY(wlc->band) && (NREV_GE(wlc->band->phyrev, 3)))
  1361. v = SYNTHPU_DLY_NPHY_US;
  1362. else
  1363. v = SYNTHPU_DLY_BPHY_US;
  1364. brcms_b_write_shm(wlc_hw, M_SYNTHPU_DLY, v);
  1365. }
  1366. static void brcms_c_ucode_txant_set(struct brcms_hardware *wlc_hw)
  1367. {
  1368. u16 phyctl;
  1369. u16 phytxant = wlc_hw->bmac_phytxant;
  1370. u16 mask = PHY_TXC_ANT_MASK;
  1371. /* set the Probe Response frame phy control word */
  1372. phyctl = brcms_b_read_shm(wlc_hw, M_CTXPRS_BLK + C_CTX_PCTLWD_POS);
  1373. phyctl = (phyctl & ~mask) | phytxant;
  1374. brcms_b_write_shm(wlc_hw, M_CTXPRS_BLK + C_CTX_PCTLWD_POS, phyctl);
  1375. /* set the Response (ACK/CTS) frame phy control word */
  1376. phyctl = brcms_b_read_shm(wlc_hw, M_RSP_PCTLWD);
  1377. phyctl = (phyctl & ~mask) | phytxant;
  1378. brcms_b_write_shm(wlc_hw, M_RSP_PCTLWD, phyctl);
  1379. }
  1380. static u16 brcms_b_ofdm_ratetable_offset(struct brcms_hardware *wlc_hw,
  1381. u8 rate)
  1382. {
  1383. uint i;
  1384. u8 plcp_rate = 0;
  1385. struct plcp_signal_rate_lookup {
  1386. u8 rate;
  1387. u8 signal_rate;
  1388. };
  1389. /* OFDM RATE sub-field of PLCP SIGNAL field, per 802.11 sec 17.3.4.1 */
  1390. const struct plcp_signal_rate_lookup rate_lookup[] = {
  1391. {BRCM_RATE_6M, 0xB},
  1392. {BRCM_RATE_9M, 0xF},
  1393. {BRCM_RATE_12M, 0xA},
  1394. {BRCM_RATE_18M, 0xE},
  1395. {BRCM_RATE_24M, 0x9},
  1396. {BRCM_RATE_36M, 0xD},
  1397. {BRCM_RATE_48M, 0x8},
  1398. {BRCM_RATE_54M, 0xC}
  1399. };
  1400. for (i = 0; i < ARRAY_SIZE(rate_lookup); i++) {
  1401. if (rate == rate_lookup[i].rate) {
  1402. plcp_rate = rate_lookup[i].signal_rate;
  1403. break;
  1404. }
  1405. }
  1406. /* Find the SHM pointer to the rate table entry by looking in the
  1407. * Direct-map Table
  1408. */
  1409. return 2 * brcms_b_read_shm(wlc_hw, M_RT_DIRMAP_A + (plcp_rate * 2));
  1410. }
  1411. static void brcms_upd_ofdm_pctl1_table(struct brcms_hardware *wlc_hw)
  1412. {
  1413. u8 rate;
  1414. u8 rates[8] = {
  1415. BRCM_RATE_6M, BRCM_RATE_9M, BRCM_RATE_12M, BRCM_RATE_18M,
  1416. BRCM_RATE_24M, BRCM_RATE_36M, BRCM_RATE_48M, BRCM_RATE_54M
  1417. };
  1418. u16 entry_ptr;
  1419. u16 pctl1;
  1420. uint i;
  1421. if (!BRCMS_PHY_11N_CAP(wlc_hw->band))
  1422. return;
  1423. /* walk the phy rate table and update the entries */
  1424. for (i = 0; i < ARRAY_SIZE(rates); i++) {
  1425. rate = rates[i];
  1426. entry_ptr = brcms_b_ofdm_ratetable_offset(wlc_hw, rate);
  1427. /* read the SHM Rate Table entry OFDM PCTL1 values */
  1428. pctl1 =
  1429. brcms_b_read_shm(wlc_hw, entry_ptr + M_RT_OFDM_PCTL1_POS);
  1430. /* modify the value */
  1431. pctl1 &= ~PHY_TXC1_MODE_MASK;
  1432. pctl1 |= (wlc_hw->hw_stf_ss_opmode << PHY_TXC1_MODE_SHIFT);
  1433. /* Update the SHM Rate Table entry OFDM PCTL1 values */
  1434. brcms_b_write_shm(wlc_hw, entry_ptr + M_RT_OFDM_PCTL1_POS,
  1435. pctl1);
  1436. }
  1437. }
  1438. /* band-specific init */
  1439. static void brcms_b_bsinit(struct brcms_c_info *wlc, u16 chanspec)
  1440. {
  1441. struct brcms_hardware *wlc_hw = wlc->hw;
  1442. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: bandunit %d\n", wlc_hw->unit,
  1443. wlc_hw->band->bandunit);
  1444. brcms_c_ucode_bsinit(wlc_hw);
  1445. wlc_phy_init(wlc_hw->band->pi, chanspec);
  1446. brcms_c_ucode_txant_set(wlc_hw);
  1447. /*
  1448. * cwmin is band-specific, update hardware
  1449. * with value for current band
  1450. */
  1451. brcms_b_set_cwmin(wlc_hw, wlc_hw->band->CWmin);
  1452. brcms_b_set_cwmax(wlc_hw, wlc_hw->band->CWmax);
  1453. brcms_b_update_slot_timing(wlc_hw,
  1454. wlc_hw->band->bandtype == BRCM_BAND_5G ?
  1455. true : wlc_hw->shortslot);
  1456. /* write phytype and phyvers */
  1457. brcms_b_write_shm(wlc_hw, M_PHYTYPE, (u16) wlc_hw->band->phytype);
  1458. brcms_b_write_shm(wlc_hw, M_PHYVER, (u16) wlc_hw->band->phyrev);
  1459. /*
  1460. * initialize the txphyctl1 rate table since
  1461. * shmem is shared between bands
  1462. */
  1463. brcms_upd_ofdm_pctl1_table(wlc_hw);
  1464. brcms_b_upd_synthpu(wlc_hw);
  1465. }
  1466. /* Perform a soft reset of the PHY PLL */
  1467. void brcms_b_core_phypll_reset(struct brcms_hardware *wlc_hw)
  1468. {
  1469. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_addr),
  1470. ~0, 0);
  1471. udelay(1);
  1472. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
  1473. 0x4, 0);
  1474. udelay(1);
  1475. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
  1476. 0x4, 4);
  1477. udelay(1);
  1478. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
  1479. 0x4, 0);
  1480. udelay(1);
  1481. }
  1482. /* light way to turn on phy clock without reset for NPHY only
  1483. * refer to brcms_b_core_phy_clk for full version
  1484. */
  1485. void brcms_b_phyclk_fgc(struct brcms_hardware *wlc_hw, bool clk)
  1486. {
  1487. /* support(necessary for NPHY and HYPHY) only */
  1488. if (!BRCMS_ISNPHY(wlc_hw->band))
  1489. return;
  1490. if (ON == clk)
  1491. brcms_b_core_ioctl(wlc_hw, SICF_FGC, SICF_FGC);
  1492. else
  1493. brcms_b_core_ioctl(wlc_hw, SICF_FGC, 0);
  1494. }
  1495. void brcms_b_macphyclk_set(struct brcms_hardware *wlc_hw, bool clk)
  1496. {
  1497. if (ON == clk)
  1498. brcms_b_core_ioctl(wlc_hw, SICF_MPCLKE, SICF_MPCLKE);
  1499. else
  1500. brcms_b_core_ioctl(wlc_hw, SICF_MPCLKE, 0);
  1501. }
  1502. void brcms_b_phy_reset(struct brcms_hardware *wlc_hw)
  1503. {
  1504. struct brcms_phy_pub *pih = wlc_hw->band->pi;
  1505. u32 phy_bw_clkbits;
  1506. bool phy_in_reset = false;
  1507. brcms_dbg_info(wlc_hw->d11core, "wl%d: reset phy\n", wlc_hw->unit);
  1508. if (pih == NULL)
  1509. return;
  1510. phy_bw_clkbits = wlc_phy_clk_bwbits(wlc_hw->band->pi);
  1511. /* Specific reset sequence required for NPHY rev 3 and 4 */
  1512. if (BRCMS_ISNPHY(wlc_hw->band) && NREV_GE(wlc_hw->band->phyrev, 3) &&
  1513. NREV_LE(wlc_hw->band->phyrev, 4)) {
  1514. /* Set the PHY bandwidth */
  1515. brcms_b_core_ioctl(wlc_hw, SICF_BWMASK, phy_bw_clkbits);
  1516. udelay(1);
  1517. /* Perform a soft reset of the PHY PLL */
  1518. brcms_b_core_phypll_reset(wlc_hw);
  1519. /* reset the PHY */
  1520. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_PCLKE),
  1521. (SICF_PRST | SICF_PCLKE));
  1522. phy_in_reset = true;
  1523. } else {
  1524. brcms_b_core_ioctl(wlc_hw,
  1525. (SICF_PRST | SICF_PCLKE | SICF_BWMASK),
  1526. (SICF_PRST | SICF_PCLKE | phy_bw_clkbits));
  1527. }
  1528. udelay(2);
  1529. brcms_b_core_phy_clk(wlc_hw, ON);
  1530. if (pih)
  1531. wlc_phy_anacore(pih, ON);
  1532. }
  1533. /* switch to and initialize new band */
  1534. static void brcms_b_setband(struct brcms_hardware *wlc_hw, uint bandunit,
  1535. u16 chanspec) {
  1536. struct brcms_c_info *wlc = wlc_hw->wlc;
  1537. u32 macintmask;
  1538. /* Enable the d11 core before accessing it */
  1539. if (!bcma_core_is_enabled(wlc_hw->d11core)) {
  1540. bcma_core_enable(wlc_hw->d11core, 0);
  1541. brcms_c_mctrl_reset(wlc_hw);
  1542. }
  1543. macintmask = brcms_c_setband_inact(wlc, bandunit);
  1544. if (!wlc_hw->up)
  1545. return;
  1546. brcms_b_core_phy_clk(wlc_hw, ON);
  1547. /* band-specific initializations */
  1548. brcms_b_bsinit(wlc, chanspec);
  1549. /*
  1550. * If there are any pending software interrupt bits,
  1551. * then replace these with a harmless nonzero value
  1552. * so brcms_c_dpc() will re-enable interrupts when done.
  1553. */
  1554. if (wlc->macintstatus)
  1555. wlc->macintstatus = MI_DMAINT;
  1556. /* restore macintmask */
  1557. brcms_intrsrestore(wlc->wl, macintmask);
  1558. /* ucode should still be suspended.. */
  1559. WARN_ON((bcma_read32(wlc_hw->d11core, D11REGOFFS(maccontrol)) &
  1560. MCTL_EN_MAC) != 0);
  1561. }
  1562. static bool brcms_c_isgoodchip(struct brcms_hardware *wlc_hw)
  1563. {
  1564. /* reject unsupported corerev */
  1565. if (!CONF_HAS(D11CONF, wlc_hw->corerev)) {
  1566. wiphy_err(wlc_hw->wlc->wiphy, "unsupported core rev %d\n",
  1567. wlc_hw->corerev);
  1568. return false;
  1569. }
  1570. return true;
  1571. }
  1572. /* Validate some board info parameters */
  1573. static bool brcms_c_validboardtype(struct brcms_hardware *wlc_hw)
  1574. {
  1575. uint boardrev = wlc_hw->boardrev;
  1576. /* 4 bits each for board type, major, minor, and tiny version */
  1577. uint brt = (boardrev & 0xf000) >> 12;
  1578. uint b0 = (boardrev & 0xf00) >> 8;
  1579. uint b1 = (boardrev & 0xf0) >> 4;
  1580. uint b2 = boardrev & 0xf;
  1581. /* voards from other vendors are always considered valid */
  1582. if (ai_get_boardvendor(wlc_hw->sih) != PCI_VENDOR_ID_BROADCOM)
  1583. return true;
  1584. /* do some boardrev sanity checks when boardvendor is Broadcom */
  1585. if (boardrev == 0)
  1586. return false;
  1587. if (boardrev <= 0xff)
  1588. return true;
  1589. if ((brt > 2) || (brt == 0) || (b0 > 9) || (b0 == 0) || (b1 > 9)
  1590. || (b2 > 9))
  1591. return false;
  1592. return true;
  1593. }
  1594. static void brcms_c_get_macaddr(struct brcms_hardware *wlc_hw, u8 etheraddr[ETH_ALEN])
  1595. {
  1596. struct ssb_sprom *sprom = &wlc_hw->d11core->bus->sprom;
  1597. /* If macaddr exists, use it (Sromrev4, CIS, ...). */
  1598. if (!is_zero_ether_addr(sprom->il0mac)) {
  1599. memcpy(etheraddr, sprom->il0mac, 6);
  1600. return;
  1601. }
  1602. if (wlc_hw->_nbands > 1)
  1603. memcpy(etheraddr, sprom->et1mac, 6);
  1604. else
  1605. memcpy(etheraddr, sprom->il0mac, 6);
  1606. }
  1607. /* power both the pll and external oscillator on/off */
  1608. static void brcms_b_xtal(struct brcms_hardware *wlc_hw, bool want)
  1609. {
  1610. brcms_dbg_info(wlc_hw->d11core, "wl%d: want %d\n", wlc_hw->unit, want);
  1611. /*
  1612. * dont power down if plldown is false or
  1613. * we must poll hw radio disable
  1614. */
  1615. if (!want && wlc_hw->pllreq)
  1616. return;
  1617. wlc_hw->sbclk = want;
  1618. if (!wlc_hw->sbclk) {
  1619. wlc_hw->clk = false;
  1620. if (wlc_hw->band && wlc_hw->band->pi)
  1621. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
  1622. }
  1623. }
  1624. /*
  1625. * Return true if radio is disabled, otherwise false.
  1626. * hw radio disable signal is an external pin, users activate it asynchronously
  1627. * this function could be called when driver is down and w/o clock
  1628. * it operates on different registers depending on corerev and boardflag.
  1629. */
  1630. static bool brcms_b_radio_read_hwdisabled(struct brcms_hardware *wlc_hw)
  1631. {
  1632. bool v, clk, xtal;
  1633. u32 flags = 0;
  1634. xtal = wlc_hw->sbclk;
  1635. if (!xtal)
  1636. brcms_b_xtal(wlc_hw, ON);
  1637. /* may need to take core out of reset first */
  1638. clk = wlc_hw->clk;
  1639. if (!clk) {
  1640. /*
  1641. * mac no longer enables phyclk automatically when driver
  1642. * accesses phyreg throughput mac. This can be skipped since
  1643. * only mac reg is accessed below
  1644. */
  1645. if (D11REV_GE(wlc_hw->corerev, 18))
  1646. flags |= SICF_PCLKE;
  1647. /*
  1648. * TODO: test suspend/resume
  1649. *
  1650. * AI chip doesn't restore bar0win2 on
  1651. * hibernation/resume, need sw fixup
  1652. */
  1653. bcma_core_enable(wlc_hw->d11core, flags);
  1654. brcms_c_mctrl_reset(wlc_hw);
  1655. }
  1656. v = ((bcma_read32(wlc_hw->d11core,
  1657. D11REGOFFS(phydebug)) & PDBG_RFD) != 0);
  1658. /* put core back into reset */
  1659. if (!clk)
  1660. bcma_core_disable(wlc_hw->d11core, 0);
  1661. if (!xtal)
  1662. brcms_b_xtal(wlc_hw, OFF);
  1663. return v;
  1664. }
  1665. static bool wlc_dma_rxreset(struct brcms_hardware *wlc_hw, uint fifo)
  1666. {
  1667. struct dma_pub *di = wlc_hw->di[fifo];
  1668. return dma_rxreset(di);
  1669. }
  1670. /* d11 core reset
  1671. * ensure fask clock during reset
  1672. * reset dma
  1673. * reset d11(out of reset)
  1674. * reset phy(out of reset)
  1675. * clear software macintstatus for fresh new start
  1676. * one testing hack wlc_hw->noreset will bypass the d11/phy reset
  1677. */
  1678. void brcms_b_corereset(struct brcms_hardware *wlc_hw, u32 flags)
  1679. {
  1680. uint i;
  1681. bool fastclk;
  1682. if (flags == BRCMS_USE_COREFLAGS)
  1683. flags = (wlc_hw->band->pi ? wlc_hw->band->core_flags : 0);
  1684. brcms_dbg_info(wlc_hw->d11core, "wl%d: core reset\n", wlc_hw->unit);
  1685. /* request FAST clock if not on */
  1686. fastclk = wlc_hw->forcefastclk;
  1687. if (!fastclk)
  1688. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  1689. /* reset the dma engines except first time thru */
  1690. if (bcma_core_is_enabled(wlc_hw->d11core)) {
  1691. for (i = 0; i < NFIFO; i++)
  1692. if ((wlc_hw->di[i]) && (!dma_txreset(wlc_hw->di[i])))
  1693. brcms_err(wlc_hw->d11core, "wl%d: %s: "
  1694. "dma_txreset[%d]: cannot stop dma\n",
  1695. wlc_hw->unit, __func__, i);
  1696. if ((wlc_hw->di[RX_FIFO])
  1697. && (!wlc_dma_rxreset(wlc_hw, RX_FIFO)))
  1698. brcms_err(wlc_hw->d11core, "wl%d: %s: dma_rxreset"
  1699. "[%d]: cannot stop dma\n",
  1700. wlc_hw->unit, __func__, RX_FIFO);
  1701. }
  1702. /* if noreset, just stop the psm and return */
  1703. if (wlc_hw->noreset) {
  1704. wlc_hw->wlc->macintstatus = 0; /* skip wl_dpc after down */
  1705. brcms_b_mctrl(wlc_hw, MCTL_PSM_RUN | MCTL_EN_MAC, 0);
  1706. return;
  1707. }
  1708. /*
  1709. * mac no longer enables phyclk automatically when driver accesses
  1710. * phyreg throughput mac, AND phy_reset is skipped at early stage when
  1711. * band->pi is invalid. need to enable PHY CLK
  1712. */
  1713. if (D11REV_GE(wlc_hw->corerev, 18))
  1714. flags |= SICF_PCLKE;
  1715. /*
  1716. * reset the core
  1717. * In chips with PMU, the fastclk request goes through d11 core
  1718. * reg 0x1e0, which is cleared by the core_reset. have to re-request it.
  1719. *
  1720. * This adds some delay and we can optimize it by also requesting
  1721. * fastclk through chipcommon during this period if necessary. But
  1722. * that has to work coordinate with other driver like mips/arm since
  1723. * they may touch chipcommon as well.
  1724. */
  1725. wlc_hw->clk = false;
  1726. bcma_core_enable(wlc_hw->d11core, flags);
  1727. wlc_hw->clk = true;
  1728. if (wlc_hw->band && wlc_hw->band->pi)
  1729. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, true);
  1730. brcms_c_mctrl_reset(wlc_hw);
  1731. if (ai_get_cccaps(wlc_hw->sih) & CC_CAP_PMU)
  1732. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  1733. brcms_b_phy_reset(wlc_hw);
  1734. /* turn on PHY_PLL */
  1735. brcms_b_core_phypll_ctl(wlc_hw, true);
  1736. /* clear sw intstatus */
  1737. wlc_hw->wlc->macintstatus = 0;
  1738. /* restore the clk setting */
  1739. if (!fastclk)
  1740. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  1741. }
  1742. /* txfifo sizes needs to be modified(increased) since the newer cores
  1743. * have more memory.
  1744. */
  1745. static void brcms_b_corerev_fifofixup(struct brcms_hardware *wlc_hw)
  1746. {
  1747. struct bcma_device *core = wlc_hw->d11core;
  1748. u16 fifo_nu;
  1749. u16 txfifo_startblk = TXFIFO_START_BLK, txfifo_endblk;
  1750. u16 txfifo_def, txfifo_def1;
  1751. u16 txfifo_cmd;
  1752. /* tx fifos start at TXFIFO_START_BLK from the Base address */
  1753. txfifo_startblk = TXFIFO_START_BLK;
  1754. /* sequence of operations: reset fifo, set fifo size, reset fifo */
  1755. for (fifo_nu = 0; fifo_nu < NFIFO; fifo_nu++) {
  1756. txfifo_endblk = txfifo_startblk + wlc_hw->xmtfifo_sz[fifo_nu];
  1757. txfifo_def = (txfifo_startblk & 0xff) |
  1758. (((txfifo_endblk - 1) & 0xff) << TXFIFO_FIFOTOP_SHIFT);
  1759. txfifo_def1 = ((txfifo_startblk >> 8) & 0x1) |
  1760. ((((txfifo_endblk -
  1761. 1) >> 8) & 0x1) << TXFIFO_FIFOTOP_SHIFT);
  1762. txfifo_cmd =
  1763. TXFIFOCMD_RESET_MASK | (fifo_nu << TXFIFOCMD_FIFOSEL_SHIFT);
  1764. bcma_write16(core, D11REGOFFS(xmtfifocmd), txfifo_cmd);
  1765. bcma_write16(core, D11REGOFFS(xmtfifodef), txfifo_def);
  1766. bcma_write16(core, D11REGOFFS(xmtfifodef1), txfifo_def1);
  1767. bcma_write16(core, D11REGOFFS(xmtfifocmd), txfifo_cmd);
  1768. txfifo_startblk += wlc_hw->xmtfifo_sz[fifo_nu];
  1769. }
  1770. /*
  1771. * need to propagate to shm location to be in sync since ucode/hw won't
  1772. * do this
  1773. */
  1774. brcms_b_write_shm(wlc_hw, M_FIFOSIZE0,
  1775. wlc_hw->xmtfifo_sz[TX_AC_BE_FIFO]);
  1776. brcms_b_write_shm(wlc_hw, M_FIFOSIZE1,
  1777. wlc_hw->xmtfifo_sz[TX_AC_VI_FIFO]);
  1778. brcms_b_write_shm(wlc_hw, M_FIFOSIZE2,
  1779. ((wlc_hw->xmtfifo_sz[TX_AC_VO_FIFO] << 8) | wlc_hw->
  1780. xmtfifo_sz[TX_AC_BK_FIFO]));
  1781. brcms_b_write_shm(wlc_hw, M_FIFOSIZE3,
  1782. ((wlc_hw->xmtfifo_sz[TX_ATIM_FIFO] << 8) | wlc_hw->
  1783. xmtfifo_sz[TX_BCMC_FIFO]));
  1784. }
  1785. /* This function is used for changing the tsf frac register
  1786. * If spur avoidance mode is off, the mac freq will be 80/120/160Mhz
  1787. * If spur avoidance mode is on1, the mac freq will be 82/123/164Mhz
  1788. * If spur avoidance mode is on2, the mac freq will be 84/126/168Mhz
  1789. * HTPHY Formula is 2^26/freq(MHz) e.g.
  1790. * For spuron2 - 126MHz -> 2^26/126 = 532610.0
  1791. * - 532610 = 0x82082 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x2082
  1792. * For spuron: 123MHz -> 2^26/123 = 545600.5
  1793. * - 545601 = 0x85341 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x5341
  1794. * For spur off: 120MHz -> 2^26/120 = 559240.5
  1795. * - 559241 = 0x88889 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x8889
  1796. */
  1797. void brcms_b_switch_macfreq(struct brcms_hardware *wlc_hw, u8 spurmode)
  1798. {
  1799. struct bcma_device *core = wlc_hw->d11core;
  1800. if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43224) ||
  1801. (ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43225)) {
  1802. if (spurmode == WL_SPURAVOID_ON2) { /* 126Mhz */
  1803. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x2082);
  1804. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
  1805. } else if (spurmode == WL_SPURAVOID_ON1) { /* 123Mhz */
  1806. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x5341);
  1807. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
  1808. } else { /* 120Mhz */
  1809. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x8889);
  1810. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
  1811. }
  1812. } else if (BRCMS_ISLCNPHY(wlc_hw->band)) {
  1813. if (spurmode == WL_SPURAVOID_ON1) { /* 82Mhz */
  1814. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x7CE0);
  1815. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0xC);
  1816. } else { /* 80Mhz */
  1817. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0xCCCD);
  1818. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0xC);
  1819. }
  1820. }
  1821. }
  1822. void brcms_c_start_station(struct brcms_c_info *wlc, u8 *addr)
  1823. {
  1824. memcpy(wlc->pub->cur_etheraddr, addr, sizeof(wlc->pub->cur_etheraddr));
  1825. wlc->bsscfg->type = BRCMS_TYPE_STATION;
  1826. }
  1827. void brcms_c_start_ap(struct brcms_c_info *wlc, u8 *addr, const u8 *bssid,
  1828. u8 *ssid, size_t ssid_len)
  1829. {
  1830. brcms_c_set_ssid(wlc, ssid, ssid_len);
  1831. memcpy(wlc->pub->cur_etheraddr, addr, sizeof(wlc->pub->cur_etheraddr));
  1832. memcpy(wlc->bsscfg->BSSID, bssid, sizeof(wlc->bsscfg->BSSID));
  1833. wlc->bsscfg->type = BRCMS_TYPE_AP;
  1834. brcms_b_mctrl(wlc->hw, MCTL_AP | MCTL_INFRA, MCTL_AP | MCTL_INFRA);
  1835. }
  1836. void brcms_c_start_adhoc(struct brcms_c_info *wlc, u8 *addr)
  1837. {
  1838. memcpy(wlc->pub->cur_etheraddr, addr, sizeof(wlc->pub->cur_etheraddr));
  1839. wlc->bsscfg->type = BRCMS_TYPE_ADHOC;
  1840. brcms_b_mctrl(wlc->hw, MCTL_AP | MCTL_INFRA, 0);
  1841. }
  1842. /* Initialize GPIOs that are controlled by D11 core */
  1843. static void brcms_c_gpio_init(struct brcms_c_info *wlc)
  1844. {
  1845. struct brcms_hardware *wlc_hw = wlc->hw;
  1846. u32 gc, gm;
  1847. /* use GPIO select 0 to get all gpio signals from the gpio out reg */
  1848. brcms_b_mctrl(wlc_hw, MCTL_GPOUT_SEL_MASK, 0);
  1849. /*
  1850. * Common GPIO setup:
  1851. * G0 = LED 0 = WLAN Activity
  1852. * G1 = LED 1 = WLAN 2.4 GHz Radio State
  1853. * G2 = LED 2 = WLAN 5 GHz Radio State
  1854. * G4 = radio disable input (HI enabled, LO disabled)
  1855. */
  1856. gc = gm = 0;
  1857. /* Allocate GPIOs for mimo antenna diversity feature */
  1858. if (wlc_hw->antsel_type == ANTSEL_2x3) {
  1859. /* Enable antenna diversity, use 2x3 mode */
  1860. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_EN,
  1861. MHF3_ANTSEL_EN, BRCM_BAND_ALL);
  1862. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_MODE,
  1863. MHF3_ANTSEL_MODE, BRCM_BAND_ALL);
  1864. /* init superswitch control */
  1865. wlc_phy_antsel_init(wlc_hw->band->pi, false);
  1866. } else if (wlc_hw->antsel_type == ANTSEL_2x4) {
  1867. gm |= gc |= (BOARD_GPIO_12 | BOARD_GPIO_13);
  1868. /*
  1869. * The board itself is powered by these GPIOs
  1870. * (when not sending pattern) so set them high
  1871. */
  1872. bcma_set16(wlc_hw->d11core, D11REGOFFS(psm_gpio_oe),
  1873. (BOARD_GPIO_12 | BOARD_GPIO_13));
  1874. bcma_set16(wlc_hw->d11core, D11REGOFFS(psm_gpio_out),
  1875. (BOARD_GPIO_12 | BOARD_GPIO_13));
  1876. /* Enable antenna diversity, use 2x4 mode */
  1877. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_EN,
  1878. MHF3_ANTSEL_EN, BRCM_BAND_ALL);
  1879. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_MODE, 0,
  1880. BRCM_BAND_ALL);
  1881. /* Configure the desired clock to be 4Mhz */
  1882. brcms_b_write_shm(wlc_hw, M_ANTSEL_CLKDIV,
  1883. ANTSEL_CLKDIV_4MHZ);
  1884. }
  1885. /*
  1886. * gpio 9 controls the PA. ucode is responsible
  1887. * for wiggling out and oe
  1888. */
  1889. if (wlc_hw->boardflags & BFL_PACTRL)
  1890. gm |= gc |= BOARD_GPIO_PACTRL;
  1891. /* apply to gpiocontrol register */
  1892. bcma_chipco_gpio_control(&wlc_hw->d11core->bus->drv_cc, gm, gc);
  1893. }
  1894. static void brcms_ucode_write(struct brcms_hardware *wlc_hw,
  1895. const __le32 ucode[], const size_t nbytes)
  1896. {
  1897. struct bcma_device *core = wlc_hw->d11core;
  1898. uint i;
  1899. uint count;
  1900. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  1901. count = (nbytes / sizeof(u32));
  1902. bcma_write32(core, D11REGOFFS(objaddr),
  1903. OBJADDR_AUTO_INC | OBJADDR_UCM_SEL);
  1904. (void)bcma_read32(core, D11REGOFFS(objaddr));
  1905. for (i = 0; i < count; i++)
  1906. bcma_write32(core, D11REGOFFS(objdata), le32_to_cpu(ucode[i]));
  1907. }
  1908. static void brcms_ucode_download(struct brcms_hardware *wlc_hw)
  1909. {
  1910. struct brcms_c_info *wlc;
  1911. struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
  1912. wlc = wlc_hw->wlc;
  1913. if (wlc_hw->ucode_loaded)
  1914. return;
  1915. if (D11REV_IS(wlc_hw->corerev, 17) || D11REV_IS(wlc_hw->corerev, 23)) {
  1916. if (BRCMS_ISNPHY(wlc_hw->band)) {
  1917. brcms_ucode_write(wlc_hw, ucode->bcm43xx_16_mimo,
  1918. ucode->bcm43xx_16_mimosz);
  1919. wlc_hw->ucode_loaded = true;
  1920. } else
  1921. brcms_err(wlc_hw->d11core,
  1922. "%s: wl%d: unsupported phy in corerev %d\n",
  1923. __func__, wlc_hw->unit, wlc_hw->corerev);
  1924. } else if (D11REV_IS(wlc_hw->corerev, 24)) {
  1925. if (BRCMS_ISLCNPHY(wlc_hw->band)) {
  1926. brcms_ucode_write(wlc_hw, ucode->bcm43xx_24_lcn,
  1927. ucode->bcm43xx_24_lcnsz);
  1928. wlc_hw->ucode_loaded = true;
  1929. } else {
  1930. brcms_err(wlc_hw->d11core,
  1931. "%s: wl%d: unsupported phy in corerev %d\n",
  1932. __func__, wlc_hw->unit, wlc_hw->corerev);
  1933. }
  1934. }
  1935. }
  1936. void brcms_b_txant_set(struct brcms_hardware *wlc_hw, u16 phytxant)
  1937. {
  1938. /* update sw state */
  1939. wlc_hw->bmac_phytxant = phytxant;
  1940. /* push to ucode if up */
  1941. if (!wlc_hw->up)
  1942. return;
  1943. brcms_c_ucode_txant_set(wlc_hw);
  1944. }
  1945. u16 brcms_b_get_txant(struct brcms_hardware *wlc_hw)
  1946. {
  1947. return (u16) wlc_hw->wlc->stf->txant;
  1948. }
  1949. void brcms_b_antsel_type_set(struct brcms_hardware *wlc_hw, u8 antsel_type)
  1950. {
  1951. wlc_hw->antsel_type = antsel_type;
  1952. /* Update the antsel type for phy module to use */
  1953. wlc_phy_antsel_type_set(wlc_hw->band->pi, antsel_type);
  1954. }
  1955. static void brcms_b_fifoerrors(struct brcms_hardware *wlc_hw)
  1956. {
  1957. bool fatal = false;
  1958. uint unit;
  1959. uint intstatus, idx;
  1960. struct bcma_device *core = wlc_hw->d11core;
  1961. unit = wlc_hw->unit;
  1962. for (idx = 0; idx < NFIFO; idx++) {
  1963. /* read intstatus register and ignore any non-error bits */
  1964. intstatus =
  1965. bcma_read32(core,
  1966. D11REGOFFS(intctrlregs[idx].intstatus)) &
  1967. I_ERRORS;
  1968. if (!intstatus)
  1969. continue;
  1970. brcms_dbg_int(core, "wl%d: intstatus%d 0x%x\n",
  1971. unit, idx, intstatus);
  1972. if (intstatus & I_RO) {
  1973. brcms_err(core, "wl%d: fifo %d: receive fifo "
  1974. "overflow\n", unit, idx);
  1975. fatal = true;
  1976. }
  1977. if (intstatus & I_PC) {
  1978. brcms_err(core, "wl%d: fifo %d: descriptor error\n",
  1979. unit, idx);
  1980. fatal = true;
  1981. }
  1982. if (intstatus & I_PD) {
  1983. brcms_err(core, "wl%d: fifo %d: data error\n", unit,
  1984. idx);
  1985. fatal = true;
  1986. }
  1987. if (intstatus & I_DE) {
  1988. brcms_err(core, "wl%d: fifo %d: descriptor protocol "
  1989. "error\n", unit, idx);
  1990. fatal = true;
  1991. }
  1992. if (intstatus & I_RU)
  1993. brcms_err(core, "wl%d: fifo %d: receive descriptor "
  1994. "underflow\n", idx, unit);
  1995. if (intstatus & I_XU) {
  1996. brcms_err(core, "wl%d: fifo %d: transmit fifo "
  1997. "underflow\n", idx, unit);
  1998. fatal = true;
  1999. }
  2000. if (fatal) {
  2001. brcms_fatal_error(wlc_hw->wlc->wl); /* big hammer */
  2002. break;
  2003. } else
  2004. bcma_write32(core,
  2005. D11REGOFFS(intctrlregs[idx].intstatus),
  2006. intstatus);
  2007. }
  2008. }
  2009. void brcms_c_intrson(struct brcms_c_info *wlc)
  2010. {
  2011. struct brcms_hardware *wlc_hw = wlc->hw;
  2012. wlc->macintmask = wlc->defmacintmask;
  2013. bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), wlc->macintmask);
  2014. }
  2015. u32 brcms_c_intrsoff(struct brcms_c_info *wlc)
  2016. {
  2017. struct brcms_hardware *wlc_hw = wlc->hw;
  2018. u32 macintmask;
  2019. if (!wlc_hw->clk)
  2020. return 0;
  2021. macintmask = wlc->macintmask; /* isr can still happen */
  2022. bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), 0);
  2023. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(macintmask));
  2024. udelay(1); /* ensure int line is no longer driven */
  2025. wlc->macintmask = 0;
  2026. /* return previous macintmask; resolve race between us and our isr */
  2027. return wlc->macintstatus ? 0 : macintmask;
  2028. }
  2029. void brcms_c_intrsrestore(struct brcms_c_info *wlc, u32 macintmask)
  2030. {
  2031. struct brcms_hardware *wlc_hw = wlc->hw;
  2032. if (!wlc_hw->clk)
  2033. return;
  2034. wlc->macintmask = macintmask;
  2035. bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), wlc->macintmask);
  2036. }
  2037. /* assumes that the d11 MAC is enabled */
  2038. static void brcms_b_tx_fifo_suspend(struct brcms_hardware *wlc_hw,
  2039. uint tx_fifo)
  2040. {
  2041. u8 fifo = 1 << tx_fifo;
  2042. /* Two clients of this code, 11h Quiet period and scanning. */
  2043. /* only suspend if not already suspended */
  2044. if ((wlc_hw->suspended_fifos & fifo) == fifo)
  2045. return;
  2046. /* force the core awake only if not already */
  2047. if (wlc_hw->suspended_fifos == 0)
  2048. brcms_c_ucode_wake_override_set(wlc_hw,
  2049. BRCMS_WAKE_OVERRIDE_TXFIFO);
  2050. wlc_hw->suspended_fifos |= fifo;
  2051. if (wlc_hw->di[tx_fifo]) {
  2052. /*
  2053. * Suspending AMPDU transmissions in the middle can cause
  2054. * underflow which may result in mismatch between ucode and
  2055. * driver so suspend the mac before suspending the FIFO
  2056. */
  2057. if (BRCMS_PHY_11N_CAP(wlc_hw->band))
  2058. brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
  2059. dma_txsuspend(wlc_hw->di[tx_fifo]);
  2060. if (BRCMS_PHY_11N_CAP(wlc_hw->band))
  2061. brcms_c_enable_mac(wlc_hw->wlc);
  2062. }
  2063. }
  2064. static void brcms_b_tx_fifo_resume(struct brcms_hardware *wlc_hw,
  2065. uint tx_fifo)
  2066. {
  2067. /* BMAC_NOTE: BRCMS_TX_FIFO_ENAB is done in brcms_c_dpc() for DMA case
  2068. * but need to be done here for PIO otherwise the watchdog will catch
  2069. * the inconsistency and fire
  2070. */
  2071. /* Two clients of this code, 11h Quiet period and scanning. */
  2072. if (wlc_hw->di[tx_fifo])
  2073. dma_txresume(wlc_hw->di[tx_fifo]);
  2074. /* allow core to sleep again */
  2075. if (wlc_hw->suspended_fifos == 0)
  2076. return;
  2077. else {
  2078. wlc_hw->suspended_fifos &= ~(1 << tx_fifo);
  2079. if (wlc_hw->suspended_fifos == 0)
  2080. brcms_c_ucode_wake_override_clear(wlc_hw,
  2081. BRCMS_WAKE_OVERRIDE_TXFIFO);
  2082. }
  2083. }
  2084. /* precondition: requires the mac core to be enabled */
  2085. static void brcms_b_mute(struct brcms_hardware *wlc_hw, bool mute_tx)
  2086. {
  2087. static const u8 null_ether_addr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
  2088. u8 *ethaddr = wlc_hw->wlc->pub->cur_etheraddr;
  2089. if (mute_tx) {
  2090. /* suspend tx fifos */
  2091. brcms_b_tx_fifo_suspend(wlc_hw, TX_DATA_FIFO);
  2092. brcms_b_tx_fifo_suspend(wlc_hw, TX_CTL_FIFO);
  2093. brcms_b_tx_fifo_suspend(wlc_hw, TX_AC_BK_FIFO);
  2094. brcms_b_tx_fifo_suspend(wlc_hw, TX_AC_VI_FIFO);
  2095. /* zero the address match register so we do not send ACKs */
  2096. brcms_b_set_addrmatch(wlc_hw, RCM_MAC_OFFSET, null_ether_addr);
  2097. } else {
  2098. /* resume tx fifos */
  2099. brcms_b_tx_fifo_resume(wlc_hw, TX_DATA_FIFO);
  2100. brcms_b_tx_fifo_resume(wlc_hw, TX_CTL_FIFO);
  2101. brcms_b_tx_fifo_resume(wlc_hw, TX_AC_BK_FIFO);
  2102. brcms_b_tx_fifo_resume(wlc_hw, TX_AC_VI_FIFO);
  2103. /* Restore address */
  2104. brcms_b_set_addrmatch(wlc_hw, RCM_MAC_OFFSET, ethaddr);
  2105. }
  2106. wlc_phy_mute_upd(wlc_hw->band->pi, mute_tx, 0);
  2107. if (mute_tx)
  2108. brcms_c_ucode_mute_override_set(wlc_hw);
  2109. else
  2110. brcms_c_ucode_mute_override_clear(wlc_hw);
  2111. }
  2112. void
  2113. brcms_c_mute(struct brcms_c_info *wlc, bool mute_tx)
  2114. {
  2115. brcms_b_mute(wlc->hw, mute_tx);
  2116. }
  2117. /*
  2118. * Read and clear macintmask and macintstatus and intstatus registers.
  2119. * This routine should be called with interrupts off
  2120. * Return:
  2121. * -1 if brcms_deviceremoved(wlc) evaluates to true;
  2122. * 0 if the interrupt is not for us, or we are in some special cases;
  2123. * device interrupt status bits otherwise.
  2124. */
  2125. static inline u32 wlc_intstatus(struct brcms_c_info *wlc, bool in_isr)
  2126. {
  2127. struct brcms_hardware *wlc_hw = wlc->hw;
  2128. struct bcma_device *core = wlc_hw->d11core;
  2129. u32 macintstatus, mask;
  2130. /* macintstatus includes a DMA interrupt summary bit */
  2131. macintstatus = bcma_read32(core, D11REGOFFS(macintstatus));
  2132. mask = in_isr ? wlc->macintmask : wlc->defmacintmask;
  2133. trace_brcms_macintstatus(&core->dev, in_isr, macintstatus, mask);
  2134. /* detect cardbus removed, in power down(suspend) and in reset */
  2135. if (brcms_deviceremoved(wlc))
  2136. return -1;
  2137. /* brcms_deviceremoved() succeeds even when the core is still resetting,
  2138. * handle that case here.
  2139. */
  2140. if (macintstatus == 0xffffffff)
  2141. return 0;
  2142. /* defer unsolicited interrupts */
  2143. macintstatus &= mask;
  2144. /* if not for us */
  2145. if (macintstatus == 0)
  2146. return 0;
  2147. /* turn off the interrupts */
  2148. bcma_write32(core, D11REGOFFS(macintmask), 0);
  2149. (void)bcma_read32(core, D11REGOFFS(macintmask));
  2150. wlc->macintmask = 0;
  2151. /* clear device interrupts */
  2152. bcma_write32(core, D11REGOFFS(macintstatus), macintstatus);
  2153. /* MI_DMAINT is indication of non-zero intstatus */
  2154. if (macintstatus & MI_DMAINT)
  2155. /*
  2156. * only fifo interrupt enabled is I_RI in
  2157. * RX_FIFO. If MI_DMAINT is set, assume it
  2158. * is set and clear the interrupt.
  2159. */
  2160. bcma_write32(core, D11REGOFFS(intctrlregs[RX_FIFO].intstatus),
  2161. DEF_RXINTMASK);
  2162. return macintstatus;
  2163. }
  2164. /* Update wlc->macintstatus and wlc->intstatus[]. */
  2165. /* Return true if they are updated successfully. false otherwise */
  2166. bool brcms_c_intrsupd(struct brcms_c_info *wlc)
  2167. {
  2168. u32 macintstatus;
  2169. /* read and clear macintstatus and intstatus registers */
  2170. macintstatus = wlc_intstatus(wlc, false);
  2171. /* device is removed */
  2172. if (macintstatus == 0xffffffff)
  2173. return false;
  2174. /* update interrupt status in software */
  2175. wlc->macintstatus |= macintstatus;
  2176. return true;
  2177. }
  2178. /*
  2179. * First-level interrupt processing.
  2180. * Return true if this was our interrupt
  2181. * and if further brcms_c_dpc() processing is required,
  2182. * false otherwise.
  2183. */
  2184. bool brcms_c_isr(struct brcms_c_info *wlc)
  2185. {
  2186. struct brcms_hardware *wlc_hw = wlc->hw;
  2187. u32 macintstatus;
  2188. if (!wlc_hw->up || !wlc->macintmask)
  2189. return false;
  2190. /* read and clear macintstatus and intstatus registers */
  2191. macintstatus = wlc_intstatus(wlc, true);
  2192. if (macintstatus == 0xffffffff) {
  2193. brcms_err(wlc_hw->d11core,
  2194. "DEVICEREMOVED detected in the ISR code path\n");
  2195. return false;
  2196. }
  2197. /* it is not for us */
  2198. if (macintstatus == 0)
  2199. return false;
  2200. /* save interrupt status bits */
  2201. wlc->macintstatus = macintstatus;
  2202. return true;
  2203. }
  2204. void brcms_c_suspend_mac_and_wait(struct brcms_c_info *wlc)
  2205. {
  2206. struct brcms_hardware *wlc_hw = wlc->hw;
  2207. struct bcma_device *core = wlc_hw->d11core;
  2208. u32 mc, mi;
  2209. brcms_dbg_mac80211(core, "wl%d: bandunit %d\n", wlc_hw->unit,
  2210. wlc_hw->band->bandunit);
  2211. /*
  2212. * Track overlapping suspend requests
  2213. */
  2214. wlc_hw->mac_suspend_depth++;
  2215. if (wlc_hw->mac_suspend_depth > 1)
  2216. return;
  2217. /* force the core awake */
  2218. brcms_c_ucode_wake_override_set(wlc_hw, BRCMS_WAKE_OVERRIDE_MACSUSPEND);
  2219. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2220. if (mc == 0xffffffff) {
  2221. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  2222. __func__);
  2223. brcms_down(wlc->wl);
  2224. return;
  2225. }
  2226. WARN_ON(mc & MCTL_PSM_JMP_0);
  2227. WARN_ON(!(mc & MCTL_PSM_RUN));
  2228. WARN_ON(!(mc & MCTL_EN_MAC));
  2229. mi = bcma_read32(core, D11REGOFFS(macintstatus));
  2230. if (mi == 0xffffffff) {
  2231. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  2232. __func__);
  2233. brcms_down(wlc->wl);
  2234. return;
  2235. }
  2236. WARN_ON(mi & MI_MACSSPNDD);
  2237. brcms_b_mctrl(wlc_hw, MCTL_EN_MAC, 0);
  2238. SPINWAIT(!(bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD),
  2239. BRCMS_MAX_MAC_SUSPEND);
  2240. if (!(bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD)) {
  2241. brcms_err(core, "wl%d: wlc_suspend_mac_and_wait: waited %d uS"
  2242. " and MI_MACSSPNDD is still not on.\n",
  2243. wlc_hw->unit, BRCMS_MAX_MAC_SUSPEND);
  2244. brcms_err(core, "wl%d: psmdebug 0x%08x, phydebug 0x%08x, "
  2245. "psm_brc 0x%04x\n", wlc_hw->unit,
  2246. bcma_read32(core, D11REGOFFS(psmdebug)),
  2247. bcma_read32(core, D11REGOFFS(phydebug)),
  2248. bcma_read16(core, D11REGOFFS(psm_brc)));
  2249. }
  2250. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2251. if (mc == 0xffffffff) {
  2252. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  2253. __func__);
  2254. brcms_down(wlc->wl);
  2255. return;
  2256. }
  2257. WARN_ON(mc & MCTL_PSM_JMP_0);
  2258. WARN_ON(!(mc & MCTL_PSM_RUN));
  2259. WARN_ON(mc & MCTL_EN_MAC);
  2260. }
  2261. void brcms_c_enable_mac(struct brcms_c_info *wlc)
  2262. {
  2263. struct brcms_hardware *wlc_hw = wlc->hw;
  2264. struct bcma_device *core = wlc_hw->d11core;
  2265. u32 mc, mi;
  2266. brcms_dbg_mac80211(core, "wl%d: bandunit %d\n", wlc_hw->unit,
  2267. wlc->band->bandunit);
  2268. /*
  2269. * Track overlapping suspend requests
  2270. */
  2271. wlc_hw->mac_suspend_depth--;
  2272. if (wlc_hw->mac_suspend_depth > 0)
  2273. return;
  2274. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2275. WARN_ON(mc & MCTL_PSM_JMP_0);
  2276. WARN_ON(mc & MCTL_EN_MAC);
  2277. WARN_ON(!(mc & MCTL_PSM_RUN));
  2278. brcms_b_mctrl(wlc_hw, MCTL_EN_MAC, MCTL_EN_MAC);
  2279. bcma_write32(core, D11REGOFFS(macintstatus), MI_MACSSPNDD);
  2280. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2281. WARN_ON(mc & MCTL_PSM_JMP_0);
  2282. WARN_ON(!(mc & MCTL_EN_MAC));
  2283. WARN_ON(!(mc & MCTL_PSM_RUN));
  2284. mi = bcma_read32(core, D11REGOFFS(macintstatus));
  2285. WARN_ON(mi & MI_MACSSPNDD);
  2286. brcms_c_ucode_wake_override_clear(wlc_hw,
  2287. BRCMS_WAKE_OVERRIDE_MACSUSPEND);
  2288. }
  2289. void brcms_b_band_stf_ss_set(struct brcms_hardware *wlc_hw, u8 stf_mode)
  2290. {
  2291. wlc_hw->hw_stf_ss_opmode = stf_mode;
  2292. if (wlc_hw->clk)
  2293. brcms_upd_ofdm_pctl1_table(wlc_hw);
  2294. }
  2295. static bool brcms_b_validate_chip_access(struct brcms_hardware *wlc_hw)
  2296. {
  2297. struct bcma_device *core = wlc_hw->d11core;
  2298. u32 w, val;
  2299. struct wiphy *wiphy = wlc_hw->wlc->wiphy;
  2300. /* Validate dchip register access */
  2301. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2302. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2303. w = bcma_read32(core, D11REGOFFS(objdata));
  2304. /* Can we write and read back a 32bit register? */
  2305. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2306. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2307. bcma_write32(core, D11REGOFFS(objdata), (u32) 0xaa5555aa);
  2308. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2309. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2310. val = bcma_read32(core, D11REGOFFS(objdata));
  2311. if (val != (u32) 0xaa5555aa) {
  2312. wiphy_err(wiphy, "wl%d: validate_chip_access: SHM = 0x%x, "
  2313. "expected 0xaa5555aa\n", wlc_hw->unit, val);
  2314. return false;
  2315. }
  2316. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2317. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2318. bcma_write32(core, D11REGOFFS(objdata), (u32) 0x55aaaa55);
  2319. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2320. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2321. val = bcma_read32(core, D11REGOFFS(objdata));
  2322. if (val != (u32) 0x55aaaa55) {
  2323. wiphy_err(wiphy, "wl%d: validate_chip_access: SHM = 0x%x, "
  2324. "expected 0x55aaaa55\n", wlc_hw->unit, val);
  2325. return false;
  2326. }
  2327. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2328. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2329. bcma_write32(core, D11REGOFFS(objdata), w);
  2330. /* clear CFPStart */
  2331. bcma_write32(core, D11REGOFFS(tsf_cfpstart), 0);
  2332. w = bcma_read32(core, D11REGOFFS(maccontrol));
  2333. if ((w != (MCTL_IHR_EN | MCTL_WAKE)) &&
  2334. (w != (MCTL_IHR_EN | MCTL_GMODE | MCTL_WAKE))) {
  2335. wiphy_err(wiphy, "wl%d: validate_chip_access: maccontrol = "
  2336. "0x%x, expected 0x%x or 0x%x\n", wlc_hw->unit, w,
  2337. (MCTL_IHR_EN | MCTL_WAKE),
  2338. (MCTL_IHR_EN | MCTL_GMODE | MCTL_WAKE));
  2339. return false;
  2340. }
  2341. return true;
  2342. }
  2343. #define PHYPLL_WAIT_US 100000
  2344. void brcms_b_core_phypll_ctl(struct brcms_hardware *wlc_hw, bool on)
  2345. {
  2346. struct bcma_device *core = wlc_hw->d11core;
  2347. u32 tmp;
  2348. brcms_dbg_info(core, "wl%d\n", wlc_hw->unit);
  2349. tmp = 0;
  2350. if (on) {
  2351. if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM4313)) {
  2352. bcma_set32(core, D11REGOFFS(clk_ctl_st),
  2353. CCS_ERSRC_REQ_HT |
  2354. CCS_ERSRC_REQ_D11PLL |
  2355. CCS_ERSRC_REQ_PHYPLL);
  2356. SPINWAIT((bcma_read32(core, D11REGOFFS(clk_ctl_st)) &
  2357. CCS_ERSRC_AVAIL_HT) != CCS_ERSRC_AVAIL_HT,
  2358. PHYPLL_WAIT_US);
  2359. tmp = bcma_read32(core, D11REGOFFS(clk_ctl_st));
  2360. if ((tmp & CCS_ERSRC_AVAIL_HT) != CCS_ERSRC_AVAIL_HT)
  2361. brcms_err(core, "%s: turn on PHY PLL failed\n",
  2362. __func__);
  2363. } else {
  2364. bcma_set32(core, D11REGOFFS(clk_ctl_st),
  2365. tmp | CCS_ERSRC_REQ_D11PLL |
  2366. CCS_ERSRC_REQ_PHYPLL);
  2367. SPINWAIT((bcma_read32(core, D11REGOFFS(clk_ctl_st)) &
  2368. (CCS_ERSRC_AVAIL_D11PLL |
  2369. CCS_ERSRC_AVAIL_PHYPLL)) !=
  2370. (CCS_ERSRC_AVAIL_D11PLL |
  2371. CCS_ERSRC_AVAIL_PHYPLL), PHYPLL_WAIT_US);
  2372. tmp = bcma_read32(core, D11REGOFFS(clk_ctl_st));
  2373. if ((tmp &
  2374. (CCS_ERSRC_AVAIL_D11PLL | CCS_ERSRC_AVAIL_PHYPLL))
  2375. !=
  2376. (CCS_ERSRC_AVAIL_D11PLL | CCS_ERSRC_AVAIL_PHYPLL))
  2377. brcms_err(core, "%s: turn on PHY PLL failed\n",
  2378. __func__);
  2379. }
  2380. } else {
  2381. /*
  2382. * Since the PLL may be shared, other cores can still
  2383. * be requesting it; so we'll deassert the request but
  2384. * not wait for status to comply.
  2385. */
  2386. bcma_mask32(core, D11REGOFFS(clk_ctl_st),
  2387. ~CCS_ERSRC_REQ_PHYPLL);
  2388. (void)bcma_read32(core, D11REGOFFS(clk_ctl_st));
  2389. }
  2390. }
  2391. static void brcms_c_coredisable(struct brcms_hardware *wlc_hw)
  2392. {
  2393. bool dev_gone;
  2394. brcms_dbg_info(wlc_hw->d11core, "wl%d: disable core\n", wlc_hw->unit);
  2395. dev_gone = brcms_deviceremoved(wlc_hw->wlc);
  2396. if (dev_gone)
  2397. return;
  2398. if (wlc_hw->noreset)
  2399. return;
  2400. /* radio off */
  2401. wlc_phy_switch_radio(wlc_hw->band->pi, OFF);
  2402. /* turn off analog core */
  2403. wlc_phy_anacore(wlc_hw->band->pi, OFF);
  2404. /* turn off PHYPLL to save power */
  2405. brcms_b_core_phypll_ctl(wlc_hw, false);
  2406. wlc_hw->clk = false;
  2407. bcma_core_disable(wlc_hw->d11core, 0);
  2408. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
  2409. }
  2410. static void brcms_c_flushqueues(struct brcms_c_info *wlc)
  2411. {
  2412. struct brcms_hardware *wlc_hw = wlc->hw;
  2413. uint i;
  2414. /* free any posted tx packets */
  2415. for (i = 0; i < NFIFO; i++) {
  2416. if (wlc_hw->di[i]) {
  2417. dma_txreclaim(wlc_hw->di[i], DMA_RANGE_ALL);
  2418. if (i < TX_BCMC_FIFO)
  2419. ieee80211_wake_queue(wlc->pub->ieee_hw,
  2420. brcms_fifo_to_ac(i));
  2421. }
  2422. }
  2423. /* free any posted rx packets */
  2424. dma_rxreclaim(wlc_hw->di[RX_FIFO]);
  2425. }
  2426. static u16
  2427. brcms_b_read_objmem(struct brcms_hardware *wlc_hw, uint offset, u32 sel)
  2428. {
  2429. struct bcma_device *core = wlc_hw->d11core;
  2430. u16 objoff = D11REGOFFS(objdata);
  2431. bcma_write32(core, D11REGOFFS(objaddr), sel | (offset >> 2));
  2432. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2433. if (offset & 2)
  2434. objoff += 2;
  2435. return bcma_read16(core, objoff);
  2436. }
  2437. static void
  2438. brcms_b_write_objmem(struct brcms_hardware *wlc_hw, uint offset, u16 v,
  2439. u32 sel)
  2440. {
  2441. struct bcma_device *core = wlc_hw->d11core;
  2442. u16 objoff = D11REGOFFS(objdata);
  2443. bcma_write32(core, D11REGOFFS(objaddr), sel | (offset >> 2));
  2444. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2445. if (offset & 2)
  2446. objoff += 2;
  2447. bcma_wflush16(core, objoff, v);
  2448. }
  2449. /*
  2450. * Read a single u16 from shared memory.
  2451. * SHM 'offset' needs to be an even address
  2452. */
  2453. u16 brcms_b_read_shm(struct brcms_hardware *wlc_hw, uint offset)
  2454. {
  2455. return brcms_b_read_objmem(wlc_hw, offset, OBJADDR_SHM_SEL);
  2456. }
  2457. /*
  2458. * Write a single u16 to shared memory.
  2459. * SHM 'offset' needs to be an even address
  2460. */
  2461. void brcms_b_write_shm(struct brcms_hardware *wlc_hw, uint offset, u16 v)
  2462. {
  2463. brcms_b_write_objmem(wlc_hw, offset, v, OBJADDR_SHM_SEL);
  2464. }
  2465. /*
  2466. * Copy a buffer to shared memory of specified type .
  2467. * SHM 'offset' needs to be an even address and
  2468. * Buffer length 'len' must be an even number of bytes
  2469. * 'sel' selects the type of memory
  2470. */
  2471. void
  2472. brcms_b_copyto_objmem(struct brcms_hardware *wlc_hw, uint offset,
  2473. const void *buf, int len, u32 sel)
  2474. {
  2475. u16 v;
  2476. const u8 *p = (const u8 *)buf;
  2477. int i;
  2478. if (len <= 0 || (offset & 1) || (len & 1))
  2479. return;
  2480. for (i = 0; i < len; i += 2) {
  2481. v = p[i] | (p[i + 1] << 8);
  2482. brcms_b_write_objmem(wlc_hw, offset + i, v, sel);
  2483. }
  2484. }
  2485. /*
  2486. * Copy a piece of shared memory of specified type to a buffer .
  2487. * SHM 'offset' needs to be an even address and
  2488. * Buffer length 'len' must be an even number of bytes
  2489. * 'sel' selects the type of memory
  2490. */
  2491. void
  2492. brcms_b_copyfrom_objmem(struct brcms_hardware *wlc_hw, uint offset, void *buf,
  2493. int len, u32 sel)
  2494. {
  2495. u16 v;
  2496. u8 *p = (u8 *) buf;
  2497. int i;
  2498. if (len <= 0 || (offset & 1) || (len & 1))
  2499. return;
  2500. for (i = 0; i < len; i += 2) {
  2501. v = brcms_b_read_objmem(wlc_hw, offset + i, sel);
  2502. p[i] = v & 0xFF;
  2503. p[i + 1] = (v >> 8) & 0xFF;
  2504. }
  2505. }
  2506. /* Copy a buffer to shared memory.
  2507. * SHM 'offset' needs to be an even address and
  2508. * Buffer length 'len' must be an even number of bytes
  2509. */
  2510. static void brcms_c_copyto_shm(struct brcms_c_info *wlc, uint offset,
  2511. const void *buf, int len)
  2512. {
  2513. brcms_b_copyto_objmem(wlc->hw, offset, buf, len, OBJADDR_SHM_SEL);
  2514. }
  2515. static void brcms_b_retrylimit_upd(struct brcms_hardware *wlc_hw,
  2516. u16 SRL, u16 LRL)
  2517. {
  2518. wlc_hw->SRL = SRL;
  2519. wlc_hw->LRL = LRL;
  2520. /* write retry limit to SCR, shouldn't need to suspend */
  2521. if (wlc_hw->up) {
  2522. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  2523. OBJADDR_SCR_SEL | S_DOT11_SRC_LMT);
  2524. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  2525. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), wlc_hw->SRL);
  2526. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  2527. OBJADDR_SCR_SEL | S_DOT11_LRC_LMT);
  2528. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  2529. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), wlc_hw->LRL);
  2530. }
  2531. }
  2532. static void brcms_b_pllreq(struct brcms_hardware *wlc_hw, bool set, u32 req_bit)
  2533. {
  2534. if (set) {
  2535. if (mboolisset(wlc_hw->pllreq, req_bit))
  2536. return;
  2537. mboolset(wlc_hw->pllreq, req_bit);
  2538. if (mboolisset(wlc_hw->pllreq, BRCMS_PLLREQ_FLIP)) {
  2539. if (!wlc_hw->sbclk)
  2540. brcms_b_xtal(wlc_hw, ON);
  2541. }
  2542. } else {
  2543. if (!mboolisset(wlc_hw->pllreq, req_bit))
  2544. return;
  2545. mboolclr(wlc_hw->pllreq, req_bit);
  2546. if (mboolisset(wlc_hw->pllreq, BRCMS_PLLREQ_FLIP)) {
  2547. if (wlc_hw->sbclk)
  2548. brcms_b_xtal(wlc_hw, OFF);
  2549. }
  2550. }
  2551. }
  2552. static void brcms_b_antsel_set(struct brcms_hardware *wlc_hw, u32 antsel_avail)
  2553. {
  2554. wlc_hw->antsel_avail = antsel_avail;
  2555. }
  2556. /*
  2557. * conditions under which the PM bit should be set in outgoing frames
  2558. * and STAY_AWAKE is meaningful
  2559. */
  2560. static bool brcms_c_ps_allowed(struct brcms_c_info *wlc)
  2561. {
  2562. /* not supporting PS so always return false for now */
  2563. return false;
  2564. }
  2565. static void brcms_c_statsupd(struct brcms_c_info *wlc)
  2566. {
  2567. int i;
  2568. struct macstat macstats;
  2569. #ifdef DEBUG
  2570. u16 delta;
  2571. u16 rxf0ovfl;
  2572. u16 txfunfl[NFIFO];
  2573. #endif /* DEBUG */
  2574. /* if driver down, make no sense to update stats */
  2575. if (!wlc->pub->up)
  2576. return;
  2577. #ifdef DEBUG
  2578. /* save last rx fifo 0 overflow count */
  2579. rxf0ovfl = wlc->core->macstat_snapshot->rxf0ovfl;
  2580. /* save last tx fifo underflow count */
  2581. for (i = 0; i < NFIFO; i++)
  2582. txfunfl[i] = wlc->core->macstat_snapshot->txfunfl[i];
  2583. #endif /* DEBUG */
  2584. /* Read mac stats from contiguous shared memory */
  2585. brcms_b_copyfrom_objmem(wlc->hw, M_UCODE_MACSTAT, &macstats,
  2586. sizeof(struct macstat), OBJADDR_SHM_SEL);
  2587. #ifdef DEBUG
  2588. /* check for rx fifo 0 overflow */
  2589. delta = (u16) (wlc->core->macstat_snapshot->rxf0ovfl - rxf0ovfl);
  2590. if (delta)
  2591. brcms_err(wlc->hw->d11core, "wl%d: %u rx fifo 0 overflows!\n",
  2592. wlc->pub->unit, delta);
  2593. /* check for tx fifo underflows */
  2594. for (i = 0; i < NFIFO; i++) {
  2595. delta =
  2596. (u16) (wlc->core->macstat_snapshot->txfunfl[i] -
  2597. txfunfl[i]);
  2598. if (delta)
  2599. brcms_err(wlc->hw->d11core,
  2600. "wl%d: %u tx fifo %d underflows!\n",
  2601. wlc->pub->unit, delta, i);
  2602. }
  2603. #endif /* DEBUG */
  2604. /* merge counters from dma module */
  2605. for (i = 0; i < NFIFO; i++) {
  2606. if (wlc->hw->di[i])
  2607. dma_counterreset(wlc->hw->di[i]);
  2608. }
  2609. }
  2610. static void brcms_b_reset(struct brcms_hardware *wlc_hw)
  2611. {
  2612. /* reset the core */
  2613. if (!brcms_deviceremoved(wlc_hw->wlc))
  2614. brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
  2615. /* purge the dma rings */
  2616. brcms_c_flushqueues(wlc_hw->wlc);
  2617. }
  2618. void brcms_c_reset(struct brcms_c_info *wlc)
  2619. {
  2620. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  2621. /* slurp up hw mac counters before core reset */
  2622. brcms_c_statsupd(wlc);
  2623. /* reset our snapshot of macstat counters */
  2624. memset(wlc->core->macstat_snapshot, 0, sizeof(struct macstat));
  2625. brcms_b_reset(wlc->hw);
  2626. }
  2627. void brcms_c_init_scb(struct scb *scb)
  2628. {
  2629. int i;
  2630. memset(scb, 0, sizeof(struct scb));
  2631. scb->flags = SCB_WMECAP | SCB_HTCAP;
  2632. for (i = 0; i < NUMPRIO; i++) {
  2633. scb->seqnum[i] = 0;
  2634. scb->seqctl[i] = 0xFFFF;
  2635. }
  2636. scb->seqctl_nonqos = 0xFFFF;
  2637. scb->magic = SCB_MAGIC;
  2638. }
  2639. /* d11 core init
  2640. * reset PSM
  2641. * download ucode/PCM
  2642. * let ucode run to suspended
  2643. * download ucode inits
  2644. * config other core registers
  2645. * init dma
  2646. */
  2647. static void brcms_b_coreinit(struct brcms_c_info *wlc)
  2648. {
  2649. struct brcms_hardware *wlc_hw = wlc->hw;
  2650. struct bcma_device *core = wlc_hw->d11core;
  2651. u32 sflags;
  2652. u32 bcnint_us;
  2653. uint i = 0;
  2654. bool fifosz_fixup = false;
  2655. int err = 0;
  2656. u16 buf[NFIFO];
  2657. struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
  2658. brcms_dbg_info(core, "wl%d: core init\n", wlc_hw->unit);
  2659. /* reset PSM */
  2660. brcms_b_mctrl(wlc_hw, ~0, (MCTL_IHR_EN | MCTL_PSM_JMP_0 | MCTL_WAKE));
  2661. brcms_ucode_download(wlc_hw);
  2662. /*
  2663. * FIFOSZ fixup. driver wants to controls the fifo allocation.
  2664. */
  2665. fifosz_fixup = true;
  2666. /* let the PSM run to the suspended state, set mode to BSS STA */
  2667. bcma_write32(core, D11REGOFFS(macintstatus), -1);
  2668. brcms_b_mctrl(wlc_hw, ~0,
  2669. (MCTL_IHR_EN | MCTL_INFRA | MCTL_PSM_RUN | MCTL_WAKE));
  2670. /* wait for ucode to self-suspend after auto-init */
  2671. SPINWAIT(((bcma_read32(core, D11REGOFFS(macintstatus)) &
  2672. MI_MACSSPNDD) == 0), 1000 * 1000);
  2673. if ((bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD) == 0)
  2674. brcms_err(core, "wl%d: wlc_coreinit: ucode did not self-"
  2675. "suspend!\n", wlc_hw->unit);
  2676. brcms_c_gpio_init(wlc);
  2677. sflags = bcma_aread32(core, BCMA_IOST);
  2678. if (D11REV_IS(wlc_hw->corerev, 17) || D11REV_IS(wlc_hw->corerev, 23)) {
  2679. if (BRCMS_ISNPHY(wlc_hw->band))
  2680. brcms_c_write_inits(wlc_hw, ucode->d11n0initvals16);
  2681. else
  2682. brcms_err(core, "%s: wl%d: unsupported phy in corerev"
  2683. " %d\n", __func__, wlc_hw->unit,
  2684. wlc_hw->corerev);
  2685. } else if (D11REV_IS(wlc_hw->corerev, 24)) {
  2686. if (BRCMS_ISLCNPHY(wlc_hw->band))
  2687. brcms_c_write_inits(wlc_hw, ucode->d11lcn0initvals24);
  2688. else
  2689. brcms_err(core, "%s: wl%d: unsupported phy in corerev"
  2690. " %d\n", __func__, wlc_hw->unit,
  2691. wlc_hw->corerev);
  2692. } else {
  2693. brcms_err(core, "%s: wl%d: unsupported corerev %d\n",
  2694. __func__, wlc_hw->unit, wlc_hw->corerev);
  2695. }
  2696. /* For old ucode, txfifo sizes needs to be modified(increased) */
  2697. if (fifosz_fixup)
  2698. brcms_b_corerev_fifofixup(wlc_hw);
  2699. /* check txfifo allocations match between ucode and driver */
  2700. buf[TX_AC_BE_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE0);
  2701. if (buf[TX_AC_BE_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_BE_FIFO]) {
  2702. i = TX_AC_BE_FIFO;
  2703. err = -1;
  2704. }
  2705. buf[TX_AC_VI_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE1);
  2706. if (buf[TX_AC_VI_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_VI_FIFO]) {
  2707. i = TX_AC_VI_FIFO;
  2708. err = -1;
  2709. }
  2710. buf[TX_AC_BK_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE2);
  2711. buf[TX_AC_VO_FIFO] = (buf[TX_AC_BK_FIFO] >> 8) & 0xff;
  2712. buf[TX_AC_BK_FIFO] &= 0xff;
  2713. if (buf[TX_AC_BK_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_BK_FIFO]) {
  2714. i = TX_AC_BK_FIFO;
  2715. err = -1;
  2716. }
  2717. if (buf[TX_AC_VO_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_VO_FIFO]) {
  2718. i = TX_AC_VO_FIFO;
  2719. err = -1;
  2720. }
  2721. buf[TX_BCMC_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE3);
  2722. buf[TX_ATIM_FIFO] = (buf[TX_BCMC_FIFO] >> 8) & 0xff;
  2723. buf[TX_BCMC_FIFO] &= 0xff;
  2724. if (buf[TX_BCMC_FIFO] != wlc_hw->xmtfifo_sz[TX_BCMC_FIFO]) {
  2725. i = TX_BCMC_FIFO;
  2726. err = -1;
  2727. }
  2728. if (buf[TX_ATIM_FIFO] != wlc_hw->xmtfifo_sz[TX_ATIM_FIFO]) {
  2729. i = TX_ATIM_FIFO;
  2730. err = -1;
  2731. }
  2732. if (err != 0)
  2733. brcms_err(core, "wlc_coreinit: txfifo mismatch: ucode size %d"
  2734. " driver size %d index %d\n", buf[i],
  2735. wlc_hw->xmtfifo_sz[i], i);
  2736. /* make sure we can still talk to the mac */
  2737. WARN_ON(bcma_read32(core, D11REGOFFS(maccontrol)) == 0xffffffff);
  2738. /* band-specific inits done by wlc_bsinit() */
  2739. /* Set up frame burst size and antenna swap threshold init values */
  2740. brcms_b_write_shm(wlc_hw, M_MBURST_SIZE, MAXTXFRAMEBURST);
  2741. brcms_b_write_shm(wlc_hw, M_MAX_ANTCNT, ANTCNT);
  2742. /* enable one rx interrupt per received frame */
  2743. bcma_write32(core, D11REGOFFS(intrcvlazy[0]), (1 << IRL_FC_SHIFT));
  2744. /* set the station mode (BSS STA) */
  2745. brcms_b_mctrl(wlc_hw,
  2746. (MCTL_INFRA | MCTL_DISCARD_PMQ | MCTL_AP),
  2747. (MCTL_INFRA | MCTL_DISCARD_PMQ));
  2748. /* set up Beacon interval */
  2749. bcnint_us = 0x8000 << 10;
  2750. bcma_write32(core, D11REGOFFS(tsf_cfprep),
  2751. (bcnint_us << CFPREP_CBI_SHIFT));
  2752. bcma_write32(core, D11REGOFFS(tsf_cfpstart), bcnint_us);
  2753. bcma_write32(core, D11REGOFFS(macintstatus), MI_GP1);
  2754. /* write interrupt mask */
  2755. bcma_write32(core, D11REGOFFS(intctrlregs[RX_FIFO].intmask),
  2756. DEF_RXINTMASK);
  2757. /* allow the MAC to control the PHY clock (dynamic on/off) */
  2758. brcms_b_macphyclk_set(wlc_hw, ON);
  2759. /* program dynamic clock control fast powerup delay register */
  2760. wlc->fastpwrup_dly = ai_clkctl_fast_pwrup_delay(wlc_hw->sih);
  2761. bcma_write16(core, D11REGOFFS(scc_fastpwrup_dly), wlc->fastpwrup_dly);
  2762. /* tell the ucode the corerev */
  2763. brcms_b_write_shm(wlc_hw, M_MACHW_VER, (u16) wlc_hw->corerev);
  2764. /* tell the ucode MAC capabilities */
  2765. brcms_b_write_shm(wlc_hw, M_MACHW_CAP_L,
  2766. (u16) (wlc_hw->machwcap & 0xffff));
  2767. brcms_b_write_shm(wlc_hw, M_MACHW_CAP_H,
  2768. (u16) ((wlc_hw->
  2769. machwcap >> 16) & 0xffff));
  2770. /* write retry limits to SCR, this done after PSM init */
  2771. bcma_write32(core, D11REGOFFS(objaddr),
  2772. OBJADDR_SCR_SEL | S_DOT11_SRC_LMT);
  2773. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2774. bcma_write32(core, D11REGOFFS(objdata), wlc_hw->SRL);
  2775. bcma_write32(core, D11REGOFFS(objaddr),
  2776. OBJADDR_SCR_SEL | S_DOT11_LRC_LMT);
  2777. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2778. bcma_write32(core, D11REGOFFS(objdata), wlc_hw->LRL);
  2779. /* write rate fallback retry limits */
  2780. brcms_b_write_shm(wlc_hw, M_SFRMTXCNTFBRTHSD, wlc_hw->SFBL);
  2781. brcms_b_write_shm(wlc_hw, M_LFRMTXCNTFBRTHSD, wlc_hw->LFBL);
  2782. bcma_mask16(core, D11REGOFFS(ifs_ctl), 0x0FFF);
  2783. bcma_write16(core, D11REGOFFS(ifs_aifsn), EDCF_AIFSN_MIN);
  2784. /* init the tx dma engines */
  2785. for (i = 0; i < NFIFO; i++) {
  2786. if (wlc_hw->di[i])
  2787. dma_txinit(wlc_hw->di[i]);
  2788. }
  2789. /* init the rx dma engine(s) and post receive buffers */
  2790. dma_rxinit(wlc_hw->di[RX_FIFO]);
  2791. dma_rxfill(wlc_hw->di[RX_FIFO]);
  2792. }
  2793. void
  2794. static brcms_b_init(struct brcms_hardware *wlc_hw, u16 chanspec) {
  2795. u32 macintmask;
  2796. bool fastclk;
  2797. struct brcms_c_info *wlc = wlc_hw->wlc;
  2798. /* request FAST clock if not on */
  2799. fastclk = wlc_hw->forcefastclk;
  2800. if (!fastclk)
  2801. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  2802. /* disable interrupts */
  2803. macintmask = brcms_intrsoff(wlc->wl);
  2804. /* set up the specified band and chanspec */
  2805. brcms_c_setxband(wlc_hw, chspec_bandunit(chanspec));
  2806. wlc_phy_chanspec_radio_set(wlc_hw->band->pi, chanspec);
  2807. /* do one-time phy inits and calibration */
  2808. wlc_phy_cal_init(wlc_hw->band->pi);
  2809. /* core-specific initialization */
  2810. brcms_b_coreinit(wlc);
  2811. /* band-specific inits */
  2812. brcms_b_bsinit(wlc, chanspec);
  2813. /* restore macintmask */
  2814. brcms_intrsrestore(wlc->wl, macintmask);
  2815. /* seed wake_override with BRCMS_WAKE_OVERRIDE_MACSUSPEND since the mac
  2816. * is suspended and brcms_c_enable_mac() will clear this override bit.
  2817. */
  2818. mboolset(wlc_hw->wake_override, BRCMS_WAKE_OVERRIDE_MACSUSPEND);
  2819. /*
  2820. * initialize mac_suspend_depth to 1 to match ucode
  2821. * initial suspended state
  2822. */
  2823. wlc_hw->mac_suspend_depth = 1;
  2824. /* restore the clk */
  2825. if (!fastclk)
  2826. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  2827. }
  2828. static void brcms_c_set_phy_chanspec(struct brcms_c_info *wlc,
  2829. u16 chanspec)
  2830. {
  2831. /* Save our copy of the chanspec */
  2832. wlc->chanspec = chanspec;
  2833. /* Set the chanspec and power limits for this locale */
  2834. brcms_c_channel_set_chanspec(wlc->cmi, chanspec, BRCMS_TXPWR_MAX);
  2835. if (wlc->stf->ss_algosel_auto)
  2836. brcms_c_stf_ss_algo_channel_get(wlc, &wlc->stf->ss_algo_channel,
  2837. chanspec);
  2838. brcms_c_stf_ss_update(wlc, wlc->band);
  2839. }
  2840. static void
  2841. brcms_default_rateset(struct brcms_c_info *wlc, struct brcms_c_rateset *rs)
  2842. {
  2843. brcms_c_rateset_default(rs, NULL, wlc->band->phytype,
  2844. wlc->band->bandtype, false, BRCMS_RATE_MASK_FULL,
  2845. (bool) (wlc->pub->_n_enab & SUPPORT_11N),
  2846. brcms_chspec_bw(wlc->default_bss->chanspec),
  2847. wlc->stf->txstreams);
  2848. }
  2849. /* derive wlc->band->basic_rate[] table from 'rateset' */
  2850. static void brcms_c_rate_lookup_init(struct brcms_c_info *wlc,
  2851. struct brcms_c_rateset *rateset)
  2852. {
  2853. u8 rate;
  2854. u8 mandatory;
  2855. u8 cck_basic = 0;
  2856. u8 ofdm_basic = 0;
  2857. u8 *br = wlc->band->basic_rate;
  2858. uint i;
  2859. /* incoming rates are in 500kbps units as in 802.11 Supported Rates */
  2860. memset(br, 0, BRCM_MAXRATE + 1);
  2861. /* For each basic rate in the rates list, make an entry in the
  2862. * best basic lookup.
  2863. */
  2864. for (i = 0; i < rateset->count; i++) {
  2865. /* only make an entry for a basic rate */
  2866. if (!(rateset->rates[i] & BRCMS_RATE_FLAG))
  2867. continue;
  2868. /* mask off basic bit */
  2869. rate = (rateset->rates[i] & BRCMS_RATE_MASK);
  2870. if (rate > BRCM_MAXRATE) {
  2871. brcms_err(wlc->hw->d11core, "brcms_c_rate_lookup_init: "
  2872. "invalid rate 0x%X in rate set\n",
  2873. rateset->rates[i]);
  2874. continue;
  2875. }
  2876. br[rate] = rate;
  2877. }
  2878. /* The rate lookup table now has non-zero entries for each
  2879. * basic rate, equal to the basic rate: br[basicN] = basicN
  2880. *
  2881. * To look up the best basic rate corresponding to any
  2882. * particular rate, code can use the basic_rate table
  2883. * like this
  2884. *
  2885. * basic_rate = wlc->band->basic_rate[tx_rate]
  2886. *
  2887. * Make sure there is a best basic rate entry for
  2888. * every rate by walking up the table from low rates
  2889. * to high, filling in holes in the lookup table
  2890. */
  2891. for (i = 0; i < wlc->band->hw_rateset.count; i++) {
  2892. rate = wlc->band->hw_rateset.rates[i];
  2893. if (br[rate] != 0) {
  2894. /* This rate is a basic rate.
  2895. * Keep track of the best basic rate so far by
  2896. * modulation type.
  2897. */
  2898. if (is_ofdm_rate(rate))
  2899. ofdm_basic = rate;
  2900. else
  2901. cck_basic = rate;
  2902. continue;
  2903. }
  2904. /* This rate is not a basic rate so figure out the
  2905. * best basic rate less than this rate and fill in
  2906. * the hole in the table
  2907. */
  2908. br[rate] = is_ofdm_rate(rate) ? ofdm_basic : cck_basic;
  2909. if (br[rate] != 0)
  2910. continue;
  2911. if (is_ofdm_rate(rate)) {
  2912. /*
  2913. * In 11g and 11a, the OFDM mandatory rates
  2914. * are 6, 12, and 24 Mbps
  2915. */
  2916. if (rate >= BRCM_RATE_24M)
  2917. mandatory = BRCM_RATE_24M;
  2918. else if (rate >= BRCM_RATE_12M)
  2919. mandatory = BRCM_RATE_12M;
  2920. else
  2921. mandatory = BRCM_RATE_6M;
  2922. } else {
  2923. /* In 11b, all CCK rates are mandatory 1 - 11 Mbps */
  2924. mandatory = rate;
  2925. }
  2926. br[rate] = mandatory;
  2927. }
  2928. }
  2929. static void brcms_c_bandinit_ordered(struct brcms_c_info *wlc,
  2930. u16 chanspec)
  2931. {
  2932. struct brcms_c_rateset default_rateset;
  2933. uint parkband;
  2934. uint i, band_order[2];
  2935. /*
  2936. * We might have been bandlocked during down and the chip
  2937. * power-cycled (hibernate). Figure out the right band to park on
  2938. */
  2939. if (wlc->bandlocked || wlc->pub->_nbands == 1) {
  2940. /* updated in brcms_c_bandlock() */
  2941. parkband = wlc->band->bandunit;
  2942. band_order[0] = band_order[1] = parkband;
  2943. } else {
  2944. /* park on the band of the specified chanspec */
  2945. parkband = chspec_bandunit(chanspec);
  2946. /* order so that parkband initialize last */
  2947. band_order[0] = parkband ^ 1;
  2948. band_order[1] = parkband;
  2949. }
  2950. /* make each band operational, software state init */
  2951. for (i = 0; i < wlc->pub->_nbands; i++) {
  2952. uint j = band_order[i];
  2953. wlc->band = wlc->bandstate[j];
  2954. brcms_default_rateset(wlc, &default_rateset);
  2955. /* fill in hw_rate */
  2956. brcms_c_rateset_filter(&default_rateset, &wlc->band->hw_rateset,
  2957. false, BRCMS_RATES_CCK_OFDM, BRCMS_RATE_MASK,
  2958. (bool) (wlc->pub->_n_enab & SUPPORT_11N));
  2959. /* init basic rate lookup */
  2960. brcms_c_rate_lookup_init(wlc, &default_rateset);
  2961. }
  2962. /* sync up phy/radio chanspec */
  2963. brcms_c_set_phy_chanspec(wlc, chanspec);
  2964. }
  2965. /*
  2966. * Set or clear filtering related maccontrol bits based on
  2967. * specified filter flags
  2968. */
  2969. void brcms_c_mac_promisc(struct brcms_c_info *wlc, uint filter_flags)
  2970. {
  2971. u32 promisc_bits = 0;
  2972. wlc->filter_flags = filter_flags;
  2973. if (filter_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS))
  2974. promisc_bits |= MCTL_PROMISC;
  2975. if (filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2976. promisc_bits |= MCTL_BCNS_PROMISC;
  2977. if (filter_flags & FIF_FCSFAIL)
  2978. promisc_bits |= MCTL_KEEPBADFCS;
  2979. if (filter_flags & (FIF_CONTROL | FIF_PSPOLL))
  2980. promisc_bits |= MCTL_KEEPCONTROL;
  2981. brcms_b_mctrl(wlc->hw,
  2982. MCTL_PROMISC | MCTL_BCNS_PROMISC |
  2983. MCTL_KEEPCONTROL | MCTL_KEEPBADFCS,
  2984. promisc_bits);
  2985. }
  2986. /*
  2987. * ucode, hwmac update
  2988. * Channel dependent updates for ucode and hw
  2989. */
  2990. static void brcms_c_ucode_mac_upd(struct brcms_c_info *wlc)
  2991. {
  2992. /* enable or disable any active IBSSs depending on whether or not
  2993. * we are on the home channel
  2994. */
  2995. if (wlc->home_chanspec == wlc_phy_chanspec_get(wlc->band->pi)) {
  2996. if (wlc->pub->associated) {
  2997. /*
  2998. * BMAC_NOTE: This is something that should be fixed
  2999. * in ucode inits. I think that the ucode inits set
  3000. * up the bcn templates and shm values with a bogus
  3001. * beacon. This should not be done in the inits. If
  3002. * ucode needs to set up a beacon for testing, the
  3003. * test routines should write it down, not expect the
  3004. * inits to populate a bogus beacon.
  3005. */
  3006. if (BRCMS_PHY_11N_CAP(wlc->band))
  3007. brcms_b_write_shm(wlc->hw,
  3008. M_BCN_TXTSF_OFFSET, 0);
  3009. }
  3010. } else {
  3011. /* disable an active IBSS if we are not on the home channel */
  3012. }
  3013. }
  3014. static void brcms_c_write_rate_shm(struct brcms_c_info *wlc, u8 rate,
  3015. u8 basic_rate)
  3016. {
  3017. u8 phy_rate, index;
  3018. u8 basic_phy_rate, basic_index;
  3019. u16 dir_table, basic_table;
  3020. u16 basic_ptr;
  3021. /* Shared memory address for the table we are reading */
  3022. dir_table = is_ofdm_rate(basic_rate) ? M_RT_DIRMAP_A : M_RT_DIRMAP_B;
  3023. /* Shared memory address for the table we are writing */
  3024. basic_table = is_ofdm_rate(rate) ? M_RT_BBRSMAP_A : M_RT_BBRSMAP_B;
  3025. /*
  3026. * for a given rate, the LS-nibble of the PLCP SIGNAL field is
  3027. * the index into the rate table.
  3028. */
  3029. phy_rate = rate_info[rate] & BRCMS_RATE_MASK;
  3030. basic_phy_rate = rate_info[basic_rate] & BRCMS_RATE_MASK;
  3031. index = phy_rate & 0xf;
  3032. basic_index = basic_phy_rate & 0xf;
  3033. /* Find the SHM pointer to the ACK rate entry by looking in the
  3034. * Direct-map Table
  3035. */
  3036. basic_ptr = brcms_b_read_shm(wlc->hw, (dir_table + basic_index * 2));
  3037. /* Update the SHM BSS-basic-rate-set mapping table with the pointer
  3038. * to the correct basic rate for the given incoming rate
  3039. */
  3040. brcms_b_write_shm(wlc->hw, (basic_table + index * 2), basic_ptr);
  3041. }
  3042. static const struct brcms_c_rateset *
  3043. brcms_c_rateset_get_hwrs(struct brcms_c_info *wlc)
  3044. {
  3045. const struct brcms_c_rateset *rs_dflt;
  3046. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  3047. if (wlc->band->bandtype == BRCM_BAND_5G)
  3048. rs_dflt = &ofdm_mimo_rates;
  3049. else
  3050. rs_dflt = &cck_ofdm_mimo_rates;
  3051. } else if (wlc->band->gmode)
  3052. rs_dflt = &cck_ofdm_rates;
  3053. else
  3054. rs_dflt = &cck_rates;
  3055. return rs_dflt;
  3056. }
  3057. static void brcms_c_set_ratetable(struct brcms_c_info *wlc)
  3058. {
  3059. const struct brcms_c_rateset *rs_dflt;
  3060. struct brcms_c_rateset rs;
  3061. u8 rate, basic_rate;
  3062. uint i;
  3063. rs_dflt = brcms_c_rateset_get_hwrs(wlc);
  3064. brcms_c_rateset_copy(rs_dflt, &rs);
  3065. brcms_c_rateset_mcs_upd(&rs, wlc->stf->txstreams);
  3066. /* walk the phy rate table and update SHM basic rate lookup table */
  3067. for (i = 0; i < rs.count; i++) {
  3068. rate = rs.rates[i] & BRCMS_RATE_MASK;
  3069. /* for a given rate brcms_basic_rate returns the rate at
  3070. * which a response ACK/CTS should be sent.
  3071. */
  3072. basic_rate = brcms_basic_rate(wlc, rate);
  3073. if (basic_rate == 0)
  3074. /* This should only happen if we are using a
  3075. * restricted rateset.
  3076. */
  3077. basic_rate = rs.rates[0] & BRCMS_RATE_MASK;
  3078. brcms_c_write_rate_shm(wlc, rate, basic_rate);
  3079. }
  3080. }
  3081. /* band-specific init */
  3082. static void brcms_c_bsinit(struct brcms_c_info *wlc)
  3083. {
  3084. brcms_dbg_info(wlc->hw->d11core, "wl%d: bandunit %d\n",
  3085. wlc->pub->unit, wlc->band->bandunit);
  3086. /* write ucode ACK/CTS rate table */
  3087. brcms_c_set_ratetable(wlc);
  3088. /* update some band specific mac configuration */
  3089. brcms_c_ucode_mac_upd(wlc);
  3090. /* init antenna selection */
  3091. brcms_c_antsel_init(wlc->asi);
  3092. }
  3093. /* formula: IDLE_BUSY_RATIO_X_16 = (100-duty_cycle)/duty_cycle*16 */
  3094. static int
  3095. brcms_c_duty_cycle_set(struct brcms_c_info *wlc, int duty_cycle, bool isOFDM,
  3096. bool writeToShm)
  3097. {
  3098. int idle_busy_ratio_x_16 = 0;
  3099. uint offset =
  3100. isOFDM ? M_TX_IDLE_BUSY_RATIO_X_16_OFDM :
  3101. M_TX_IDLE_BUSY_RATIO_X_16_CCK;
  3102. if (duty_cycle > 100 || duty_cycle < 0) {
  3103. brcms_err(wlc->hw->d11core,
  3104. "wl%d: duty cycle value off limit\n",
  3105. wlc->pub->unit);
  3106. return -EINVAL;
  3107. }
  3108. if (duty_cycle)
  3109. idle_busy_ratio_x_16 = (100 - duty_cycle) * 16 / duty_cycle;
  3110. /* Only write to shared memory when wl is up */
  3111. if (writeToShm)
  3112. brcms_b_write_shm(wlc->hw, offset, (u16) idle_busy_ratio_x_16);
  3113. if (isOFDM)
  3114. wlc->tx_duty_cycle_ofdm = (u16) duty_cycle;
  3115. else
  3116. wlc->tx_duty_cycle_cck = (u16) duty_cycle;
  3117. return 0;
  3118. }
  3119. /* push sw hps and wake state through hardware */
  3120. static void brcms_c_set_ps_ctrl(struct brcms_c_info *wlc)
  3121. {
  3122. u32 v1, v2;
  3123. bool hps;
  3124. bool awake_before;
  3125. hps = brcms_c_ps_allowed(wlc);
  3126. brcms_dbg_mac80211(wlc->hw->d11core, "wl%d: hps %d\n", wlc->pub->unit,
  3127. hps);
  3128. v1 = bcma_read32(wlc->hw->d11core, D11REGOFFS(maccontrol));
  3129. v2 = MCTL_WAKE;
  3130. if (hps)
  3131. v2 |= MCTL_HPS;
  3132. brcms_b_mctrl(wlc->hw, MCTL_WAKE | MCTL_HPS, v2);
  3133. awake_before = ((v1 & MCTL_WAKE) || ((v1 & MCTL_HPS) == 0));
  3134. if (!awake_before)
  3135. brcms_b_wait_for_wake(wlc->hw);
  3136. }
  3137. /*
  3138. * Write this BSS config's MAC address to core.
  3139. * Updates RXE match engine.
  3140. */
  3141. static int brcms_c_set_mac(struct brcms_bss_cfg *bsscfg)
  3142. {
  3143. int err = 0;
  3144. struct brcms_c_info *wlc = bsscfg->wlc;
  3145. /* enter the MAC addr into the RXE match registers */
  3146. brcms_c_set_addrmatch(wlc, RCM_MAC_OFFSET, wlc->pub->cur_etheraddr);
  3147. brcms_c_ampdu_macaddr_upd(wlc);
  3148. return err;
  3149. }
  3150. /* Write the BSS config's BSSID address to core (set_bssid in d11procs.tcl).
  3151. * Updates RXE match engine.
  3152. */
  3153. static void brcms_c_set_bssid(struct brcms_bss_cfg *bsscfg)
  3154. {
  3155. /* we need to update BSSID in RXE match registers */
  3156. brcms_c_set_addrmatch(bsscfg->wlc, RCM_BSSID_OFFSET, bsscfg->BSSID);
  3157. }
  3158. void brcms_c_set_ssid(struct brcms_c_info *wlc, u8 *ssid, size_t ssid_len)
  3159. {
  3160. u8 len = min_t(u8, sizeof(wlc->bsscfg->SSID), ssid_len);
  3161. memset(wlc->bsscfg->SSID, 0, sizeof(wlc->bsscfg->SSID));
  3162. memcpy(wlc->bsscfg->SSID, ssid, len);
  3163. wlc->bsscfg->SSID_len = len;
  3164. }
  3165. static void brcms_b_set_shortslot(struct brcms_hardware *wlc_hw, bool shortslot)
  3166. {
  3167. wlc_hw->shortslot = shortslot;
  3168. if (wlc_hw->band->bandtype == BRCM_BAND_2G && wlc_hw->up) {
  3169. brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
  3170. brcms_b_update_slot_timing(wlc_hw, shortslot);
  3171. brcms_c_enable_mac(wlc_hw->wlc);
  3172. }
  3173. }
  3174. /*
  3175. * Suspend the the MAC and update the slot timing
  3176. * for standard 11b/g (20us slots) or shortslot 11g (9us slots).
  3177. */
  3178. static void brcms_c_switch_shortslot(struct brcms_c_info *wlc, bool shortslot)
  3179. {
  3180. /* use the override if it is set */
  3181. if (wlc->shortslot_override != BRCMS_SHORTSLOT_AUTO)
  3182. shortslot = (wlc->shortslot_override == BRCMS_SHORTSLOT_ON);
  3183. if (wlc->shortslot == shortslot)
  3184. return;
  3185. wlc->shortslot = shortslot;
  3186. brcms_b_set_shortslot(wlc->hw, shortslot);
  3187. }
  3188. static void brcms_c_set_home_chanspec(struct brcms_c_info *wlc, u16 chanspec)
  3189. {
  3190. if (wlc->home_chanspec != chanspec) {
  3191. wlc->home_chanspec = chanspec;
  3192. if (wlc->pub->associated)
  3193. wlc->bsscfg->current_bss->chanspec = chanspec;
  3194. }
  3195. }
  3196. void
  3197. brcms_b_set_chanspec(struct brcms_hardware *wlc_hw, u16 chanspec,
  3198. bool mute_tx, struct txpwr_limits *txpwr)
  3199. {
  3200. uint bandunit;
  3201. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: 0x%x\n", wlc_hw->unit,
  3202. chanspec);
  3203. wlc_hw->chanspec = chanspec;
  3204. /* Switch bands if necessary */
  3205. if (wlc_hw->_nbands > 1) {
  3206. bandunit = chspec_bandunit(chanspec);
  3207. if (wlc_hw->band->bandunit != bandunit) {
  3208. /* brcms_b_setband disables other bandunit,
  3209. * use light band switch if not up yet
  3210. */
  3211. if (wlc_hw->up) {
  3212. wlc_phy_chanspec_radio_set(wlc_hw->
  3213. bandstate[bandunit]->
  3214. pi, chanspec);
  3215. brcms_b_setband(wlc_hw, bandunit, chanspec);
  3216. } else {
  3217. brcms_c_setxband(wlc_hw, bandunit);
  3218. }
  3219. }
  3220. }
  3221. wlc_phy_initcal_enable(wlc_hw->band->pi, !mute_tx);
  3222. if (!wlc_hw->up) {
  3223. if (wlc_hw->clk)
  3224. wlc_phy_txpower_limit_set(wlc_hw->band->pi, txpwr,
  3225. chanspec);
  3226. wlc_phy_chanspec_radio_set(wlc_hw->band->pi, chanspec);
  3227. } else {
  3228. wlc_phy_chanspec_set(wlc_hw->band->pi, chanspec);
  3229. wlc_phy_txpower_limit_set(wlc_hw->band->pi, txpwr, chanspec);
  3230. /* Update muting of the channel */
  3231. brcms_b_mute(wlc_hw, mute_tx);
  3232. }
  3233. }
  3234. /* switch to and initialize new band */
  3235. static void brcms_c_setband(struct brcms_c_info *wlc,
  3236. uint bandunit)
  3237. {
  3238. wlc->band = wlc->bandstate[bandunit];
  3239. if (!wlc->pub->up)
  3240. return;
  3241. /* wait for at least one beacon before entering sleeping state */
  3242. brcms_c_set_ps_ctrl(wlc);
  3243. /* band-specific initializations */
  3244. brcms_c_bsinit(wlc);
  3245. }
  3246. static void brcms_c_set_chanspec(struct brcms_c_info *wlc, u16 chanspec)
  3247. {
  3248. uint bandunit;
  3249. bool switchband = false;
  3250. u16 old_chanspec = wlc->chanspec;
  3251. if (!brcms_c_valid_chanspec_db(wlc->cmi, chanspec)) {
  3252. brcms_err(wlc->hw->d11core, "wl%d: %s: Bad channel %d\n",
  3253. wlc->pub->unit, __func__, CHSPEC_CHANNEL(chanspec));
  3254. return;
  3255. }
  3256. /* Switch bands if necessary */
  3257. if (wlc->pub->_nbands > 1) {
  3258. bandunit = chspec_bandunit(chanspec);
  3259. if (wlc->band->bandunit != bandunit || wlc->bandinit_pending) {
  3260. switchband = true;
  3261. if (wlc->bandlocked) {
  3262. brcms_err(wlc->hw->d11core,
  3263. "wl%d: %s: chspec %d band is locked!\n",
  3264. wlc->pub->unit, __func__,
  3265. CHSPEC_CHANNEL(chanspec));
  3266. return;
  3267. }
  3268. /*
  3269. * should the setband call come after the
  3270. * brcms_b_chanspec() ? if the setband updates
  3271. * (brcms_c_bsinit) use low level calls to inspect and
  3272. * set state, the state inspected may be from the wrong
  3273. * band, or the following brcms_b_set_chanspec() may
  3274. * undo the work.
  3275. */
  3276. brcms_c_setband(wlc, bandunit);
  3277. }
  3278. }
  3279. /* sync up phy/radio chanspec */
  3280. brcms_c_set_phy_chanspec(wlc, chanspec);
  3281. /* init antenna selection */
  3282. if (brcms_chspec_bw(old_chanspec) != brcms_chspec_bw(chanspec)) {
  3283. brcms_c_antsel_init(wlc->asi);
  3284. /* Fix the hardware rateset based on bw.
  3285. * Mainly add MCS32 for 40Mhz, remove MCS 32 for 20Mhz
  3286. */
  3287. brcms_c_rateset_bw_mcs_filter(&wlc->band->hw_rateset,
  3288. wlc->band->mimo_cap_40 ? brcms_chspec_bw(chanspec) : 0);
  3289. }
  3290. /* update some mac configuration since chanspec changed */
  3291. brcms_c_ucode_mac_upd(wlc);
  3292. }
  3293. /*
  3294. * This function changes the phytxctl for beacon based on current
  3295. * beacon ratespec AND txant setting as per this table:
  3296. * ratespec CCK ant = wlc->stf->txant
  3297. * OFDM ant = 3
  3298. */
  3299. void brcms_c_beacon_phytxctl_txant_upd(struct brcms_c_info *wlc,
  3300. u32 bcn_rspec)
  3301. {
  3302. u16 phyctl;
  3303. u16 phytxant = wlc->stf->phytxant;
  3304. u16 mask = PHY_TXC_ANT_MASK;
  3305. /* for non-siso rates or default setting, use the available chains */
  3306. if (BRCMS_PHY_11N_CAP(wlc->band))
  3307. phytxant = brcms_c_stf_phytxchain_sel(wlc, bcn_rspec);
  3308. phyctl = brcms_b_read_shm(wlc->hw, M_BCN_PCTLWD);
  3309. phyctl = (phyctl & ~mask) | phytxant;
  3310. brcms_b_write_shm(wlc->hw, M_BCN_PCTLWD, phyctl);
  3311. }
  3312. /*
  3313. * centralized protection config change function to simplify debugging, no
  3314. * consistency checking this should be called only on changes to avoid overhead
  3315. * in periodic function
  3316. */
  3317. void brcms_c_protection_upd(struct brcms_c_info *wlc, uint idx, int val)
  3318. {
  3319. /*
  3320. * Cannot use brcms_dbg_* here because this function is called
  3321. * before wlc is sufficiently initialized.
  3322. */
  3323. BCMMSG(wlc->wiphy, "idx %d, val %d\n", idx, val);
  3324. switch (idx) {
  3325. case BRCMS_PROT_G_SPEC:
  3326. wlc->protection->_g = (bool) val;
  3327. break;
  3328. case BRCMS_PROT_G_OVR:
  3329. wlc->protection->g_override = (s8) val;
  3330. break;
  3331. case BRCMS_PROT_G_USER:
  3332. wlc->protection->gmode_user = (u8) val;
  3333. break;
  3334. case BRCMS_PROT_OVERLAP:
  3335. wlc->protection->overlap = (s8) val;
  3336. break;
  3337. case BRCMS_PROT_N_USER:
  3338. wlc->protection->nmode_user = (s8) val;
  3339. break;
  3340. case BRCMS_PROT_N_CFG:
  3341. wlc->protection->n_cfg = (s8) val;
  3342. break;
  3343. case BRCMS_PROT_N_CFG_OVR:
  3344. wlc->protection->n_cfg_override = (s8) val;
  3345. break;
  3346. case BRCMS_PROT_N_NONGF:
  3347. wlc->protection->nongf = (bool) val;
  3348. break;
  3349. case BRCMS_PROT_N_NONGF_OVR:
  3350. wlc->protection->nongf_override = (s8) val;
  3351. break;
  3352. case BRCMS_PROT_N_PAM_OVR:
  3353. wlc->protection->n_pam_override = (s8) val;
  3354. break;
  3355. case BRCMS_PROT_N_OBSS:
  3356. wlc->protection->n_obss = (bool) val;
  3357. break;
  3358. default:
  3359. break;
  3360. }
  3361. }
  3362. static void brcms_c_ht_update_sgi_rx(struct brcms_c_info *wlc, int val)
  3363. {
  3364. if (wlc->pub->up) {
  3365. brcms_c_update_beacon(wlc);
  3366. brcms_c_update_probe_resp(wlc, true);
  3367. }
  3368. }
  3369. static void brcms_c_ht_update_ldpc(struct brcms_c_info *wlc, s8 val)
  3370. {
  3371. wlc->stf->ldpc = val;
  3372. if (wlc->pub->up) {
  3373. brcms_c_update_beacon(wlc);
  3374. brcms_c_update_probe_resp(wlc, true);
  3375. wlc_phy_ldpc_override_set(wlc->band->pi, (val ? true : false));
  3376. }
  3377. }
  3378. void brcms_c_wme_setparams(struct brcms_c_info *wlc, u16 aci,
  3379. const struct ieee80211_tx_queue_params *params,
  3380. bool suspend)
  3381. {
  3382. int i;
  3383. struct shm_acparams acp_shm;
  3384. u16 *shm_entry;
  3385. /* Only apply params if the core is out of reset and has clocks */
  3386. if (!wlc->clk) {
  3387. brcms_err(wlc->hw->d11core, "wl%d: %s : no-clock\n",
  3388. wlc->pub->unit, __func__);
  3389. return;
  3390. }
  3391. memset(&acp_shm, 0, sizeof(struct shm_acparams));
  3392. /* fill in shm ac params struct */
  3393. acp_shm.txop = params->txop;
  3394. /* convert from units of 32us to us for ucode */
  3395. wlc->edcf_txop[aci & 0x3] = acp_shm.txop =
  3396. EDCF_TXOP2USEC(acp_shm.txop);
  3397. acp_shm.aifs = (params->aifs & EDCF_AIFSN_MASK);
  3398. if (aci == IEEE80211_AC_VI && acp_shm.txop == 0
  3399. && acp_shm.aifs < EDCF_AIFSN_MAX)
  3400. acp_shm.aifs++;
  3401. if (acp_shm.aifs < EDCF_AIFSN_MIN
  3402. || acp_shm.aifs > EDCF_AIFSN_MAX) {
  3403. brcms_err(wlc->hw->d11core, "wl%d: edcf_setparams: bad "
  3404. "aifs %d\n", wlc->pub->unit, acp_shm.aifs);
  3405. } else {
  3406. acp_shm.cwmin = params->cw_min;
  3407. acp_shm.cwmax = params->cw_max;
  3408. acp_shm.cwcur = acp_shm.cwmin;
  3409. acp_shm.bslots =
  3410. bcma_read16(wlc->hw->d11core, D11REGOFFS(tsf_random)) &
  3411. acp_shm.cwcur;
  3412. acp_shm.reggap = acp_shm.bslots + acp_shm.aifs;
  3413. /* Indicate the new params to the ucode */
  3414. acp_shm.status = brcms_b_read_shm(wlc->hw, (M_EDCF_QINFO +
  3415. wme_ac2fifo[aci] *
  3416. M_EDCF_QLEN +
  3417. M_EDCF_STATUS_OFF));
  3418. acp_shm.status |= WME_STATUS_NEWAC;
  3419. /* Fill in shm acparam table */
  3420. shm_entry = (u16 *) &acp_shm;
  3421. for (i = 0; i < (int)sizeof(struct shm_acparams); i += 2)
  3422. brcms_b_write_shm(wlc->hw,
  3423. M_EDCF_QINFO +
  3424. wme_ac2fifo[aci] * M_EDCF_QLEN + i,
  3425. *shm_entry++);
  3426. }
  3427. if (suspend)
  3428. brcms_c_suspend_mac_and_wait(wlc);
  3429. brcms_c_update_beacon(wlc);
  3430. brcms_c_update_probe_resp(wlc, false);
  3431. if (suspend)
  3432. brcms_c_enable_mac(wlc);
  3433. }
  3434. static void brcms_c_edcf_setparams(struct brcms_c_info *wlc, bool suspend)
  3435. {
  3436. u16 aci;
  3437. int i_ac;
  3438. struct ieee80211_tx_queue_params txq_pars;
  3439. static const struct edcf_acparam default_edcf_acparams[] = {
  3440. {EDCF_AC_BE_ACI_STA, EDCF_AC_BE_ECW_STA, EDCF_AC_BE_TXOP_STA},
  3441. {EDCF_AC_BK_ACI_STA, EDCF_AC_BK_ECW_STA, EDCF_AC_BK_TXOP_STA},
  3442. {EDCF_AC_VI_ACI_STA, EDCF_AC_VI_ECW_STA, EDCF_AC_VI_TXOP_STA},
  3443. {EDCF_AC_VO_ACI_STA, EDCF_AC_VO_ECW_STA, EDCF_AC_VO_TXOP_STA}
  3444. }; /* ucode needs these parameters during its initialization */
  3445. const struct edcf_acparam *edcf_acp = &default_edcf_acparams[0];
  3446. for (i_ac = 0; i_ac < IEEE80211_NUM_ACS; i_ac++, edcf_acp++) {
  3447. /* find out which ac this set of params applies to */
  3448. aci = (edcf_acp->ACI & EDCF_ACI_MASK) >> EDCF_ACI_SHIFT;
  3449. /* fill in shm ac params struct */
  3450. txq_pars.txop = edcf_acp->TXOP;
  3451. txq_pars.aifs = edcf_acp->ACI;
  3452. /* CWmin = 2^(ECWmin) - 1 */
  3453. txq_pars.cw_min = EDCF_ECW2CW(edcf_acp->ECW & EDCF_ECWMIN_MASK);
  3454. /* CWmax = 2^(ECWmax) - 1 */
  3455. txq_pars.cw_max = EDCF_ECW2CW((edcf_acp->ECW & EDCF_ECWMAX_MASK)
  3456. >> EDCF_ECWMAX_SHIFT);
  3457. brcms_c_wme_setparams(wlc, aci, &txq_pars, suspend);
  3458. }
  3459. if (suspend) {
  3460. brcms_c_suspend_mac_and_wait(wlc);
  3461. brcms_c_enable_mac(wlc);
  3462. }
  3463. }
  3464. static void brcms_c_radio_monitor_start(struct brcms_c_info *wlc)
  3465. {
  3466. /* Don't start the timer if HWRADIO feature is disabled */
  3467. if (wlc->radio_monitor)
  3468. return;
  3469. wlc->radio_monitor = true;
  3470. brcms_b_pllreq(wlc->hw, true, BRCMS_PLLREQ_RADIO_MON);
  3471. brcms_add_timer(wlc->radio_timer, TIMER_INTERVAL_RADIOCHK, true);
  3472. }
  3473. static bool brcms_c_radio_monitor_stop(struct brcms_c_info *wlc)
  3474. {
  3475. if (!wlc->radio_monitor)
  3476. return true;
  3477. wlc->radio_monitor = false;
  3478. brcms_b_pllreq(wlc->hw, false, BRCMS_PLLREQ_RADIO_MON);
  3479. return brcms_del_timer(wlc->radio_timer);
  3480. }
  3481. /* read hwdisable state and propagate to wlc flag */
  3482. static void brcms_c_radio_hwdisable_upd(struct brcms_c_info *wlc)
  3483. {
  3484. if (wlc->pub->hw_off)
  3485. return;
  3486. if (brcms_b_radio_read_hwdisabled(wlc->hw))
  3487. mboolset(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE);
  3488. else
  3489. mboolclr(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE);
  3490. }
  3491. /* update hwradio status and return it */
  3492. bool brcms_c_check_radio_disabled(struct brcms_c_info *wlc)
  3493. {
  3494. brcms_c_radio_hwdisable_upd(wlc);
  3495. return mboolisset(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE) ?
  3496. true : false;
  3497. }
  3498. /* periodical query hw radio button while driver is "down" */
  3499. static void brcms_c_radio_timer(void *arg)
  3500. {
  3501. struct brcms_c_info *wlc = (struct brcms_c_info *) arg;
  3502. if (brcms_deviceremoved(wlc)) {
  3503. brcms_err(wlc->hw->d11core, "wl%d: %s: dead chip\n",
  3504. wlc->pub->unit, __func__);
  3505. brcms_down(wlc->wl);
  3506. return;
  3507. }
  3508. brcms_c_radio_hwdisable_upd(wlc);
  3509. }
  3510. /* common low-level watchdog code */
  3511. static void brcms_b_watchdog(struct brcms_c_info *wlc)
  3512. {
  3513. struct brcms_hardware *wlc_hw = wlc->hw;
  3514. if (!wlc_hw->up)
  3515. return;
  3516. /* increment second count */
  3517. wlc_hw->now++;
  3518. /* Check for FIFO error interrupts */
  3519. brcms_b_fifoerrors(wlc_hw);
  3520. /* make sure RX dma has buffers */
  3521. dma_rxfill(wlc->hw->di[RX_FIFO]);
  3522. wlc_phy_watchdog(wlc_hw->band->pi);
  3523. }
  3524. /* common watchdog code */
  3525. static void brcms_c_watchdog(struct brcms_c_info *wlc)
  3526. {
  3527. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  3528. if (!wlc->pub->up)
  3529. return;
  3530. if (brcms_deviceremoved(wlc)) {
  3531. brcms_err(wlc->hw->d11core, "wl%d: %s: dead chip\n",
  3532. wlc->pub->unit, __func__);
  3533. brcms_down(wlc->wl);
  3534. return;
  3535. }
  3536. /* increment second count */
  3537. wlc->pub->now++;
  3538. brcms_c_radio_hwdisable_upd(wlc);
  3539. /* if radio is disable, driver may be down, quit here */
  3540. if (wlc->pub->radio_disabled)
  3541. return;
  3542. brcms_b_watchdog(wlc);
  3543. /*
  3544. * occasionally sample mac stat counters to
  3545. * detect 16-bit counter wrap
  3546. */
  3547. if ((wlc->pub->now % SW_TIMER_MAC_STAT_UPD) == 0)
  3548. brcms_c_statsupd(wlc);
  3549. if (BRCMS_ISNPHY(wlc->band) &&
  3550. ((wlc->pub->now - wlc->tempsense_lasttime) >=
  3551. BRCMS_TEMPSENSE_PERIOD)) {
  3552. wlc->tempsense_lasttime = wlc->pub->now;
  3553. brcms_c_tempsense_upd(wlc);
  3554. }
  3555. }
  3556. static void brcms_c_watchdog_by_timer(void *arg)
  3557. {
  3558. struct brcms_c_info *wlc = (struct brcms_c_info *) arg;
  3559. brcms_c_watchdog(wlc);
  3560. }
  3561. static bool brcms_c_timers_init(struct brcms_c_info *wlc, int unit)
  3562. {
  3563. wlc->wdtimer = brcms_init_timer(wlc->wl, brcms_c_watchdog_by_timer,
  3564. wlc, "watchdog");
  3565. if (!wlc->wdtimer) {
  3566. wiphy_err(wlc->wiphy, "wl%d: wl_init_timer for wdtimer "
  3567. "failed\n", unit);
  3568. goto fail;
  3569. }
  3570. wlc->radio_timer = brcms_init_timer(wlc->wl, brcms_c_radio_timer,
  3571. wlc, "radio");
  3572. if (!wlc->radio_timer) {
  3573. wiphy_err(wlc->wiphy, "wl%d: wl_init_timer for radio_timer "
  3574. "failed\n", unit);
  3575. goto fail;
  3576. }
  3577. return true;
  3578. fail:
  3579. return false;
  3580. }
  3581. /*
  3582. * Initialize brcms_c_info default values ...
  3583. * may get overrides later in this function
  3584. */
  3585. static void brcms_c_info_init(struct brcms_c_info *wlc, int unit)
  3586. {
  3587. int i;
  3588. /* Save our copy of the chanspec */
  3589. wlc->chanspec = ch20mhz_chspec(1);
  3590. /* various 802.11g modes */
  3591. wlc->shortslot = false;
  3592. wlc->shortslot_override = BRCMS_SHORTSLOT_AUTO;
  3593. brcms_c_protection_upd(wlc, BRCMS_PROT_G_OVR, BRCMS_PROTECTION_AUTO);
  3594. brcms_c_protection_upd(wlc, BRCMS_PROT_G_SPEC, false);
  3595. brcms_c_protection_upd(wlc, BRCMS_PROT_N_CFG_OVR,
  3596. BRCMS_PROTECTION_AUTO);
  3597. brcms_c_protection_upd(wlc, BRCMS_PROT_N_CFG, BRCMS_N_PROTECTION_OFF);
  3598. brcms_c_protection_upd(wlc, BRCMS_PROT_N_NONGF_OVR,
  3599. BRCMS_PROTECTION_AUTO);
  3600. brcms_c_protection_upd(wlc, BRCMS_PROT_N_NONGF, false);
  3601. brcms_c_protection_upd(wlc, BRCMS_PROT_N_PAM_OVR, AUTO);
  3602. brcms_c_protection_upd(wlc, BRCMS_PROT_OVERLAP,
  3603. BRCMS_PROTECTION_CTL_OVERLAP);
  3604. /* 802.11g draft 4.0 NonERP elt advertisement */
  3605. wlc->include_legacy_erp = true;
  3606. wlc->stf->ant_rx_ovr = ANT_RX_DIV_DEF;
  3607. wlc->stf->txant = ANT_TX_DEF;
  3608. wlc->prb_resp_timeout = BRCMS_PRB_RESP_TIMEOUT;
  3609. wlc->usr_fragthresh = DOT11_DEFAULT_FRAG_LEN;
  3610. for (i = 0; i < NFIFO; i++)
  3611. wlc->fragthresh[i] = DOT11_DEFAULT_FRAG_LEN;
  3612. wlc->RTSThresh = DOT11_DEFAULT_RTS_LEN;
  3613. /* default rate fallback retry limits */
  3614. wlc->SFBL = RETRY_SHORT_FB;
  3615. wlc->LFBL = RETRY_LONG_FB;
  3616. /* default mac retry limits */
  3617. wlc->SRL = RETRY_SHORT_DEF;
  3618. wlc->LRL = RETRY_LONG_DEF;
  3619. /* WME QoS mode is Auto by default */
  3620. wlc->pub->_ampdu = AMPDU_AGG_HOST;
  3621. }
  3622. static uint brcms_c_attach_module(struct brcms_c_info *wlc)
  3623. {
  3624. uint err = 0;
  3625. uint unit;
  3626. unit = wlc->pub->unit;
  3627. wlc->asi = brcms_c_antsel_attach(wlc);
  3628. if (wlc->asi == NULL) {
  3629. wiphy_err(wlc->wiphy, "wl%d: attach: antsel_attach "
  3630. "failed\n", unit);
  3631. err = 44;
  3632. goto fail;
  3633. }
  3634. wlc->ampdu = brcms_c_ampdu_attach(wlc);
  3635. if (wlc->ampdu == NULL) {
  3636. wiphy_err(wlc->wiphy, "wl%d: attach: ampdu_attach "
  3637. "failed\n", unit);
  3638. err = 50;
  3639. goto fail;
  3640. }
  3641. if ((brcms_c_stf_attach(wlc) != 0)) {
  3642. wiphy_err(wlc->wiphy, "wl%d: attach: stf_attach "
  3643. "failed\n", unit);
  3644. err = 68;
  3645. goto fail;
  3646. }
  3647. fail:
  3648. return err;
  3649. }
  3650. struct brcms_pub *brcms_c_pub(struct brcms_c_info *wlc)
  3651. {
  3652. return wlc->pub;
  3653. }
  3654. /* low level attach
  3655. * run backplane attach, init nvram
  3656. * run phy attach
  3657. * initialize software state for each core and band
  3658. * put the whole chip in reset(driver down state), no clock
  3659. */
  3660. static int brcms_b_attach(struct brcms_c_info *wlc, struct bcma_device *core,
  3661. uint unit, bool piomode)
  3662. {
  3663. struct brcms_hardware *wlc_hw;
  3664. uint err = 0;
  3665. uint j;
  3666. bool wme = false;
  3667. struct shared_phy_params sha_params;
  3668. struct wiphy *wiphy = wlc->wiphy;
  3669. struct pci_dev *pcidev = core->bus->host_pci;
  3670. struct ssb_sprom *sprom = &core->bus->sprom;
  3671. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI)
  3672. brcms_dbg_info(core, "wl%d: vendor 0x%x device 0x%x\n", unit,
  3673. pcidev->vendor,
  3674. pcidev->device);
  3675. else
  3676. brcms_dbg_info(core, "wl%d: vendor 0x%x device 0x%x\n", unit,
  3677. core->bus->boardinfo.vendor,
  3678. core->bus->boardinfo.type);
  3679. wme = true;
  3680. wlc_hw = wlc->hw;
  3681. wlc_hw->wlc = wlc;
  3682. wlc_hw->unit = unit;
  3683. wlc_hw->band = wlc_hw->bandstate[0];
  3684. wlc_hw->_piomode = piomode;
  3685. /* populate struct brcms_hardware with default values */
  3686. brcms_b_info_init(wlc_hw);
  3687. /*
  3688. * Do the hardware portion of the attach. Also initialize software
  3689. * state that depends on the particular hardware we are running.
  3690. */
  3691. wlc_hw->sih = ai_attach(core->bus);
  3692. if (wlc_hw->sih == NULL) {
  3693. wiphy_err(wiphy, "wl%d: brcms_b_attach: si_attach failed\n",
  3694. unit);
  3695. err = 11;
  3696. goto fail;
  3697. }
  3698. /* verify again the device is supported */
  3699. if (!brcms_c_chipmatch(core)) {
  3700. wiphy_err(wiphy, "wl%d: brcms_b_attach: Unsupported device\n",
  3701. unit);
  3702. err = 12;
  3703. goto fail;
  3704. }
  3705. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  3706. wlc_hw->vendorid = pcidev->vendor;
  3707. wlc_hw->deviceid = pcidev->device;
  3708. } else {
  3709. wlc_hw->vendorid = core->bus->boardinfo.vendor;
  3710. wlc_hw->deviceid = core->bus->boardinfo.type;
  3711. }
  3712. wlc_hw->d11core = core;
  3713. wlc_hw->corerev = core->id.rev;
  3714. /* validate chip, chiprev and corerev */
  3715. if (!brcms_c_isgoodchip(wlc_hw)) {
  3716. err = 13;
  3717. goto fail;
  3718. }
  3719. /* initialize power control registers */
  3720. ai_clkctl_init(wlc_hw->sih);
  3721. /* request fastclock and force fastclock for the rest of attach
  3722. * bring the d11 core out of reset.
  3723. * For PMU chips, the first wlc_clkctl_clk is no-op since core-clk
  3724. * is still false; But it will be called again inside wlc_corereset,
  3725. * after d11 is out of reset.
  3726. */
  3727. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  3728. brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
  3729. if (!brcms_b_validate_chip_access(wlc_hw)) {
  3730. wiphy_err(wiphy, "wl%d: brcms_b_attach: validate_chip_access "
  3731. "failed\n", unit);
  3732. err = 14;
  3733. goto fail;
  3734. }
  3735. /* get the board rev, used just below */
  3736. j = sprom->board_rev;
  3737. /* promote srom boardrev of 0xFF to 1 */
  3738. if (j == BOARDREV_PROMOTABLE)
  3739. j = BOARDREV_PROMOTED;
  3740. wlc_hw->boardrev = (u16) j;
  3741. if (!brcms_c_validboardtype(wlc_hw)) {
  3742. wiphy_err(wiphy, "wl%d: brcms_b_attach: Unsupported Broadcom "
  3743. "board type (0x%x)" " or revision level (0x%x)\n",
  3744. unit, ai_get_boardtype(wlc_hw->sih),
  3745. wlc_hw->boardrev);
  3746. err = 15;
  3747. goto fail;
  3748. }
  3749. wlc_hw->sromrev = sprom->revision;
  3750. wlc_hw->boardflags = sprom->boardflags_lo + (sprom->boardflags_hi << 16);
  3751. wlc_hw->boardflags2 = sprom->boardflags2_lo + (sprom->boardflags2_hi << 16);
  3752. if (wlc_hw->boardflags & BFL_NOPLLDOWN)
  3753. brcms_b_pllreq(wlc_hw, true, BRCMS_PLLREQ_SHARED);
  3754. /* check device id(srom, nvram etc.) to set bands */
  3755. if (wlc_hw->deviceid == BCM43224_D11N_ID ||
  3756. wlc_hw->deviceid == BCM43224_D11N_ID_VEN1 ||
  3757. wlc_hw->deviceid == BCM43224_CHIP_ID)
  3758. /* Dualband boards */
  3759. wlc_hw->_nbands = 2;
  3760. else
  3761. wlc_hw->_nbands = 1;
  3762. if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43225))
  3763. wlc_hw->_nbands = 1;
  3764. /* BMAC_NOTE: remove init of pub values when brcms_c_attach()
  3765. * unconditionally does the init of these values
  3766. */
  3767. wlc->vendorid = wlc_hw->vendorid;
  3768. wlc->deviceid = wlc_hw->deviceid;
  3769. wlc->pub->sih = wlc_hw->sih;
  3770. wlc->pub->corerev = wlc_hw->corerev;
  3771. wlc->pub->sromrev = wlc_hw->sromrev;
  3772. wlc->pub->boardrev = wlc_hw->boardrev;
  3773. wlc->pub->boardflags = wlc_hw->boardflags;
  3774. wlc->pub->boardflags2 = wlc_hw->boardflags2;
  3775. wlc->pub->_nbands = wlc_hw->_nbands;
  3776. wlc_hw->physhim = wlc_phy_shim_attach(wlc_hw, wlc->wl, wlc);
  3777. if (wlc_hw->physhim == NULL) {
  3778. wiphy_err(wiphy, "wl%d: brcms_b_attach: wlc_phy_shim_attach "
  3779. "failed\n", unit);
  3780. err = 25;
  3781. goto fail;
  3782. }
  3783. /* pass all the parameters to wlc_phy_shared_attach in one struct */
  3784. sha_params.sih = wlc_hw->sih;
  3785. sha_params.physhim = wlc_hw->physhim;
  3786. sha_params.unit = unit;
  3787. sha_params.corerev = wlc_hw->corerev;
  3788. sha_params.vid = wlc_hw->vendorid;
  3789. sha_params.did = wlc_hw->deviceid;
  3790. sha_params.chip = ai_get_chip_id(wlc_hw->sih);
  3791. sha_params.chiprev = ai_get_chiprev(wlc_hw->sih);
  3792. sha_params.chippkg = ai_get_chippkg(wlc_hw->sih);
  3793. sha_params.sromrev = wlc_hw->sromrev;
  3794. sha_params.boardtype = ai_get_boardtype(wlc_hw->sih);
  3795. sha_params.boardrev = wlc_hw->boardrev;
  3796. sha_params.boardflags = wlc_hw->boardflags;
  3797. sha_params.boardflags2 = wlc_hw->boardflags2;
  3798. /* alloc and save pointer to shared phy state area */
  3799. wlc_hw->phy_sh = wlc_phy_shared_attach(&sha_params);
  3800. if (!wlc_hw->phy_sh) {
  3801. err = 16;
  3802. goto fail;
  3803. }
  3804. /* initialize software state for each core and band */
  3805. for (j = 0; j < wlc_hw->_nbands; j++) {
  3806. /*
  3807. * band0 is always 2.4Ghz
  3808. * band1, if present, is 5Ghz
  3809. */
  3810. brcms_c_setxband(wlc_hw, j);
  3811. wlc_hw->band->bandunit = j;
  3812. wlc_hw->band->bandtype = j ? BRCM_BAND_5G : BRCM_BAND_2G;
  3813. wlc->band->bandunit = j;
  3814. wlc->band->bandtype = j ? BRCM_BAND_5G : BRCM_BAND_2G;
  3815. wlc->core->coreidx = core->core_index;
  3816. wlc_hw->machwcap = bcma_read32(core, D11REGOFFS(machwcap));
  3817. wlc_hw->machwcap_backup = wlc_hw->machwcap;
  3818. /* init tx fifo size */
  3819. WARN_ON((wlc_hw->corerev - XMTFIFOTBL_STARTREV) < 0 ||
  3820. (wlc_hw->corerev - XMTFIFOTBL_STARTREV) >
  3821. ARRAY_SIZE(xmtfifo_sz));
  3822. wlc_hw->xmtfifo_sz =
  3823. xmtfifo_sz[(wlc_hw->corerev - XMTFIFOTBL_STARTREV)];
  3824. WARN_ON(!wlc_hw->xmtfifo_sz[0]);
  3825. /* Get a phy for this band */
  3826. wlc_hw->band->pi =
  3827. wlc_phy_attach(wlc_hw->phy_sh, core,
  3828. wlc_hw->band->bandtype,
  3829. wlc->wiphy);
  3830. if (wlc_hw->band->pi == NULL) {
  3831. wiphy_err(wiphy, "wl%d: brcms_b_attach: wlc_phy_"
  3832. "attach failed\n", unit);
  3833. err = 17;
  3834. goto fail;
  3835. }
  3836. wlc_phy_machwcap_set(wlc_hw->band->pi, wlc_hw->machwcap);
  3837. wlc_phy_get_phyversion(wlc_hw->band->pi, &wlc_hw->band->phytype,
  3838. &wlc_hw->band->phyrev,
  3839. &wlc_hw->band->radioid,
  3840. &wlc_hw->band->radiorev);
  3841. wlc_hw->band->abgphy_encore =
  3842. wlc_phy_get_encore(wlc_hw->band->pi);
  3843. wlc->band->abgphy_encore = wlc_phy_get_encore(wlc_hw->band->pi);
  3844. wlc_hw->band->core_flags =
  3845. wlc_phy_get_coreflags(wlc_hw->band->pi);
  3846. /* verify good phy_type & supported phy revision */
  3847. if (BRCMS_ISNPHY(wlc_hw->band)) {
  3848. if (NCONF_HAS(wlc_hw->band->phyrev))
  3849. goto good_phy;
  3850. else
  3851. goto bad_phy;
  3852. } else if (BRCMS_ISLCNPHY(wlc_hw->band)) {
  3853. if (LCNCONF_HAS(wlc_hw->band->phyrev))
  3854. goto good_phy;
  3855. else
  3856. goto bad_phy;
  3857. } else {
  3858. bad_phy:
  3859. wiphy_err(wiphy, "wl%d: brcms_b_attach: unsupported "
  3860. "phy type/rev (%d/%d)\n", unit,
  3861. wlc_hw->band->phytype, wlc_hw->band->phyrev);
  3862. err = 18;
  3863. goto fail;
  3864. }
  3865. good_phy:
  3866. /*
  3867. * BMAC_NOTE: wlc->band->pi should not be set below and should
  3868. * be done in the high level attach. However we can not make
  3869. * that change until all low level access is changed to
  3870. * wlc_hw->band->pi. Instead do the wlc->band->pi init below,
  3871. * keeping wlc_hw->band->pi as well for incremental update of
  3872. * low level fns, and cut over low only init when all fns
  3873. * updated.
  3874. */
  3875. wlc->band->pi = wlc_hw->band->pi;
  3876. wlc->band->phytype = wlc_hw->band->phytype;
  3877. wlc->band->phyrev = wlc_hw->band->phyrev;
  3878. wlc->band->radioid = wlc_hw->band->radioid;
  3879. wlc->band->radiorev = wlc_hw->band->radiorev;
  3880. /* default contention windows size limits */
  3881. wlc_hw->band->CWmin = APHY_CWMIN;
  3882. wlc_hw->band->CWmax = PHY_CWMAX;
  3883. if (!brcms_b_attach_dmapio(wlc, j, wme)) {
  3884. err = 19;
  3885. goto fail;
  3886. }
  3887. }
  3888. /* disable core to match driver "down" state */
  3889. brcms_c_coredisable(wlc_hw);
  3890. /* Match driver "down" state */
  3891. ai_pci_down(wlc_hw->sih);
  3892. /* turn off pll and xtal to match driver "down" state */
  3893. brcms_b_xtal(wlc_hw, OFF);
  3894. /* *******************************************************************
  3895. * The hardware is in the DOWN state at this point. D11 core
  3896. * or cores are in reset with clocks off, and the board PLLs
  3897. * are off if possible.
  3898. *
  3899. * Beyond this point, wlc->sbclk == false and chip registers
  3900. * should not be touched.
  3901. *********************************************************************
  3902. */
  3903. /* init etheraddr state variables */
  3904. brcms_c_get_macaddr(wlc_hw, wlc_hw->etheraddr);
  3905. if (is_broadcast_ether_addr(wlc_hw->etheraddr) ||
  3906. is_zero_ether_addr(wlc_hw->etheraddr)) {
  3907. wiphy_err(wiphy, "wl%d: brcms_b_attach: bad macaddr\n",
  3908. unit);
  3909. err = 22;
  3910. goto fail;
  3911. }
  3912. brcms_dbg_info(wlc_hw->d11core, "deviceid 0x%x nbands %d board 0x%x\n",
  3913. wlc_hw->deviceid, wlc_hw->_nbands,
  3914. ai_get_boardtype(wlc_hw->sih));
  3915. return err;
  3916. fail:
  3917. wiphy_err(wiphy, "wl%d: brcms_b_attach: failed with err %d\n", unit,
  3918. err);
  3919. return err;
  3920. }
  3921. static void brcms_c_attach_antgain_init(struct brcms_c_info *wlc)
  3922. {
  3923. uint unit;
  3924. unit = wlc->pub->unit;
  3925. if ((wlc->band->antgain == -1) && (wlc->pub->sromrev == 1)) {
  3926. /* default antenna gain for srom rev 1 is 2 dBm (8 qdbm) */
  3927. wlc->band->antgain = 8;
  3928. } else if (wlc->band->antgain == -1) {
  3929. wiphy_err(wlc->wiphy, "wl%d: %s: Invalid antennas available in"
  3930. " srom, using 2dB\n", unit, __func__);
  3931. wlc->band->antgain = 8;
  3932. } else {
  3933. s8 gain, fract;
  3934. /* Older sroms specified gain in whole dbm only. In order
  3935. * be able to specify qdbm granularity and remain backward
  3936. * compatible the whole dbms are now encoded in only
  3937. * low 6 bits and remaining qdbms are encoded in the hi 2 bits.
  3938. * 6 bit signed number ranges from -32 - 31.
  3939. *
  3940. * Examples:
  3941. * 0x1 = 1 db,
  3942. * 0xc1 = 1.75 db (1 + 3 quarters),
  3943. * 0x3f = -1 (-1 + 0 quarters),
  3944. * 0x7f = -.75 (-1 + 1 quarters) = -3 qdbm.
  3945. * 0xbf = -.50 (-1 + 2 quarters) = -2 qdbm.
  3946. */
  3947. gain = wlc->band->antgain & 0x3f;
  3948. gain <<= 2; /* Sign extend */
  3949. gain >>= 2;
  3950. fract = (wlc->band->antgain & 0xc0) >> 6;
  3951. wlc->band->antgain = 4 * gain + fract;
  3952. }
  3953. }
  3954. static bool brcms_c_attach_stf_ant_init(struct brcms_c_info *wlc)
  3955. {
  3956. int aa;
  3957. uint unit;
  3958. int bandtype;
  3959. struct ssb_sprom *sprom = &wlc->hw->d11core->bus->sprom;
  3960. unit = wlc->pub->unit;
  3961. bandtype = wlc->band->bandtype;
  3962. /* get antennas available */
  3963. if (bandtype == BRCM_BAND_5G)
  3964. aa = sprom->ant_available_a;
  3965. else
  3966. aa = sprom->ant_available_bg;
  3967. if ((aa < 1) || (aa > 15)) {
  3968. wiphy_err(wlc->wiphy, "wl%d: %s: Invalid antennas available in"
  3969. " srom (0x%x), using 3\n", unit, __func__, aa);
  3970. aa = 3;
  3971. }
  3972. /* reset the defaults if we have a single antenna */
  3973. if (aa == 1) {
  3974. wlc->stf->ant_rx_ovr = ANT_RX_DIV_FORCE_0;
  3975. wlc->stf->txant = ANT_TX_FORCE_0;
  3976. } else if (aa == 2) {
  3977. wlc->stf->ant_rx_ovr = ANT_RX_DIV_FORCE_1;
  3978. wlc->stf->txant = ANT_TX_FORCE_1;
  3979. } else {
  3980. }
  3981. /* Compute Antenna Gain */
  3982. if (bandtype == BRCM_BAND_5G)
  3983. wlc->band->antgain = sprom->antenna_gain.a1;
  3984. else
  3985. wlc->band->antgain = sprom->antenna_gain.a0;
  3986. brcms_c_attach_antgain_init(wlc);
  3987. return true;
  3988. }
  3989. static void brcms_c_bss_default_init(struct brcms_c_info *wlc)
  3990. {
  3991. u16 chanspec;
  3992. struct brcms_band *band;
  3993. struct brcms_bss_info *bi = wlc->default_bss;
  3994. /* init default and target BSS with some sane initial values */
  3995. memset(bi, 0, sizeof(*bi));
  3996. bi->beacon_period = BEACON_INTERVAL_DEFAULT;
  3997. /* fill the default channel as the first valid channel
  3998. * starting from the 2G channels
  3999. */
  4000. chanspec = ch20mhz_chspec(1);
  4001. wlc->home_chanspec = bi->chanspec = chanspec;
  4002. /* find the band of our default channel */
  4003. band = wlc->band;
  4004. if (wlc->pub->_nbands > 1 &&
  4005. band->bandunit != chspec_bandunit(chanspec))
  4006. band = wlc->bandstate[OTHERBANDUNIT(wlc)];
  4007. /* init bss rates to the band specific default rate set */
  4008. brcms_c_rateset_default(&bi->rateset, NULL, band->phytype,
  4009. band->bandtype, false, BRCMS_RATE_MASK_FULL,
  4010. (bool) (wlc->pub->_n_enab & SUPPORT_11N),
  4011. brcms_chspec_bw(chanspec), wlc->stf->txstreams);
  4012. if (wlc->pub->_n_enab & SUPPORT_11N)
  4013. bi->flags |= BRCMS_BSS_HT;
  4014. }
  4015. static void brcms_c_update_mimo_band_bwcap(struct brcms_c_info *wlc, u8 bwcap)
  4016. {
  4017. uint i;
  4018. struct brcms_band *band;
  4019. for (i = 0; i < wlc->pub->_nbands; i++) {
  4020. band = wlc->bandstate[i];
  4021. if (band->bandtype == BRCM_BAND_5G) {
  4022. if ((bwcap == BRCMS_N_BW_40ALL)
  4023. || (bwcap == BRCMS_N_BW_20IN2G_40IN5G))
  4024. band->mimo_cap_40 = true;
  4025. else
  4026. band->mimo_cap_40 = false;
  4027. } else {
  4028. if (bwcap == BRCMS_N_BW_40ALL)
  4029. band->mimo_cap_40 = true;
  4030. else
  4031. band->mimo_cap_40 = false;
  4032. }
  4033. }
  4034. }
  4035. static void brcms_c_timers_deinit(struct brcms_c_info *wlc)
  4036. {
  4037. /* free timer state */
  4038. if (wlc->wdtimer) {
  4039. brcms_free_timer(wlc->wdtimer);
  4040. wlc->wdtimer = NULL;
  4041. }
  4042. if (wlc->radio_timer) {
  4043. brcms_free_timer(wlc->radio_timer);
  4044. wlc->radio_timer = NULL;
  4045. }
  4046. }
  4047. static void brcms_c_detach_module(struct brcms_c_info *wlc)
  4048. {
  4049. if (wlc->asi) {
  4050. brcms_c_antsel_detach(wlc->asi);
  4051. wlc->asi = NULL;
  4052. }
  4053. if (wlc->ampdu) {
  4054. brcms_c_ampdu_detach(wlc->ampdu);
  4055. wlc->ampdu = NULL;
  4056. }
  4057. brcms_c_stf_detach(wlc);
  4058. }
  4059. /*
  4060. * low level detach
  4061. */
  4062. static int brcms_b_detach(struct brcms_c_info *wlc)
  4063. {
  4064. uint i;
  4065. struct brcms_hw_band *band;
  4066. struct brcms_hardware *wlc_hw = wlc->hw;
  4067. int callbacks;
  4068. callbacks = 0;
  4069. brcms_b_detach_dmapio(wlc_hw);
  4070. band = wlc_hw->band;
  4071. for (i = 0; i < wlc_hw->_nbands; i++) {
  4072. if (band->pi) {
  4073. /* Detach this band's phy */
  4074. wlc_phy_detach(band->pi);
  4075. band->pi = NULL;
  4076. }
  4077. band = wlc_hw->bandstate[OTHERBANDUNIT(wlc)];
  4078. }
  4079. /* Free shared phy state */
  4080. kfree(wlc_hw->phy_sh);
  4081. wlc_phy_shim_detach(wlc_hw->physhim);
  4082. if (wlc_hw->sih) {
  4083. ai_detach(wlc_hw->sih);
  4084. wlc_hw->sih = NULL;
  4085. }
  4086. return callbacks;
  4087. }
  4088. /*
  4089. * Return a count of the number of driver callbacks still pending.
  4090. *
  4091. * General policy is that brcms_c_detach can only dealloc/free software states.
  4092. * It can NOT touch hardware registers since the d11core may be in reset and
  4093. * clock may not be available.
  4094. * One exception is sb register access, which is possible if crystal is turned
  4095. * on after "down" state, driver should avoid software timer with the exception
  4096. * of radio_monitor.
  4097. */
  4098. uint brcms_c_detach(struct brcms_c_info *wlc)
  4099. {
  4100. uint callbacks = 0;
  4101. if (wlc == NULL)
  4102. return 0;
  4103. callbacks += brcms_b_detach(wlc);
  4104. /* delete software timers */
  4105. if (!brcms_c_radio_monitor_stop(wlc))
  4106. callbacks++;
  4107. brcms_c_channel_mgr_detach(wlc->cmi);
  4108. brcms_c_timers_deinit(wlc);
  4109. brcms_c_detach_module(wlc);
  4110. brcms_c_detach_mfree(wlc);
  4111. return callbacks;
  4112. }
  4113. /* update state that depends on the current value of "ap" */
  4114. static void brcms_c_ap_upd(struct brcms_c_info *wlc)
  4115. {
  4116. /* STA-BSS; short capable */
  4117. wlc->PLCPHdr_override = BRCMS_PLCP_SHORT;
  4118. }
  4119. /* Initialize just the hardware when coming out of POR or S3/S5 system states */
  4120. static void brcms_b_hw_up(struct brcms_hardware *wlc_hw)
  4121. {
  4122. if (wlc_hw->wlc->pub->hw_up)
  4123. return;
  4124. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  4125. /*
  4126. * Enable pll and xtal, initialize the power control registers,
  4127. * and force fastclock for the remainder of brcms_c_up().
  4128. */
  4129. brcms_b_xtal(wlc_hw, ON);
  4130. ai_clkctl_init(wlc_hw->sih);
  4131. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  4132. /*
  4133. * TODO: test suspend/resume
  4134. *
  4135. * AI chip doesn't restore bar0win2 on
  4136. * hibernation/resume, need sw fixup
  4137. */
  4138. /*
  4139. * Inform phy that a POR reset has occurred so
  4140. * it does a complete phy init
  4141. */
  4142. wlc_phy_por_inform(wlc_hw->band->pi);
  4143. wlc_hw->ucode_loaded = false;
  4144. wlc_hw->wlc->pub->hw_up = true;
  4145. if ((wlc_hw->boardflags & BFL_FEM)
  4146. && (ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM4313)) {
  4147. if (!
  4148. (wlc_hw->boardrev >= 0x1250
  4149. && (wlc_hw->boardflags & BFL_FEM_BT)))
  4150. ai_epa_4313war(wlc_hw->sih);
  4151. }
  4152. }
  4153. static int brcms_b_up_prep(struct brcms_hardware *wlc_hw)
  4154. {
  4155. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  4156. /*
  4157. * Enable pll and xtal, initialize the power control registers,
  4158. * and force fastclock for the remainder of brcms_c_up().
  4159. */
  4160. brcms_b_xtal(wlc_hw, ON);
  4161. ai_clkctl_init(wlc_hw->sih);
  4162. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  4163. /*
  4164. * Configure pci/pcmcia here instead of in brcms_c_attach()
  4165. * to allow mfg hotswap: down, hotswap (chip power cycle), up.
  4166. */
  4167. bcma_core_pci_irq_ctl(&wlc_hw->d11core->bus->drv_pci[0], wlc_hw->d11core,
  4168. true);
  4169. /*
  4170. * Need to read the hwradio status here to cover the case where the
  4171. * system is loaded with the hw radio disabled. We do not want to
  4172. * bring the driver up in this case.
  4173. */
  4174. if (brcms_b_radio_read_hwdisabled(wlc_hw)) {
  4175. /* put SB PCI in down state again */
  4176. ai_pci_down(wlc_hw->sih);
  4177. brcms_b_xtal(wlc_hw, OFF);
  4178. return -ENOMEDIUM;
  4179. }
  4180. ai_pci_up(wlc_hw->sih);
  4181. /* reset the d11 core */
  4182. brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
  4183. return 0;
  4184. }
  4185. static int brcms_b_up_finish(struct brcms_hardware *wlc_hw)
  4186. {
  4187. wlc_hw->up = true;
  4188. wlc_phy_hw_state_upd(wlc_hw->band->pi, true);
  4189. /* FULLY enable dynamic power control and d11 core interrupt */
  4190. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  4191. brcms_intrson(wlc_hw->wlc->wl);
  4192. return 0;
  4193. }
  4194. /*
  4195. * Write WME tunable parameters for retransmit/max rate
  4196. * from wlc struct to ucode
  4197. */
  4198. static void brcms_c_wme_retries_write(struct brcms_c_info *wlc)
  4199. {
  4200. int ac;
  4201. /* Need clock to do this */
  4202. if (!wlc->clk)
  4203. return;
  4204. for (ac = 0; ac < IEEE80211_NUM_ACS; ac++)
  4205. brcms_b_write_shm(wlc->hw, M_AC_TXLMT_ADDR(ac),
  4206. wlc->wme_retries[ac]);
  4207. }
  4208. /* make interface operational */
  4209. int brcms_c_up(struct brcms_c_info *wlc)
  4210. {
  4211. struct ieee80211_channel *ch;
  4212. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  4213. /* HW is turned off so don't try to access it */
  4214. if (wlc->pub->hw_off || brcms_deviceremoved(wlc))
  4215. return -ENOMEDIUM;
  4216. if (!wlc->pub->hw_up) {
  4217. brcms_b_hw_up(wlc->hw);
  4218. wlc->pub->hw_up = true;
  4219. }
  4220. if ((wlc->pub->boardflags & BFL_FEM)
  4221. && (ai_get_chip_id(wlc->hw->sih) == BCMA_CHIP_ID_BCM4313)) {
  4222. if (wlc->pub->boardrev >= 0x1250
  4223. && (wlc->pub->boardflags & BFL_FEM_BT))
  4224. brcms_b_mhf(wlc->hw, MHF5, MHF5_4313_GPIOCTRL,
  4225. MHF5_4313_GPIOCTRL, BRCM_BAND_ALL);
  4226. else
  4227. brcms_b_mhf(wlc->hw, MHF4, MHF4_EXTPA_ENABLE,
  4228. MHF4_EXTPA_ENABLE, BRCM_BAND_ALL);
  4229. }
  4230. /*
  4231. * Need to read the hwradio status here to cover the case where the
  4232. * system is loaded with the hw radio disabled. We do not want to bring
  4233. * the driver up in this case. If radio is disabled, abort up, lower
  4234. * power, start radio timer and return 0(for NDIS) don't call
  4235. * radio_update to avoid looping brcms_c_up.
  4236. *
  4237. * brcms_b_up_prep() returns either 0 or -BCME_RADIOOFF only
  4238. */
  4239. if (!wlc->pub->radio_disabled) {
  4240. int status = brcms_b_up_prep(wlc->hw);
  4241. if (status == -ENOMEDIUM) {
  4242. if (!mboolisset
  4243. (wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE)) {
  4244. struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
  4245. mboolset(wlc->pub->radio_disabled,
  4246. WL_RADIO_HW_DISABLE);
  4247. if (bsscfg->type == BRCMS_TYPE_STATION ||
  4248. bsscfg->type == BRCMS_TYPE_ADHOC)
  4249. brcms_err(wlc->hw->d11core,
  4250. "wl%d: up: rfdisable -> "
  4251. "bsscfg_disable()\n",
  4252. wlc->pub->unit);
  4253. }
  4254. }
  4255. }
  4256. if (wlc->pub->radio_disabled) {
  4257. brcms_c_radio_monitor_start(wlc);
  4258. return 0;
  4259. }
  4260. /* brcms_b_up_prep has done brcms_c_corereset(). so clk is on, set it */
  4261. wlc->clk = true;
  4262. brcms_c_radio_monitor_stop(wlc);
  4263. /* Set EDCF hostflags */
  4264. brcms_b_mhf(wlc->hw, MHF1, MHF1_EDCF, MHF1_EDCF, BRCM_BAND_ALL);
  4265. brcms_init(wlc->wl);
  4266. wlc->pub->up = true;
  4267. if (wlc->bandinit_pending) {
  4268. ch = wlc->pub->ieee_hw->conf.chandef.chan;
  4269. brcms_c_suspend_mac_and_wait(wlc);
  4270. brcms_c_set_chanspec(wlc, ch20mhz_chspec(ch->hw_value));
  4271. wlc->bandinit_pending = false;
  4272. brcms_c_enable_mac(wlc);
  4273. }
  4274. brcms_b_up_finish(wlc->hw);
  4275. /* Program the TX wme params with the current settings */
  4276. brcms_c_wme_retries_write(wlc);
  4277. /* start one second watchdog timer */
  4278. brcms_add_timer(wlc->wdtimer, TIMER_INTERVAL_WATCHDOG, true);
  4279. wlc->WDarmed = true;
  4280. /* ensure antenna config is up to date */
  4281. brcms_c_stf_phy_txant_upd(wlc);
  4282. /* ensure LDPC config is in sync */
  4283. brcms_c_ht_update_ldpc(wlc, wlc->stf->ldpc);
  4284. return 0;
  4285. }
  4286. static uint brcms_c_down_del_timer(struct brcms_c_info *wlc)
  4287. {
  4288. uint callbacks = 0;
  4289. return callbacks;
  4290. }
  4291. static int brcms_b_bmac_down_prep(struct brcms_hardware *wlc_hw)
  4292. {
  4293. bool dev_gone;
  4294. uint callbacks = 0;
  4295. if (!wlc_hw->up)
  4296. return callbacks;
  4297. dev_gone = brcms_deviceremoved(wlc_hw->wlc);
  4298. /* disable interrupts */
  4299. if (dev_gone)
  4300. wlc_hw->wlc->macintmask = 0;
  4301. else {
  4302. /* now disable interrupts */
  4303. brcms_intrsoff(wlc_hw->wlc->wl);
  4304. /* ensure we're running on the pll clock again */
  4305. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  4306. }
  4307. /* down phy at the last of this stage */
  4308. callbacks += wlc_phy_down(wlc_hw->band->pi);
  4309. return callbacks;
  4310. }
  4311. static int brcms_b_down_finish(struct brcms_hardware *wlc_hw)
  4312. {
  4313. uint callbacks = 0;
  4314. bool dev_gone;
  4315. if (!wlc_hw->up)
  4316. return callbacks;
  4317. wlc_hw->up = false;
  4318. wlc_phy_hw_state_upd(wlc_hw->band->pi, false);
  4319. dev_gone = brcms_deviceremoved(wlc_hw->wlc);
  4320. if (dev_gone) {
  4321. wlc_hw->sbclk = false;
  4322. wlc_hw->clk = false;
  4323. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
  4324. /* reclaim any posted packets */
  4325. brcms_c_flushqueues(wlc_hw->wlc);
  4326. } else {
  4327. /* Reset and disable the core */
  4328. if (bcma_core_is_enabled(wlc_hw->d11core)) {
  4329. if (bcma_read32(wlc_hw->d11core,
  4330. D11REGOFFS(maccontrol)) & MCTL_EN_MAC)
  4331. brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
  4332. callbacks += brcms_reset(wlc_hw->wlc->wl);
  4333. brcms_c_coredisable(wlc_hw);
  4334. }
  4335. /* turn off primary xtal and pll */
  4336. if (!wlc_hw->noreset) {
  4337. ai_pci_down(wlc_hw->sih);
  4338. brcms_b_xtal(wlc_hw, OFF);
  4339. }
  4340. }
  4341. return callbacks;
  4342. }
  4343. /*
  4344. * Mark the interface nonoperational, stop the software mechanisms,
  4345. * disable the hardware, free any transient buffer state.
  4346. * Return a count of the number of driver callbacks still pending.
  4347. */
  4348. uint brcms_c_down(struct brcms_c_info *wlc)
  4349. {
  4350. uint callbacks = 0;
  4351. int i;
  4352. bool dev_gone = false;
  4353. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  4354. /* check if we are already in the going down path */
  4355. if (wlc->going_down) {
  4356. brcms_err(wlc->hw->d11core,
  4357. "wl%d: %s: Driver going down so return\n",
  4358. wlc->pub->unit, __func__);
  4359. return 0;
  4360. }
  4361. if (!wlc->pub->up)
  4362. return callbacks;
  4363. wlc->going_down = true;
  4364. callbacks += brcms_b_bmac_down_prep(wlc->hw);
  4365. dev_gone = brcms_deviceremoved(wlc);
  4366. /* Call any registered down handlers */
  4367. for (i = 0; i < BRCMS_MAXMODULES; i++) {
  4368. if (wlc->modulecb[i].down_fn)
  4369. callbacks +=
  4370. wlc->modulecb[i].down_fn(wlc->modulecb[i].hdl);
  4371. }
  4372. /* cancel the watchdog timer */
  4373. if (wlc->WDarmed) {
  4374. if (!brcms_del_timer(wlc->wdtimer))
  4375. callbacks++;
  4376. wlc->WDarmed = false;
  4377. }
  4378. /* cancel all other timers */
  4379. callbacks += brcms_c_down_del_timer(wlc);
  4380. wlc->pub->up = false;
  4381. wlc_phy_mute_upd(wlc->band->pi, false, PHY_MUTE_ALL);
  4382. callbacks += brcms_b_down_finish(wlc->hw);
  4383. /* brcms_b_down_finish has done brcms_c_coredisable(). so clk is off */
  4384. wlc->clk = false;
  4385. wlc->going_down = false;
  4386. return callbacks;
  4387. }
  4388. /* Set the current gmode configuration */
  4389. int brcms_c_set_gmode(struct brcms_c_info *wlc, u8 gmode, bool config)
  4390. {
  4391. int ret = 0;
  4392. uint i;
  4393. struct brcms_c_rateset rs;
  4394. /* Default to 54g Auto */
  4395. /* Advertise and use shortslot (-1/0/1 Auto/Off/On) */
  4396. s8 shortslot = BRCMS_SHORTSLOT_AUTO;
  4397. bool shortslot_restrict = false; /* Restrict association to stations
  4398. * that support shortslot
  4399. */
  4400. bool ofdm_basic = false; /* Make 6, 12, and 24 basic rates */
  4401. /* Advertise and use short preambles (-1/0/1 Auto/Off/On) */
  4402. int preamble = BRCMS_PLCP_LONG;
  4403. bool preamble_restrict = false; /* Restrict association to stations
  4404. * that support short preambles
  4405. */
  4406. struct brcms_band *band;
  4407. /* if N-support is enabled, allow Gmode set as long as requested
  4408. * Gmode is not GMODE_LEGACY_B
  4409. */
  4410. if ((wlc->pub->_n_enab & SUPPORT_11N) && gmode == GMODE_LEGACY_B)
  4411. return -ENOTSUPP;
  4412. /* verify that we are dealing with 2G band and grab the band pointer */
  4413. if (wlc->band->bandtype == BRCM_BAND_2G)
  4414. band = wlc->band;
  4415. else if ((wlc->pub->_nbands > 1) &&
  4416. (wlc->bandstate[OTHERBANDUNIT(wlc)]->bandtype == BRCM_BAND_2G))
  4417. band = wlc->bandstate[OTHERBANDUNIT(wlc)];
  4418. else
  4419. return -EINVAL;
  4420. /* update configuration value */
  4421. if (config)
  4422. brcms_c_protection_upd(wlc, BRCMS_PROT_G_USER, gmode);
  4423. /* Clear rateset override */
  4424. memset(&rs, 0, sizeof(rs));
  4425. switch (gmode) {
  4426. case GMODE_LEGACY_B:
  4427. shortslot = BRCMS_SHORTSLOT_OFF;
  4428. brcms_c_rateset_copy(&gphy_legacy_rates, &rs);
  4429. break;
  4430. case GMODE_LRS:
  4431. break;
  4432. case GMODE_AUTO:
  4433. /* Accept defaults */
  4434. break;
  4435. case GMODE_ONLY:
  4436. ofdm_basic = true;
  4437. preamble = BRCMS_PLCP_SHORT;
  4438. preamble_restrict = true;
  4439. break;
  4440. case GMODE_PERFORMANCE:
  4441. shortslot = BRCMS_SHORTSLOT_ON;
  4442. shortslot_restrict = true;
  4443. ofdm_basic = true;
  4444. preamble = BRCMS_PLCP_SHORT;
  4445. preamble_restrict = true;
  4446. break;
  4447. default:
  4448. /* Error */
  4449. brcms_err(wlc->hw->d11core, "wl%d: %s: invalid gmode %d\n",
  4450. wlc->pub->unit, __func__, gmode);
  4451. return -ENOTSUPP;
  4452. }
  4453. band->gmode = gmode;
  4454. wlc->shortslot_override = shortslot;
  4455. /* Use the default 11g rateset */
  4456. if (!rs.count)
  4457. brcms_c_rateset_copy(&cck_ofdm_rates, &rs);
  4458. if (ofdm_basic) {
  4459. for (i = 0; i < rs.count; i++) {
  4460. if (rs.rates[i] == BRCM_RATE_6M
  4461. || rs.rates[i] == BRCM_RATE_12M
  4462. || rs.rates[i] == BRCM_RATE_24M)
  4463. rs.rates[i] |= BRCMS_RATE_FLAG;
  4464. }
  4465. }
  4466. /* Set default bss rateset */
  4467. wlc->default_bss->rateset.count = rs.count;
  4468. memcpy(wlc->default_bss->rateset.rates, rs.rates,
  4469. sizeof(wlc->default_bss->rateset.rates));
  4470. return ret;
  4471. }
  4472. int brcms_c_set_nmode(struct brcms_c_info *wlc)
  4473. {
  4474. uint i;
  4475. s32 nmode = AUTO;
  4476. if (wlc->stf->txstreams == WL_11N_3x3)
  4477. nmode = WL_11N_3x3;
  4478. else
  4479. nmode = WL_11N_2x2;
  4480. /* force GMODE_AUTO if NMODE is ON */
  4481. brcms_c_set_gmode(wlc, GMODE_AUTO, true);
  4482. if (nmode == WL_11N_3x3)
  4483. wlc->pub->_n_enab = SUPPORT_HT;
  4484. else
  4485. wlc->pub->_n_enab = SUPPORT_11N;
  4486. wlc->default_bss->flags |= BRCMS_BSS_HT;
  4487. /* add the mcs rates to the default and hw ratesets */
  4488. brcms_c_rateset_mcs_build(&wlc->default_bss->rateset,
  4489. wlc->stf->txstreams);
  4490. for (i = 0; i < wlc->pub->_nbands; i++)
  4491. memcpy(wlc->bandstate[i]->hw_rateset.mcs,
  4492. wlc->default_bss->rateset.mcs, MCSSET_LEN);
  4493. return 0;
  4494. }
  4495. static int
  4496. brcms_c_set_internal_rateset(struct brcms_c_info *wlc,
  4497. struct brcms_c_rateset *rs_arg)
  4498. {
  4499. struct brcms_c_rateset rs, new;
  4500. uint bandunit;
  4501. memcpy(&rs, rs_arg, sizeof(struct brcms_c_rateset));
  4502. /* check for bad count value */
  4503. if ((rs.count == 0) || (rs.count > BRCMS_NUMRATES))
  4504. return -EINVAL;
  4505. /* try the current band */
  4506. bandunit = wlc->band->bandunit;
  4507. memcpy(&new, &rs, sizeof(struct brcms_c_rateset));
  4508. if (brcms_c_rate_hwrs_filter_sort_validate
  4509. (&new, &wlc->bandstate[bandunit]->hw_rateset, true,
  4510. wlc->stf->txstreams))
  4511. goto good;
  4512. /* try the other band */
  4513. if (brcms_is_mband_unlocked(wlc)) {
  4514. bandunit = OTHERBANDUNIT(wlc);
  4515. memcpy(&new, &rs, sizeof(struct brcms_c_rateset));
  4516. if (brcms_c_rate_hwrs_filter_sort_validate(&new,
  4517. &wlc->
  4518. bandstate[bandunit]->
  4519. hw_rateset, true,
  4520. wlc->stf->txstreams))
  4521. goto good;
  4522. }
  4523. return -EBADE;
  4524. good:
  4525. /* apply new rateset */
  4526. memcpy(&wlc->default_bss->rateset, &new,
  4527. sizeof(struct brcms_c_rateset));
  4528. memcpy(&wlc->bandstate[bandunit]->defrateset, &new,
  4529. sizeof(struct brcms_c_rateset));
  4530. return 0;
  4531. }
  4532. static void brcms_c_ofdm_rateset_war(struct brcms_c_info *wlc)
  4533. {
  4534. u8 r;
  4535. bool war = false;
  4536. if (wlc->pub->associated)
  4537. r = wlc->bsscfg->current_bss->rateset.rates[0];
  4538. else
  4539. r = wlc->default_bss->rateset.rates[0];
  4540. wlc_phy_ofdm_rateset_war(wlc->band->pi, war);
  4541. }
  4542. int brcms_c_set_channel(struct brcms_c_info *wlc, u16 channel)
  4543. {
  4544. u16 chspec = ch20mhz_chspec(channel);
  4545. if (channel < 0 || channel > MAXCHANNEL)
  4546. return -EINVAL;
  4547. if (!brcms_c_valid_chanspec_db(wlc->cmi, chspec))
  4548. return -EINVAL;
  4549. if (!wlc->pub->up && brcms_is_mband_unlocked(wlc)) {
  4550. if (wlc->band->bandunit != chspec_bandunit(chspec))
  4551. wlc->bandinit_pending = true;
  4552. else
  4553. wlc->bandinit_pending = false;
  4554. }
  4555. wlc->default_bss->chanspec = chspec;
  4556. /* brcms_c_BSSinit() will sanitize the rateset before
  4557. * using it.. */
  4558. if (wlc->pub->up && (wlc_phy_chanspec_get(wlc->band->pi) != chspec)) {
  4559. brcms_c_set_home_chanspec(wlc, chspec);
  4560. brcms_c_suspend_mac_and_wait(wlc);
  4561. brcms_c_set_chanspec(wlc, chspec);
  4562. brcms_c_enable_mac(wlc);
  4563. }
  4564. return 0;
  4565. }
  4566. int brcms_c_set_rate_limit(struct brcms_c_info *wlc, u16 srl, u16 lrl)
  4567. {
  4568. int ac;
  4569. if (srl < 1 || srl > RETRY_SHORT_MAX ||
  4570. lrl < 1 || lrl > RETRY_SHORT_MAX)
  4571. return -EINVAL;
  4572. wlc->SRL = srl;
  4573. wlc->LRL = lrl;
  4574. brcms_b_retrylimit_upd(wlc->hw, wlc->SRL, wlc->LRL);
  4575. for (ac = 0; ac < IEEE80211_NUM_ACS; ac++) {
  4576. wlc->wme_retries[ac] = SFIELD(wlc->wme_retries[ac],
  4577. EDCF_SHORT, wlc->SRL);
  4578. wlc->wme_retries[ac] = SFIELD(wlc->wme_retries[ac],
  4579. EDCF_LONG, wlc->LRL);
  4580. }
  4581. brcms_c_wme_retries_write(wlc);
  4582. return 0;
  4583. }
  4584. void brcms_c_get_current_rateset(struct brcms_c_info *wlc,
  4585. struct brcm_rateset *currs)
  4586. {
  4587. struct brcms_c_rateset *rs;
  4588. if (wlc->pub->associated)
  4589. rs = &wlc->bsscfg->current_bss->rateset;
  4590. else
  4591. rs = &wlc->default_bss->rateset;
  4592. /* Copy only legacy rateset section */
  4593. currs->count = rs->count;
  4594. memcpy(&currs->rates, &rs->rates, rs->count);
  4595. }
  4596. int brcms_c_set_rateset(struct brcms_c_info *wlc, struct brcm_rateset *rs)
  4597. {
  4598. struct brcms_c_rateset internal_rs;
  4599. int bcmerror;
  4600. if (rs->count > BRCMS_NUMRATES)
  4601. return -ENOBUFS;
  4602. memset(&internal_rs, 0, sizeof(internal_rs));
  4603. /* Copy only legacy rateset section */
  4604. internal_rs.count = rs->count;
  4605. memcpy(&internal_rs.rates, &rs->rates, internal_rs.count);
  4606. /* merge rateset coming in with the current mcsset */
  4607. if (wlc->pub->_n_enab & SUPPORT_11N) {
  4608. struct brcms_bss_info *mcsset_bss;
  4609. if (wlc->pub->associated)
  4610. mcsset_bss = wlc->bsscfg->current_bss;
  4611. else
  4612. mcsset_bss = wlc->default_bss;
  4613. memcpy(internal_rs.mcs, &mcsset_bss->rateset.mcs[0],
  4614. MCSSET_LEN);
  4615. }
  4616. bcmerror = brcms_c_set_internal_rateset(wlc, &internal_rs);
  4617. if (!bcmerror)
  4618. brcms_c_ofdm_rateset_war(wlc);
  4619. return bcmerror;
  4620. }
  4621. static void brcms_c_time_lock(struct brcms_c_info *wlc)
  4622. {
  4623. bcma_set32(wlc->hw->d11core, D11REGOFFS(maccontrol), MCTL_TBTTHOLD);
  4624. /* Commit the write */
  4625. bcma_read32(wlc->hw->d11core, D11REGOFFS(maccontrol));
  4626. }
  4627. static void brcms_c_time_unlock(struct brcms_c_info *wlc)
  4628. {
  4629. bcma_mask32(wlc->hw->d11core, D11REGOFFS(maccontrol), ~MCTL_TBTTHOLD);
  4630. /* Commit the write */
  4631. bcma_read32(wlc->hw->d11core, D11REGOFFS(maccontrol));
  4632. }
  4633. int brcms_c_set_beacon_period(struct brcms_c_info *wlc, u16 period)
  4634. {
  4635. u32 bcnint_us;
  4636. if (period == 0)
  4637. return -EINVAL;
  4638. wlc->default_bss->beacon_period = period;
  4639. bcnint_us = period << 10;
  4640. brcms_c_time_lock(wlc);
  4641. bcma_write32(wlc->hw->d11core, D11REGOFFS(tsf_cfprep),
  4642. (bcnint_us << CFPREP_CBI_SHIFT));
  4643. bcma_write32(wlc->hw->d11core, D11REGOFFS(tsf_cfpstart), bcnint_us);
  4644. brcms_c_time_unlock(wlc);
  4645. return 0;
  4646. }
  4647. u16 brcms_c_get_phy_type(struct brcms_c_info *wlc, int phyidx)
  4648. {
  4649. return wlc->band->phytype;
  4650. }
  4651. void brcms_c_set_shortslot_override(struct brcms_c_info *wlc, s8 sslot_override)
  4652. {
  4653. wlc->shortslot_override = sslot_override;
  4654. /*
  4655. * shortslot is an 11g feature, so no more work if we are
  4656. * currently on the 5G band
  4657. */
  4658. if (wlc->band->bandtype == BRCM_BAND_5G)
  4659. return;
  4660. if (wlc->pub->up && wlc->pub->associated) {
  4661. /* let watchdog or beacon processing update shortslot */
  4662. } else if (wlc->pub->up) {
  4663. /* unassociated shortslot is off */
  4664. brcms_c_switch_shortslot(wlc, false);
  4665. } else {
  4666. /* driver is down, so just update the brcms_c_info
  4667. * value */
  4668. if (wlc->shortslot_override == BRCMS_SHORTSLOT_AUTO)
  4669. wlc->shortslot = false;
  4670. else
  4671. wlc->shortslot =
  4672. (wlc->shortslot_override ==
  4673. BRCMS_SHORTSLOT_ON);
  4674. }
  4675. }
  4676. /*
  4677. * register watchdog and down handlers.
  4678. */
  4679. int brcms_c_module_register(struct brcms_pub *pub,
  4680. const char *name, struct brcms_info *hdl,
  4681. int (*d_fn)(void *handle))
  4682. {
  4683. struct brcms_c_info *wlc = (struct brcms_c_info *) pub->wlc;
  4684. int i;
  4685. /* find an empty entry and just add, no duplication check! */
  4686. for (i = 0; i < BRCMS_MAXMODULES; i++) {
  4687. if (wlc->modulecb[i].name[0] == '\0') {
  4688. strncpy(wlc->modulecb[i].name, name,
  4689. sizeof(wlc->modulecb[i].name) - 1);
  4690. wlc->modulecb[i].hdl = hdl;
  4691. wlc->modulecb[i].down_fn = d_fn;
  4692. return 0;
  4693. }
  4694. }
  4695. return -ENOSR;
  4696. }
  4697. /* unregister module callbacks */
  4698. int brcms_c_module_unregister(struct brcms_pub *pub, const char *name,
  4699. struct brcms_info *hdl)
  4700. {
  4701. struct brcms_c_info *wlc = (struct brcms_c_info *) pub->wlc;
  4702. int i;
  4703. if (wlc == NULL)
  4704. return -ENODATA;
  4705. for (i = 0; i < BRCMS_MAXMODULES; i++) {
  4706. if (!strcmp(wlc->modulecb[i].name, name) &&
  4707. (wlc->modulecb[i].hdl == hdl)) {
  4708. memset(&wlc->modulecb[i], 0, sizeof(wlc->modulecb[i]));
  4709. return 0;
  4710. }
  4711. }
  4712. /* table not found! */
  4713. return -ENODATA;
  4714. }
  4715. static bool brcms_c_chipmatch_pci(struct bcma_device *core)
  4716. {
  4717. struct pci_dev *pcidev = core->bus->host_pci;
  4718. u16 vendor = pcidev->vendor;
  4719. u16 device = pcidev->device;
  4720. if (vendor != PCI_VENDOR_ID_BROADCOM) {
  4721. pr_err("unknown vendor id %04x\n", vendor);
  4722. return false;
  4723. }
  4724. if (device == BCM43224_D11N_ID_VEN1 || device == BCM43224_CHIP_ID)
  4725. return true;
  4726. if ((device == BCM43224_D11N_ID) || (device == BCM43225_D11N2G_ID))
  4727. return true;
  4728. if (device == BCM4313_D11N2G_ID)
  4729. return true;
  4730. if ((device == BCM43236_D11N_ID) || (device == BCM43236_D11N2G_ID))
  4731. return true;
  4732. pr_err("unknown device id %04x\n", device);
  4733. return false;
  4734. }
  4735. static bool brcms_c_chipmatch_soc(struct bcma_device *core)
  4736. {
  4737. struct bcma_chipinfo *chipinfo = &core->bus->chipinfo;
  4738. if (chipinfo->id == BCMA_CHIP_ID_BCM4716)
  4739. return true;
  4740. pr_err("unknown chip id %04x\n", chipinfo->id);
  4741. return false;
  4742. }
  4743. bool brcms_c_chipmatch(struct bcma_device *core)
  4744. {
  4745. switch (core->bus->hosttype) {
  4746. case BCMA_HOSTTYPE_PCI:
  4747. return brcms_c_chipmatch_pci(core);
  4748. case BCMA_HOSTTYPE_SOC:
  4749. return brcms_c_chipmatch_soc(core);
  4750. default:
  4751. pr_err("unknown host type: %i\n", core->bus->hosttype);
  4752. return false;
  4753. }
  4754. }
  4755. u16 brcms_b_rate_shm_offset(struct brcms_hardware *wlc_hw, u8 rate)
  4756. {
  4757. u16 table_ptr;
  4758. u8 phy_rate, index;
  4759. /* get the phy specific rate encoding for the PLCP SIGNAL field */
  4760. if (is_ofdm_rate(rate))
  4761. table_ptr = M_RT_DIRMAP_A;
  4762. else
  4763. table_ptr = M_RT_DIRMAP_B;
  4764. /* for a given rate, the LS-nibble of the PLCP SIGNAL field is
  4765. * the index into the rate table.
  4766. */
  4767. phy_rate = rate_info[rate] & BRCMS_RATE_MASK;
  4768. index = phy_rate & 0xf;
  4769. /* Find the SHM pointer to the rate table entry by looking in the
  4770. * Direct-map Table
  4771. */
  4772. return 2 * brcms_b_read_shm(wlc_hw, table_ptr + (index * 2));
  4773. }
  4774. /*
  4775. * bcmc_fid_generate:
  4776. * Generate frame ID for a BCMC packet. The frag field is not used
  4777. * for MC frames so is used as part of the sequence number.
  4778. */
  4779. static inline u16
  4780. bcmc_fid_generate(struct brcms_c_info *wlc, struct brcms_bss_cfg *bsscfg,
  4781. struct d11txh *txh)
  4782. {
  4783. u16 frameid;
  4784. frameid = le16_to_cpu(txh->TxFrameID) & ~(TXFID_SEQ_MASK |
  4785. TXFID_QUEUE_MASK);
  4786. frameid |=
  4787. (((wlc->
  4788. mc_fid_counter++) << TXFID_SEQ_SHIFT) & TXFID_SEQ_MASK) |
  4789. TX_BCMC_FIFO;
  4790. return frameid;
  4791. }
  4792. static uint
  4793. brcms_c_calc_ack_time(struct brcms_c_info *wlc, u32 rspec,
  4794. u8 preamble_type)
  4795. {
  4796. uint dur = 0;
  4797. /*
  4798. * Spec 9.6: ack rate is the highest rate in BSSBasicRateSet that
  4799. * is less than or equal to the rate of the immediately previous
  4800. * frame in the FES
  4801. */
  4802. rspec = brcms_basic_rate(wlc, rspec);
  4803. /* ACK frame len == 14 == 2(fc) + 2(dur) + 6(ra) + 4(fcs) */
  4804. dur =
  4805. brcms_c_calc_frame_time(wlc, rspec, preamble_type,
  4806. (DOT11_ACK_LEN + FCS_LEN));
  4807. return dur;
  4808. }
  4809. static uint
  4810. brcms_c_calc_cts_time(struct brcms_c_info *wlc, u32 rspec,
  4811. u8 preamble_type)
  4812. {
  4813. return brcms_c_calc_ack_time(wlc, rspec, preamble_type);
  4814. }
  4815. static uint
  4816. brcms_c_calc_ba_time(struct brcms_c_info *wlc, u32 rspec,
  4817. u8 preamble_type)
  4818. {
  4819. /*
  4820. * Spec 9.6: ack rate is the highest rate in BSSBasicRateSet that
  4821. * is less than or equal to the rate of the immediately previous
  4822. * frame in the FES
  4823. */
  4824. rspec = brcms_basic_rate(wlc, rspec);
  4825. /* BA len == 32 == 16(ctl hdr) + 4(ba len) + 8(bitmap) + 4(fcs) */
  4826. return brcms_c_calc_frame_time(wlc, rspec, preamble_type,
  4827. (DOT11_BA_LEN + DOT11_BA_BITMAP_LEN +
  4828. FCS_LEN));
  4829. }
  4830. /* brcms_c_compute_frame_dur()
  4831. *
  4832. * Calculate the 802.11 MAC header DUR field for MPDU
  4833. * DUR for a single frame = 1 SIFS + 1 ACK
  4834. * DUR for a frame with following frags = 3 SIFS + 2 ACK + next frag time
  4835. *
  4836. * rate MPDU rate in unit of 500kbps
  4837. * next_frag_len next MPDU length in bytes
  4838. * preamble_type use short/GF or long/MM PLCP header
  4839. */
  4840. static u16
  4841. brcms_c_compute_frame_dur(struct brcms_c_info *wlc, u32 rate,
  4842. u8 preamble_type, uint next_frag_len)
  4843. {
  4844. u16 dur, sifs;
  4845. sifs = get_sifs(wlc->band);
  4846. dur = sifs;
  4847. dur += (u16) brcms_c_calc_ack_time(wlc, rate, preamble_type);
  4848. if (next_frag_len) {
  4849. /* Double the current DUR to get 2 SIFS + 2 ACKs */
  4850. dur *= 2;
  4851. /* add another SIFS and the frag time */
  4852. dur += sifs;
  4853. dur +=
  4854. (u16) brcms_c_calc_frame_time(wlc, rate, preamble_type,
  4855. next_frag_len);
  4856. }
  4857. return dur;
  4858. }
  4859. /* The opposite of brcms_c_calc_frame_time */
  4860. static uint
  4861. brcms_c_calc_frame_len(struct brcms_c_info *wlc, u32 ratespec,
  4862. u8 preamble_type, uint dur)
  4863. {
  4864. uint nsyms, mac_len, Ndps, kNdps;
  4865. uint rate = rspec2rate(ratespec);
  4866. if (is_mcs_rate(ratespec)) {
  4867. uint mcs = ratespec & RSPEC_RATE_MASK;
  4868. int tot_streams = mcs_2_txstreams(mcs) + rspec_stc(ratespec);
  4869. dur -= PREN_PREAMBLE + (tot_streams * PREN_PREAMBLE_EXT);
  4870. /* payload calculation matches that of regular ofdm */
  4871. if (wlc->band->bandtype == BRCM_BAND_2G)
  4872. dur -= DOT11_OFDM_SIGNAL_EXTENSION;
  4873. /* kNdbps = kbps * 4 */
  4874. kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
  4875. rspec_issgi(ratespec)) * 4;
  4876. nsyms = dur / APHY_SYMBOL_TIME;
  4877. mac_len =
  4878. ((nsyms * kNdps) -
  4879. ((APHY_SERVICE_NBITS + APHY_TAIL_NBITS) * 1000)) / 8000;
  4880. } else if (is_ofdm_rate(ratespec)) {
  4881. dur -= APHY_PREAMBLE_TIME;
  4882. dur -= APHY_SIGNAL_TIME;
  4883. /* Ndbps = Mbps * 4 = rate(500Kbps) * 2 */
  4884. Ndps = rate * 2;
  4885. nsyms = dur / APHY_SYMBOL_TIME;
  4886. mac_len =
  4887. ((nsyms * Ndps) -
  4888. (APHY_SERVICE_NBITS + APHY_TAIL_NBITS)) / 8;
  4889. } else {
  4890. if (preamble_type & BRCMS_SHORT_PREAMBLE)
  4891. dur -= BPHY_PLCP_SHORT_TIME;
  4892. else
  4893. dur -= BPHY_PLCP_TIME;
  4894. mac_len = dur * rate;
  4895. /* divide out factor of 2 in rate (1/2 mbps) */
  4896. mac_len = mac_len / 8 / 2;
  4897. }
  4898. return mac_len;
  4899. }
  4900. /*
  4901. * Return true if the specified rate is supported by the specified band.
  4902. * BRCM_BAND_AUTO indicates the current band.
  4903. */
  4904. static bool brcms_c_valid_rate(struct brcms_c_info *wlc, u32 rspec, int band,
  4905. bool verbose)
  4906. {
  4907. struct brcms_c_rateset *hw_rateset;
  4908. uint i;
  4909. if ((band == BRCM_BAND_AUTO) || (band == wlc->band->bandtype))
  4910. hw_rateset = &wlc->band->hw_rateset;
  4911. else if (wlc->pub->_nbands > 1)
  4912. hw_rateset = &wlc->bandstate[OTHERBANDUNIT(wlc)]->hw_rateset;
  4913. else
  4914. /* other band specified and we are a single band device */
  4915. return false;
  4916. /* check if this is a mimo rate */
  4917. if (is_mcs_rate(rspec)) {
  4918. if ((rspec & RSPEC_RATE_MASK) >= MCS_TABLE_SIZE)
  4919. goto error;
  4920. return isset(hw_rateset->mcs, (rspec & RSPEC_RATE_MASK));
  4921. }
  4922. for (i = 0; i < hw_rateset->count; i++)
  4923. if (hw_rateset->rates[i] == rspec2rate(rspec))
  4924. return true;
  4925. error:
  4926. if (verbose)
  4927. brcms_err(wlc->hw->d11core, "wl%d: valid_rate: rate spec 0x%x "
  4928. "not in hw_rateset\n", wlc->pub->unit, rspec);
  4929. return false;
  4930. }
  4931. static u32
  4932. mac80211_wlc_set_nrate(struct brcms_c_info *wlc, struct brcms_band *cur_band,
  4933. u32 int_val)
  4934. {
  4935. struct bcma_device *core = wlc->hw->d11core;
  4936. u8 stf = (int_val & NRATE_STF_MASK) >> NRATE_STF_SHIFT;
  4937. u8 rate = int_val & NRATE_RATE_MASK;
  4938. u32 rspec;
  4939. bool ismcs = ((int_val & NRATE_MCS_INUSE) == NRATE_MCS_INUSE);
  4940. bool issgi = ((int_val & NRATE_SGI_MASK) >> NRATE_SGI_SHIFT);
  4941. bool override_mcs_only = ((int_val & NRATE_OVERRIDE_MCS_ONLY)
  4942. == NRATE_OVERRIDE_MCS_ONLY);
  4943. int bcmerror = 0;
  4944. if (!ismcs)
  4945. return (u32) rate;
  4946. /* validate the combination of rate/mcs/stf is allowed */
  4947. if ((wlc->pub->_n_enab & SUPPORT_11N) && ismcs) {
  4948. /* mcs only allowed when nmode */
  4949. if (stf > PHY_TXC1_MODE_SDM) {
  4950. brcms_err(core, "wl%d: %s: Invalid stf\n",
  4951. wlc->pub->unit, __func__);
  4952. bcmerror = -EINVAL;
  4953. goto done;
  4954. }
  4955. /* mcs 32 is a special case, DUP mode 40 only */
  4956. if (rate == 32) {
  4957. if (!CHSPEC_IS40(wlc->home_chanspec) ||
  4958. ((stf != PHY_TXC1_MODE_SISO)
  4959. && (stf != PHY_TXC1_MODE_CDD))) {
  4960. brcms_err(core, "wl%d: %s: Invalid mcs 32\n",
  4961. wlc->pub->unit, __func__);
  4962. bcmerror = -EINVAL;
  4963. goto done;
  4964. }
  4965. /* mcs > 7 must use stf SDM */
  4966. } else if (rate > HIGHEST_SINGLE_STREAM_MCS) {
  4967. /* mcs > 7 must use stf SDM */
  4968. if (stf != PHY_TXC1_MODE_SDM) {
  4969. brcms_dbg_mac80211(core, "wl%d: enabling "
  4970. "SDM mode for mcs %d\n",
  4971. wlc->pub->unit, rate);
  4972. stf = PHY_TXC1_MODE_SDM;
  4973. }
  4974. } else {
  4975. /*
  4976. * MCS 0-7 may use SISO, CDD, and for
  4977. * phy_rev >= 3 STBC
  4978. */
  4979. if ((stf > PHY_TXC1_MODE_STBC) ||
  4980. (!BRCMS_STBC_CAP_PHY(wlc)
  4981. && (stf == PHY_TXC1_MODE_STBC))) {
  4982. brcms_err(core, "wl%d: %s: Invalid STBC\n",
  4983. wlc->pub->unit, __func__);
  4984. bcmerror = -EINVAL;
  4985. goto done;
  4986. }
  4987. }
  4988. } else if (is_ofdm_rate(rate)) {
  4989. if ((stf != PHY_TXC1_MODE_CDD) && (stf != PHY_TXC1_MODE_SISO)) {
  4990. brcms_err(core, "wl%d: %s: Invalid OFDM\n",
  4991. wlc->pub->unit, __func__);
  4992. bcmerror = -EINVAL;
  4993. goto done;
  4994. }
  4995. } else if (is_cck_rate(rate)) {
  4996. if ((cur_band->bandtype != BRCM_BAND_2G)
  4997. || (stf != PHY_TXC1_MODE_SISO)) {
  4998. brcms_err(core, "wl%d: %s: Invalid CCK\n",
  4999. wlc->pub->unit, __func__);
  5000. bcmerror = -EINVAL;
  5001. goto done;
  5002. }
  5003. } else {
  5004. brcms_err(core, "wl%d: %s: Unknown rate type\n",
  5005. wlc->pub->unit, __func__);
  5006. bcmerror = -EINVAL;
  5007. goto done;
  5008. }
  5009. /* make sure multiple antennae are available for non-siso rates */
  5010. if ((stf != PHY_TXC1_MODE_SISO) && (wlc->stf->txstreams == 1)) {
  5011. brcms_err(core, "wl%d: %s: SISO antenna but !SISO "
  5012. "request\n", wlc->pub->unit, __func__);
  5013. bcmerror = -EINVAL;
  5014. goto done;
  5015. }
  5016. rspec = rate;
  5017. if (ismcs) {
  5018. rspec |= RSPEC_MIMORATE;
  5019. /* For STBC populate the STC field of the ratespec */
  5020. if (stf == PHY_TXC1_MODE_STBC) {
  5021. u8 stc;
  5022. stc = 1; /* Nss for single stream is always 1 */
  5023. rspec |= (stc << RSPEC_STC_SHIFT);
  5024. }
  5025. }
  5026. rspec |= (stf << RSPEC_STF_SHIFT);
  5027. if (override_mcs_only)
  5028. rspec |= RSPEC_OVERRIDE_MCS_ONLY;
  5029. if (issgi)
  5030. rspec |= RSPEC_SHORT_GI;
  5031. if ((rate != 0)
  5032. && !brcms_c_valid_rate(wlc, rspec, cur_band->bandtype, true))
  5033. return rate;
  5034. return rspec;
  5035. done:
  5036. return rate;
  5037. }
  5038. /*
  5039. * Compute PLCP, but only requires actual rate and length of pkt.
  5040. * Rate is given in the driver standard multiple of 500 kbps.
  5041. * le is set for 11 Mbps rate if necessary.
  5042. * Broken out for PRQ.
  5043. */
  5044. static void brcms_c_cck_plcp_set(struct brcms_c_info *wlc, int rate_500,
  5045. uint length, u8 *plcp)
  5046. {
  5047. u16 usec = 0;
  5048. u8 le = 0;
  5049. switch (rate_500) {
  5050. case BRCM_RATE_1M:
  5051. usec = length << 3;
  5052. break;
  5053. case BRCM_RATE_2M:
  5054. usec = length << 2;
  5055. break;
  5056. case BRCM_RATE_5M5:
  5057. usec = (length << 4) / 11;
  5058. if ((length << 4) - (usec * 11) > 0)
  5059. usec++;
  5060. break;
  5061. case BRCM_RATE_11M:
  5062. usec = (length << 3) / 11;
  5063. if ((length << 3) - (usec * 11) > 0) {
  5064. usec++;
  5065. if ((usec * 11) - (length << 3) >= 8)
  5066. le = D11B_PLCP_SIGNAL_LE;
  5067. }
  5068. break;
  5069. default:
  5070. brcms_err(wlc->hw->d11core,
  5071. "brcms_c_cck_plcp_set: unsupported rate %d\n",
  5072. rate_500);
  5073. rate_500 = BRCM_RATE_1M;
  5074. usec = length << 3;
  5075. break;
  5076. }
  5077. /* PLCP signal byte */
  5078. plcp[0] = rate_500 * 5; /* r (500kbps) * 5 == r (100kbps) */
  5079. /* PLCP service byte */
  5080. plcp[1] = (u8) (le | D11B_PLCP_SIGNAL_LOCKED);
  5081. /* PLCP length u16, little endian */
  5082. plcp[2] = usec & 0xff;
  5083. plcp[3] = (usec >> 8) & 0xff;
  5084. /* PLCP CRC16 */
  5085. plcp[4] = 0;
  5086. plcp[5] = 0;
  5087. }
  5088. /* Rate: 802.11 rate code, length: PSDU length in octets */
  5089. static void brcms_c_compute_mimo_plcp(u32 rspec, uint length, u8 *plcp)
  5090. {
  5091. u8 mcs = (u8) (rspec & RSPEC_RATE_MASK);
  5092. plcp[0] = mcs;
  5093. if (rspec_is40mhz(rspec) || (mcs == 32))
  5094. plcp[0] |= MIMO_PLCP_40MHZ;
  5095. BRCMS_SET_MIMO_PLCP_LEN(plcp, length);
  5096. plcp[3] = rspec_mimoplcp3(rspec); /* rspec already holds this byte */
  5097. plcp[3] |= 0x7; /* set smoothing, not sounding ppdu & reserved */
  5098. plcp[4] = 0; /* number of extension spatial streams bit 0 & 1 */
  5099. plcp[5] = 0;
  5100. }
  5101. /* Rate: 802.11 rate code, length: PSDU length in octets */
  5102. static void
  5103. brcms_c_compute_ofdm_plcp(u32 rspec, u32 length, u8 *plcp)
  5104. {
  5105. u8 rate_signal;
  5106. u32 tmp = 0;
  5107. int rate = rspec2rate(rspec);
  5108. /*
  5109. * encode rate per 802.11a-1999 sec 17.3.4.1, with lsb
  5110. * transmitted first
  5111. */
  5112. rate_signal = rate_info[rate] & BRCMS_RATE_MASK;
  5113. memset(plcp, 0, D11_PHY_HDR_LEN);
  5114. D11A_PHY_HDR_SRATE((struct ofdm_phy_hdr *) plcp, rate_signal);
  5115. tmp = (length & 0xfff) << 5;
  5116. plcp[2] |= (tmp >> 16) & 0xff;
  5117. plcp[1] |= (tmp >> 8) & 0xff;
  5118. plcp[0] |= tmp & 0xff;
  5119. }
  5120. /* Rate: 802.11 rate code, length: PSDU length in octets */
  5121. static void brcms_c_compute_cck_plcp(struct brcms_c_info *wlc, u32 rspec,
  5122. uint length, u8 *plcp)
  5123. {
  5124. int rate = rspec2rate(rspec);
  5125. brcms_c_cck_plcp_set(wlc, rate, length, plcp);
  5126. }
  5127. static void
  5128. brcms_c_compute_plcp(struct brcms_c_info *wlc, u32 rspec,
  5129. uint length, u8 *plcp)
  5130. {
  5131. if (is_mcs_rate(rspec))
  5132. brcms_c_compute_mimo_plcp(rspec, length, plcp);
  5133. else if (is_ofdm_rate(rspec))
  5134. brcms_c_compute_ofdm_plcp(rspec, length, plcp);
  5135. else
  5136. brcms_c_compute_cck_plcp(wlc, rspec, length, plcp);
  5137. }
  5138. /* brcms_c_compute_rtscts_dur()
  5139. *
  5140. * Calculate the 802.11 MAC header DUR field for an RTS or CTS frame
  5141. * DUR for normal RTS/CTS w/ frame = 3 SIFS + 1 CTS + next frame time + 1 ACK
  5142. * DUR for CTS-TO-SELF w/ frame = 2 SIFS + next frame time + 1 ACK
  5143. *
  5144. * cts cts-to-self or rts/cts
  5145. * rts_rate rts or cts rate in unit of 500kbps
  5146. * rate next MPDU rate in unit of 500kbps
  5147. * frame_len next MPDU frame length in bytes
  5148. */
  5149. u16
  5150. brcms_c_compute_rtscts_dur(struct brcms_c_info *wlc, bool cts_only,
  5151. u32 rts_rate,
  5152. u32 frame_rate, u8 rts_preamble_type,
  5153. u8 frame_preamble_type, uint frame_len, bool ba)
  5154. {
  5155. u16 dur, sifs;
  5156. sifs = get_sifs(wlc->band);
  5157. if (!cts_only) {
  5158. /* RTS/CTS */
  5159. dur = 3 * sifs;
  5160. dur +=
  5161. (u16) brcms_c_calc_cts_time(wlc, rts_rate,
  5162. rts_preamble_type);
  5163. } else {
  5164. /* CTS-TO-SELF */
  5165. dur = 2 * sifs;
  5166. }
  5167. dur +=
  5168. (u16) brcms_c_calc_frame_time(wlc, frame_rate, frame_preamble_type,
  5169. frame_len);
  5170. if (ba)
  5171. dur +=
  5172. (u16) brcms_c_calc_ba_time(wlc, frame_rate,
  5173. BRCMS_SHORT_PREAMBLE);
  5174. else
  5175. dur +=
  5176. (u16) brcms_c_calc_ack_time(wlc, frame_rate,
  5177. frame_preamble_type);
  5178. return dur;
  5179. }
  5180. static u16 brcms_c_phytxctl1_calc(struct brcms_c_info *wlc, u32 rspec)
  5181. {
  5182. u16 phyctl1 = 0;
  5183. u16 bw;
  5184. if (BRCMS_ISLCNPHY(wlc->band)) {
  5185. bw = PHY_TXC1_BW_20MHZ;
  5186. } else {
  5187. bw = rspec_get_bw(rspec);
  5188. /* 10Mhz is not supported yet */
  5189. if (bw < PHY_TXC1_BW_20MHZ) {
  5190. brcms_err(wlc->hw->d11core, "phytxctl1_calc: bw %d is "
  5191. "not supported yet, set to 20L\n", bw);
  5192. bw = PHY_TXC1_BW_20MHZ;
  5193. }
  5194. }
  5195. if (is_mcs_rate(rspec)) {
  5196. uint mcs = rspec & RSPEC_RATE_MASK;
  5197. /* bw, stf, coding-type is part of rspec_phytxbyte2 returns */
  5198. phyctl1 = rspec_phytxbyte2(rspec);
  5199. /* set the upper byte of phyctl1 */
  5200. phyctl1 |= (mcs_table[mcs].tx_phy_ctl3 << 8);
  5201. } else if (is_cck_rate(rspec) && !BRCMS_ISLCNPHY(wlc->band)
  5202. && !BRCMS_ISSSLPNPHY(wlc->band)) {
  5203. /*
  5204. * In CCK mode LPPHY overloads OFDM Modulation bits with CCK
  5205. * Data Rate. Eventually MIMOPHY would also be converted to
  5206. * this format
  5207. */
  5208. /* 0 = 1Mbps; 1 = 2Mbps; 2 = 5.5Mbps; 3 = 11Mbps */
  5209. phyctl1 = (bw | (rspec_stf(rspec) << PHY_TXC1_MODE_SHIFT));
  5210. } else { /* legacy OFDM/CCK */
  5211. s16 phycfg;
  5212. /* get the phyctl byte from rate phycfg table */
  5213. phycfg = brcms_c_rate_legacy_phyctl(rspec2rate(rspec));
  5214. if (phycfg == -1) {
  5215. brcms_err(wlc->hw->d11core, "phytxctl1_calc: wrong "
  5216. "legacy OFDM/CCK rate\n");
  5217. phycfg = 0;
  5218. }
  5219. /* set the upper byte of phyctl1 */
  5220. phyctl1 =
  5221. (bw | (phycfg << 8) |
  5222. (rspec_stf(rspec) << PHY_TXC1_MODE_SHIFT));
  5223. }
  5224. return phyctl1;
  5225. }
  5226. /*
  5227. * Add struct d11txh, struct cck_phy_hdr.
  5228. *
  5229. * 'p' data must start with 802.11 MAC header
  5230. * 'p' must allow enough bytes of local headers to be "pushed" onto the packet
  5231. *
  5232. * headroom == D11_PHY_HDR_LEN + D11_TXH_LEN (D11_TXH_LEN is now 104 bytes)
  5233. *
  5234. */
  5235. static u16
  5236. brcms_c_d11hdrs_mac80211(struct brcms_c_info *wlc, struct ieee80211_hw *hw,
  5237. struct sk_buff *p, struct scb *scb, uint frag,
  5238. uint nfrags, uint queue, uint next_frag_len)
  5239. {
  5240. struct ieee80211_hdr *h;
  5241. struct d11txh *txh;
  5242. u8 *plcp, plcp_fallback[D11_PHY_HDR_LEN];
  5243. int len, phylen, rts_phylen;
  5244. u16 mch, phyctl, xfts, mainrates;
  5245. u16 seq = 0, mcl = 0, status = 0, frameid = 0;
  5246. u32 rspec[2] = { BRCM_RATE_1M, BRCM_RATE_1M };
  5247. u32 rts_rspec[2] = { BRCM_RATE_1M, BRCM_RATE_1M };
  5248. bool use_rts = false;
  5249. bool use_cts = false;
  5250. bool use_rifs = false;
  5251. bool short_preamble[2] = { false, false };
  5252. u8 preamble_type[2] = { BRCMS_LONG_PREAMBLE, BRCMS_LONG_PREAMBLE };
  5253. u8 rts_preamble_type[2] = { BRCMS_LONG_PREAMBLE, BRCMS_LONG_PREAMBLE };
  5254. u8 *rts_plcp, rts_plcp_fallback[D11_PHY_HDR_LEN];
  5255. struct ieee80211_rts *rts = NULL;
  5256. bool qos;
  5257. uint ac;
  5258. bool hwtkmic = false;
  5259. u16 mimo_ctlchbw = PHY_TXC1_BW_20MHZ;
  5260. #define ANTCFG_NONE 0xFF
  5261. u8 antcfg = ANTCFG_NONE;
  5262. u8 fbantcfg = ANTCFG_NONE;
  5263. uint phyctl1_stf = 0;
  5264. u16 durid = 0;
  5265. struct ieee80211_tx_rate *txrate[2];
  5266. int k;
  5267. struct ieee80211_tx_info *tx_info;
  5268. bool is_mcs;
  5269. u16 mimo_txbw;
  5270. u8 mimo_preamble_type;
  5271. /* locate 802.11 MAC header */
  5272. h = (struct ieee80211_hdr *)(p->data);
  5273. qos = ieee80211_is_data_qos(h->frame_control);
  5274. /* compute length of frame in bytes for use in PLCP computations */
  5275. len = p->len;
  5276. phylen = len + FCS_LEN;
  5277. /* Get tx_info */
  5278. tx_info = IEEE80211_SKB_CB(p);
  5279. /* add PLCP */
  5280. plcp = skb_push(p, D11_PHY_HDR_LEN);
  5281. /* add Broadcom tx descriptor header */
  5282. txh = (struct d11txh *) skb_push(p, D11_TXH_LEN);
  5283. memset(txh, 0, D11_TXH_LEN);
  5284. /* setup frameid */
  5285. if (tx_info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  5286. /* non-AP STA should never use BCMC queue */
  5287. if (queue == TX_BCMC_FIFO) {
  5288. brcms_err(wlc->hw->d11core,
  5289. "wl%d: %s: ASSERT queue == TX_BCMC!\n",
  5290. wlc->pub->unit, __func__);
  5291. frameid = bcmc_fid_generate(wlc, NULL, txh);
  5292. } else {
  5293. /* Increment the counter for first fragment */
  5294. if (tx_info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  5295. scb->seqnum[p->priority]++;
  5296. /* extract fragment number from frame first */
  5297. seq = le16_to_cpu(h->seq_ctrl) & FRAGNUM_MASK;
  5298. seq |= (scb->seqnum[p->priority] << SEQNUM_SHIFT);
  5299. h->seq_ctrl = cpu_to_le16(seq);
  5300. frameid = ((seq << TXFID_SEQ_SHIFT) & TXFID_SEQ_MASK) |
  5301. (queue & TXFID_QUEUE_MASK);
  5302. }
  5303. }
  5304. frameid |= queue & TXFID_QUEUE_MASK;
  5305. /* set the ignpmq bit for all pkts tx'd in PS mode and for beacons */
  5306. if (ieee80211_is_beacon(h->frame_control))
  5307. mcl |= TXC_IGNOREPMQ;
  5308. txrate[0] = tx_info->control.rates;
  5309. txrate[1] = txrate[0] + 1;
  5310. /*
  5311. * if rate control algorithm didn't give us a fallback
  5312. * rate, use the primary rate
  5313. */
  5314. if (txrate[1]->idx < 0)
  5315. txrate[1] = txrate[0];
  5316. for (k = 0; k < hw->max_rates; k++) {
  5317. is_mcs = txrate[k]->flags & IEEE80211_TX_RC_MCS ? true : false;
  5318. if (!is_mcs) {
  5319. if ((txrate[k]->idx >= 0)
  5320. && (txrate[k]->idx <
  5321. hw->wiphy->bands[tx_info->band]->n_bitrates)) {
  5322. rspec[k] =
  5323. hw->wiphy->bands[tx_info->band]->
  5324. bitrates[txrate[k]->idx].hw_value;
  5325. short_preamble[k] =
  5326. txrate[k]->
  5327. flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ?
  5328. true : false;
  5329. } else {
  5330. rspec[k] = BRCM_RATE_1M;
  5331. }
  5332. } else {
  5333. rspec[k] = mac80211_wlc_set_nrate(wlc, wlc->band,
  5334. NRATE_MCS_INUSE | txrate[k]->idx);
  5335. }
  5336. /*
  5337. * Currently only support same setting for primay and
  5338. * fallback rates. Unify flags for each rate into a
  5339. * single value for the frame
  5340. */
  5341. use_rts |=
  5342. txrate[k]->
  5343. flags & IEEE80211_TX_RC_USE_RTS_CTS ? true : false;
  5344. use_cts |=
  5345. txrate[k]->
  5346. flags & IEEE80211_TX_RC_USE_CTS_PROTECT ? true : false;
  5347. /*
  5348. * (1) RATE:
  5349. * determine and validate primary rate
  5350. * and fallback rates
  5351. */
  5352. if (!rspec_active(rspec[k])) {
  5353. rspec[k] = BRCM_RATE_1M;
  5354. } else {
  5355. if (!is_multicast_ether_addr(h->addr1)) {
  5356. /* set tx antenna config */
  5357. brcms_c_antsel_antcfg_get(wlc->asi, false,
  5358. false, 0, 0, &antcfg, &fbantcfg);
  5359. }
  5360. }
  5361. }
  5362. phyctl1_stf = wlc->stf->ss_opmode;
  5363. if (wlc->pub->_n_enab & SUPPORT_11N) {
  5364. for (k = 0; k < hw->max_rates; k++) {
  5365. /*
  5366. * apply siso/cdd to single stream mcs's or ofdm
  5367. * if rspec is auto selected
  5368. */
  5369. if (((is_mcs_rate(rspec[k]) &&
  5370. is_single_stream(rspec[k] & RSPEC_RATE_MASK)) ||
  5371. is_ofdm_rate(rspec[k]))
  5372. && ((rspec[k] & RSPEC_OVERRIDE_MCS_ONLY)
  5373. || !(rspec[k] & RSPEC_OVERRIDE))) {
  5374. rspec[k] &= ~(RSPEC_STF_MASK | RSPEC_STC_MASK);
  5375. /* For SISO MCS use STBC if possible */
  5376. if (is_mcs_rate(rspec[k])
  5377. && BRCMS_STF_SS_STBC_TX(wlc, scb)) {
  5378. u8 stc;
  5379. /* Nss for single stream is always 1 */
  5380. stc = 1;
  5381. rspec[k] |= (PHY_TXC1_MODE_STBC <<
  5382. RSPEC_STF_SHIFT) |
  5383. (stc << RSPEC_STC_SHIFT);
  5384. } else
  5385. rspec[k] |=
  5386. (phyctl1_stf << RSPEC_STF_SHIFT);
  5387. }
  5388. /*
  5389. * Is the phy configured to use 40MHZ frames? If
  5390. * so then pick the desired txbw
  5391. */
  5392. if (brcms_chspec_bw(wlc->chanspec) == BRCMS_40_MHZ) {
  5393. /* default txbw is 20in40 SB */
  5394. mimo_ctlchbw = mimo_txbw =
  5395. CHSPEC_SB_UPPER(wlc_phy_chanspec_get(
  5396. wlc->band->pi))
  5397. ? PHY_TXC1_BW_20MHZ_UP : PHY_TXC1_BW_20MHZ;
  5398. if (is_mcs_rate(rspec[k])) {
  5399. /* mcs 32 must be 40b/w DUP */
  5400. if ((rspec[k] & RSPEC_RATE_MASK)
  5401. == 32) {
  5402. mimo_txbw =
  5403. PHY_TXC1_BW_40MHZ_DUP;
  5404. /* use override */
  5405. } else if (wlc->mimo_40txbw != AUTO)
  5406. mimo_txbw = wlc->mimo_40txbw;
  5407. /* else check if dst is using 40 Mhz */
  5408. else if (scb->flags & SCB_IS40)
  5409. mimo_txbw = PHY_TXC1_BW_40MHZ;
  5410. } else if (is_ofdm_rate(rspec[k])) {
  5411. if (wlc->ofdm_40txbw != AUTO)
  5412. mimo_txbw = wlc->ofdm_40txbw;
  5413. } else if (wlc->cck_40txbw != AUTO) {
  5414. mimo_txbw = wlc->cck_40txbw;
  5415. }
  5416. } else {
  5417. /*
  5418. * mcs32 is 40 b/w only.
  5419. * This is possible for probe packets on
  5420. * a STA during SCAN
  5421. */
  5422. if ((rspec[k] & RSPEC_RATE_MASK) == 32)
  5423. /* mcs 0 */
  5424. rspec[k] = RSPEC_MIMORATE;
  5425. mimo_txbw = PHY_TXC1_BW_20MHZ;
  5426. }
  5427. /* Set channel width */
  5428. rspec[k] &= ~RSPEC_BW_MASK;
  5429. if ((k == 0) || ((k > 0) && is_mcs_rate(rspec[k])))
  5430. rspec[k] |= (mimo_txbw << RSPEC_BW_SHIFT);
  5431. else
  5432. rspec[k] |= (mimo_ctlchbw << RSPEC_BW_SHIFT);
  5433. /* Disable short GI, not supported yet */
  5434. rspec[k] &= ~RSPEC_SHORT_GI;
  5435. mimo_preamble_type = BRCMS_MM_PREAMBLE;
  5436. if (txrate[k]->flags & IEEE80211_TX_RC_GREEN_FIELD)
  5437. mimo_preamble_type = BRCMS_GF_PREAMBLE;
  5438. if ((txrate[k]->flags & IEEE80211_TX_RC_MCS)
  5439. && (!is_mcs_rate(rspec[k]))) {
  5440. brcms_warn(wlc->hw->d11core,
  5441. "wl%d: %s: IEEE80211_TX_RC_MCS != is_mcs_rate(rspec)\n",
  5442. wlc->pub->unit, __func__);
  5443. }
  5444. if (is_mcs_rate(rspec[k])) {
  5445. preamble_type[k] = mimo_preamble_type;
  5446. /*
  5447. * if SGI is selected, then forced mm
  5448. * for single stream
  5449. */
  5450. if ((rspec[k] & RSPEC_SHORT_GI)
  5451. && is_single_stream(rspec[k] &
  5452. RSPEC_RATE_MASK))
  5453. preamble_type[k] = BRCMS_MM_PREAMBLE;
  5454. }
  5455. /* should be better conditionalized */
  5456. if (!is_mcs_rate(rspec[0])
  5457. && (tx_info->control.rates[0].
  5458. flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE))
  5459. preamble_type[k] = BRCMS_SHORT_PREAMBLE;
  5460. }
  5461. } else {
  5462. for (k = 0; k < hw->max_rates; k++) {
  5463. /* Set ctrlchbw as 20Mhz */
  5464. rspec[k] &= ~RSPEC_BW_MASK;
  5465. rspec[k] |= (PHY_TXC1_BW_20MHZ << RSPEC_BW_SHIFT);
  5466. /* for nphy, stf of ofdm frames must follow policies */
  5467. if (BRCMS_ISNPHY(wlc->band) && is_ofdm_rate(rspec[k])) {
  5468. rspec[k] &= ~RSPEC_STF_MASK;
  5469. rspec[k] |= phyctl1_stf << RSPEC_STF_SHIFT;
  5470. }
  5471. }
  5472. }
  5473. /* Reset these for use with AMPDU's */
  5474. txrate[0]->count = 0;
  5475. txrate[1]->count = 0;
  5476. /* (2) PROTECTION, may change rspec */
  5477. if ((ieee80211_is_data(h->frame_control) ||
  5478. ieee80211_is_mgmt(h->frame_control)) &&
  5479. (phylen > wlc->RTSThresh) && !is_multicast_ether_addr(h->addr1))
  5480. use_rts = true;
  5481. /* (3) PLCP: determine PLCP header and MAC duration,
  5482. * fill struct d11txh */
  5483. brcms_c_compute_plcp(wlc, rspec[0], phylen, plcp);
  5484. brcms_c_compute_plcp(wlc, rspec[1], phylen, plcp_fallback);
  5485. memcpy(&txh->FragPLCPFallback,
  5486. plcp_fallback, sizeof(txh->FragPLCPFallback));
  5487. /* Length field now put in CCK FBR CRC field */
  5488. if (is_cck_rate(rspec[1])) {
  5489. txh->FragPLCPFallback[4] = phylen & 0xff;
  5490. txh->FragPLCPFallback[5] = (phylen & 0xff00) >> 8;
  5491. }
  5492. /* MIMO-RATE: need validation ?? */
  5493. mainrates = is_ofdm_rate(rspec[0]) ?
  5494. D11A_PHY_HDR_GRATE((struct ofdm_phy_hdr *) plcp) :
  5495. plcp[0];
  5496. /* DUR field for main rate */
  5497. if (!ieee80211_is_pspoll(h->frame_control) &&
  5498. !is_multicast_ether_addr(h->addr1) && !use_rifs) {
  5499. durid =
  5500. brcms_c_compute_frame_dur(wlc, rspec[0], preamble_type[0],
  5501. next_frag_len);
  5502. h->duration_id = cpu_to_le16(durid);
  5503. } else if (use_rifs) {
  5504. /* NAV protect to end of next max packet size */
  5505. durid =
  5506. (u16) brcms_c_calc_frame_time(wlc, rspec[0],
  5507. preamble_type[0],
  5508. DOT11_MAX_FRAG_LEN);
  5509. durid += RIFS_11N_TIME;
  5510. h->duration_id = cpu_to_le16(durid);
  5511. }
  5512. /* DUR field for fallback rate */
  5513. if (ieee80211_is_pspoll(h->frame_control))
  5514. txh->FragDurFallback = h->duration_id;
  5515. else if (is_multicast_ether_addr(h->addr1) || use_rifs)
  5516. txh->FragDurFallback = 0;
  5517. else {
  5518. durid = brcms_c_compute_frame_dur(wlc, rspec[1],
  5519. preamble_type[1], next_frag_len);
  5520. txh->FragDurFallback = cpu_to_le16(durid);
  5521. }
  5522. /* (4) MAC-HDR: MacTxControlLow */
  5523. if (frag == 0)
  5524. mcl |= TXC_STARTMSDU;
  5525. if (!is_multicast_ether_addr(h->addr1))
  5526. mcl |= TXC_IMMEDACK;
  5527. if (wlc->band->bandtype == BRCM_BAND_5G)
  5528. mcl |= TXC_FREQBAND_5G;
  5529. if (CHSPEC_IS40(wlc_phy_chanspec_get(wlc->band->pi)))
  5530. mcl |= TXC_BW_40;
  5531. /* set AMIC bit if using hardware TKIP MIC */
  5532. if (hwtkmic)
  5533. mcl |= TXC_AMIC;
  5534. txh->MacTxControlLow = cpu_to_le16(mcl);
  5535. /* MacTxControlHigh */
  5536. mch = 0;
  5537. /* Set fallback rate preamble type */
  5538. if ((preamble_type[1] == BRCMS_SHORT_PREAMBLE) ||
  5539. (preamble_type[1] == BRCMS_GF_PREAMBLE)) {
  5540. if (rspec2rate(rspec[1]) != BRCM_RATE_1M)
  5541. mch |= TXC_PREAMBLE_DATA_FB_SHORT;
  5542. }
  5543. /* MacFrameControl */
  5544. memcpy(&txh->MacFrameControl, &h->frame_control, sizeof(u16));
  5545. txh->TxFesTimeNormal = cpu_to_le16(0);
  5546. txh->TxFesTimeFallback = cpu_to_le16(0);
  5547. /* TxFrameRA */
  5548. memcpy(&txh->TxFrameRA, &h->addr1, ETH_ALEN);
  5549. /* TxFrameID */
  5550. txh->TxFrameID = cpu_to_le16(frameid);
  5551. /*
  5552. * TxStatus, Note the case of recreating the first frag of a suppressed
  5553. * frame then we may need to reset the retry cnt's via the status reg
  5554. */
  5555. txh->TxStatus = cpu_to_le16(status);
  5556. /*
  5557. * extra fields for ucode AMPDU aggregation, the new fields are added to
  5558. * the END of previous structure so that it's compatible in driver.
  5559. */
  5560. txh->MaxNMpdus = cpu_to_le16(0);
  5561. txh->MaxABytes_MRT = cpu_to_le16(0);
  5562. txh->MaxABytes_FBR = cpu_to_le16(0);
  5563. txh->MinMBytes = cpu_to_le16(0);
  5564. /* (5) RTS/CTS: determine RTS/CTS PLCP header and MAC duration,
  5565. * furnish struct d11txh */
  5566. /* RTS PLCP header and RTS frame */
  5567. if (use_rts || use_cts) {
  5568. if (use_rts && use_cts)
  5569. use_cts = false;
  5570. for (k = 0; k < 2; k++) {
  5571. rts_rspec[k] = brcms_c_rspec_to_rts_rspec(wlc, rspec[k],
  5572. false,
  5573. mimo_ctlchbw);
  5574. }
  5575. if (!is_ofdm_rate(rts_rspec[0]) &&
  5576. !((rspec2rate(rts_rspec[0]) == BRCM_RATE_1M) ||
  5577. (wlc->PLCPHdr_override == BRCMS_PLCP_LONG))) {
  5578. rts_preamble_type[0] = BRCMS_SHORT_PREAMBLE;
  5579. mch |= TXC_PREAMBLE_RTS_MAIN_SHORT;
  5580. }
  5581. if (!is_ofdm_rate(rts_rspec[1]) &&
  5582. !((rspec2rate(rts_rspec[1]) == BRCM_RATE_1M) ||
  5583. (wlc->PLCPHdr_override == BRCMS_PLCP_LONG))) {
  5584. rts_preamble_type[1] = BRCMS_SHORT_PREAMBLE;
  5585. mch |= TXC_PREAMBLE_RTS_FB_SHORT;
  5586. }
  5587. /* RTS/CTS additions to MacTxControlLow */
  5588. if (use_cts) {
  5589. txh->MacTxControlLow |= cpu_to_le16(TXC_SENDCTS);
  5590. } else {
  5591. txh->MacTxControlLow |= cpu_to_le16(TXC_SENDRTS);
  5592. txh->MacTxControlLow |= cpu_to_le16(TXC_LONGFRAME);
  5593. }
  5594. /* RTS PLCP header */
  5595. rts_plcp = txh->RTSPhyHeader;
  5596. if (use_cts)
  5597. rts_phylen = DOT11_CTS_LEN + FCS_LEN;
  5598. else
  5599. rts_phylen = DOT11_RTS_LEN + FCS_LEN;
  5600. brcms_c_compute_plcp(wlc, rts_rspec[0], rts_phylen, rts_plcp);
  5601. /* fallback rate version of RTS PLCP header */
  5602. brcms_c_compute_plcp(wlc, rts_rspec[1], rts_phylen,
  5603. rts_plcp_fallback);
  5604. memcpy(&txh->RTSPLCPFallback, rts_plcp_fallback,
  5605. sizeof(txh->RTSPLCPFallback));
  5606. /* RTS frame fields... */
  5607. rts = (struct ieee80211_rts *)&txh->rts_frame;
  5608. durid = brcms_c_compute_rtscts_dur(wlc, use_cts, rts_rspec[0],
  5609. rspec[0], rts_preamble_type[0],
  5610. preamble_type[0], phylen, false);
  5611. rts->duration = cpu_to_le16(durid);
  5612. /* fallback rate version of RTS DUR field */
  5613. durid = brcms_c_compute_rtscts_dur(wlc, use_cts,
  5614. rts_rspec[1], rspec[1],
  5615. rts_preamble_type[1],
  5616. preamble_type[1], phylen, false);
  5617. txh->RTSDurFallback = cpu_to_le16(durid);
  5618. if (use_cts) {
  5619. rts->frame_control = cpu_to_le16(IEEE80211_FTYPE_CTL |
  5620. IEEE80211_STYPE_CTS);
  5621. memcpy(&rts->ra, &h->addr2, ETH_ALEN);
  5622. } else {
  5623. rts->frame_control = cpu_to_le16(IEEE80211_FTYPE_CTL |
  5624. IEEE80211_STYPE_RTS);
  5625. memcpy(&rts->ra, &h->addr1, 2 * ETH_ALEN);
  5626. }
  5627. /* mainrate
  5628. * low 8 bits: main frag rate/mcs,
  5629. * high 8 bits: rts/cts rate/mcs
  5630. */
  5631. mainrates |= (is_ofdm_rate(rts_rspec[0]) ?
  5632. D11A_PHY_HDR_GRATE(
  5633. (struct ofdm_phy_hdr *) rts_plcp) :
  5634. rts_plcp[0]) << 8;
  5635. } else {
  5636. memset(txh->RTSPhyHeader, 0, D11_PHY_HDR_LEN);
  5637. memset(&txh->rts_frame, 0, sizeof(struct ieee80211_rts));
  5638. memset(txh->RTSPLCPFallback, 0, sizeof(txh->RTSPLCPFallback));
  5639. txh->RTSDurFallback = 0;
  5640. }
  5641. #ifdef SUPPORT_40MHZ
  5642. /* add null delimiter count */
  5643. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && is_mcs_rate(rspec))
  5644. txh->RTSPLCPFallback[AMPDU_FBR_NULL_DELIM] =
  5645. brcm_c_ampdu_null_delim_cnt(wlc->ampdu, scb, rspec, phylen);
  5646. #endif
  5647. /*
  5648. * Now that RTS/RTS FB preamble types are updated, write
  5649. * the final value
  5650. */
  5651. txh->MacTxControlHigh = cpu_to_le16(mch);
  5652. /*
  5653. * MainRates (both the rts and frag plcp rates have
  5654. * been calculated now)
  5655. */
  5656. txh->MainRates = cpu_to_le16(mainrates);
  5657. /* XtraFrameTypes */
  5658. xfts = frametype(rspec[1], wlc->mimoft);
  5659. xfts |= (frametype(rts_rspec[0], wlc->mimoft) << XFTS_RTS_FT_SHIFT);
  5660. xfts |= (frametype(rts_rspec[1], wlc->mimoft) << XFTS_FBRRTS_FT_SHIFT);
  5661. xfts |= CHSPEC_CHANNEL(wlc_phy_chanspec_get(wlc->band->pi)) <<
  5662. XFTS_CHANNEL_SHIFT;
  5663. txh->XtraFrameTypes = cpu_to_le16(xfts);
  5664. /* PhyTxControlWord */
  5665. phyctl = frametype(rspec[0], wlc->mimoft);
  5666. if ((preamble_type[0] == BRCMS_SHORT_PREAMBLE) ||
  5667. (preamble_type[0] == BRCMS_GF_PREAMBLE)) {
  5668. if (rspec2rate(rspec[0]) != BRCM_RATE_1M)
  5669. phyctl |= PHY_TXC_SHORT_HDR;
  5670. }
  5671. /* phytxant is properly bit shifted */
  5672. phyctl |= brcms_c_stf_d11hdrs_phyctl_txant(wlc, rspec[0]);
  5673. txh->PhyTxControlWord = cpu_to_le16(phyctl);
  5674. /* PhyTxControlWord_1 */
  5675. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  5676. u16 phyctl1 = 0;
  5677. phyctl1 = brcms_c_phytxctl1_calc(wlc, rspec[0]);
  5678. txh->PhyTxControlWord_1 = cpu_to_le16(phyctl1);
  5679. phyctl1 = brcms_c_phytxctl1_calc(wlc, rspec[1]);
  5680. txh->PhyTxControlWord_1_Fbr = cpu_to_le16(phyctl1);
  5681. if (use_rts || use_cts) {
  5682. phyctl1 = brcms_c_phytxctl1_calc(wlc, rts_rspec[0]);
  5683. txh->PhyTxControlWord_1_Rts = cpu_to_le16(phyctl1);
  5684. phyctl1 = brcms_c_phytxctl1_calc(wlc, rts_rspec[1]);
  5685. txh->PhyTxControlWord_1_FbrRts = cpu_to_le16(phyctl1);
  5686. }
  5687. /*
  5688. * For mcs frames, if mixedmode(overloaded with long preamble)
  5689. * is going to be set, fill in non-zero MModeLen and/or
  5690. * MModeFbrLen it will be unnecessary if they are separated
  5691. */
  5692. if (is_mcs_rate(rspec[0]) &&
  5693. (preamble_type[0] == BRCMS_MM_PREAMBLE)) {
  5694. u16 mmodelen =
  5695. brcms_c_calc_lsig_len(wlc, rspec[0], phylen);
  5696. txh->MModeLen = cpu_to_le16(mmodelen);
  5697. }
  5698. if (is_mcs_rate(rspec[1]) &&
  5699. (preamble_type[1] == BRCMS_MM_PREAMBLE)) {
  5700. u16 mmodefbrlen =
  5701. brcms_c_calc_lsig_len(wlc, rspec[1], phylen);
  5702. txh->MModeFbrLen = cpu_to_le16(mmodefbrlen);
  5703. }
  5704. }
  5705. ac = skb_get_queue_mapping(p);
  5706. if ((scb->flags & SCB_WMECAP) && qos && wlc->edcf_txop[ac]) {
  5707. uint frag_dur, dur, dur_fallback;
  5708. /* WME: Update TXOP threshold */
  5709. if (!(tx_info->flags & IEEE80211_TX_CTL_AMPDU) && frag == 0) {
  5710. frag_dur =
  5711. brcms_c_calc_frame_time(wlc, rspec[0],
  5712. preamble_type[0], phylen);
  5713. if (rts) {
  5714. /* 1 RTS or CTS-to-self frame */
  5715. dur =
  5716. brcms_c_calc_cts_time(wlc, rts_rspec[0],
  5717. rts_preamble_type[0]);
  5718. dur_fallback =
  5719. brcms_c_calc_cts_time(wlc, rts_rspec[1],
  5720. rts_preamble_type[1]);
  5721. /* (SIFS + CTS) + SIFS + frame + SIFS + ACK */
  5722. dur += le16_to_cpu(rts->duration);
  5723. dur_fallback +=
  5724. le16_to_cpu(txh->RTSDurFallback);
  5725. } else if (use_rifs) {
  5726. dur = frag_dur;
  5727. dur_fallback = 0;
  5728. } else {
  5729. /* frame + SIFS + ACK */
  5730. dur = frag_dur;
  5731. dur +=
  5732. brcms_c_compute_frame_dur(wlc, rspec[0],
  5733. preamble_type[0], 0);
  5734. dur_fallback =
  5735. brcms_c_calc_frame_time(wlc, rspec[1],
  5736. preamble_type[1],
  5737. phylen);
  5738. dur_fallback +=
  5739. brcms_c_compute_frame_dur(wlc, rspec[1],
  5740. preamble_type[1], 0);
  5741. }
  5742. /* NEED to set TxFesTimeNormal (hard) */
  5743. txh->TxFesTimeNormal = cpu_to_le16((u16) dur);
  5744. /*
  5745. * NEED to set fallback rate version of
  5746. * TxFesTimeNormal (hard)
  5747. */
  5748. txh->TxFesTimeFallback =
  5749. cpu_to_le16((u16) dur_fallback);
  5750. /*
  5751. * update txop byte threshold (txop minus intraframe
  5752. * overhead)
  5753. */
  5754. if (wlc->edcf_txop[ac] >= (dur - frag_dur)) {
  5755. uint newfragthresh;
  5756. newfragthresh =
  5757. brcms_c_calc_frame_len(wlc,
  5758. rspec[0], preamble_type[0],
  5759. (wlc->edcf_txop[ac] -
  5760. (dur - frag_dur)));
  5761. /* range bound the fragthreshold */
  5762. if (newfragthresh < DOT11_MIN_FRAG_LEN)
  5763. newfragthresh =
  5764. DOT11_MIN_FRAG_LEN;
  5765. else if (newfragthresh >
  5766. wlc->usr_fragthresh)
  5767. newfragthresh =
  5768. wlc->usr_fragthresh;
  5769. /* update the fragthresh and do txc update */
  5770. if (wlc->fragthresh[queue] !=
  5771. (u16) newfragthresh)
  5772. wlc->fragthresh[queue] =
  5773. (u16) newfragthresh;
  5774. } else {
  5775. brcms_warn(wlc->hw->d11core,
  5776. "wl%d: %s txop invalid for rate %d\n",
  5777. wlc->pub->unit, fifo_names[queue],
  5778. rspec2rate(rspec[0]));
  5779. }
  5780. if (dur > wlc->edcf_txop[ac])
  5781. brcms_warn(wlc->hw->d11core,
  5782. "wl%d: %s: %s txop exceeded phylen %d/%d dur %d/%d\n",
  5783. wlc->pub->unit, __func__,
  5784. fifo_names[queue],
  5785. phylen, wlc->fragthresh[queue],
  5786. dur, wlc->edcf_txop[ac]);
  5787. }
  5788. }
  5789. return 0;
  5790. }
  5791. static int brcms_c_tx(struct brcms_c_info *wlc, struct sk_buff *skb)
  5792. {
  5793. struct dma_pub *dma;
  5794. int fifo, ret = -ENOSPC;
  5795. struct d11txh *txh;
  5796. u16 frameid = INVALIDFID;
  5797. fifo = brcms_ac_to_fifo(skb_get_queue_mapping(skb));
  5798. dma = wlc->hw->di[fifo];
  5799. txh = (struct d11txh *)(skb->data);
  5800. if (dma->txavail == 0) {
  5801. /*
  5802. * We sometimes get a frame from mac80211 after stopping
  5803. * the queues. This only ever seems to be a single frame
  5804. * and is seems likely to be a race. TX_HEADROOM should
  5805. * ensure that we have enough space to handle these stray
  5806. * packets, so warn if there isn't. If we're out of space
  5807. * in the tx ring and the tx queue isn't stopped then
  5808. * we've really got a bug; warn loudly if that happens.
  5809. */
  5810. brcms_warn(wlc->hw->d11core,
  5811. "Received frame for tx with no space in DMA ring\n");
  5812. WARN_ON(!ieee80211_queue_stopped(wlc->pub->ieee_hw,
  5813. skb_get_queue_mapping(skb)));
  5814. return -ENOSPC;
  5815. }
  5816. /* When a BC/MC frame is being committed to the BCMC fifo
  5817. * via DMA (NOT PIO), update ucode or BSS info as appropriate.
  5818. */
  5819. if (fifo == TX_BCMC_FIFO)
  5820. frameid = le16_to_cpu(txh->TxFrameID);
  5821. /* Commit BCMC sequence number in the SHM frame ID location */
  5822. if (frameid != INVALIDFID) {
  5823. /*
  5824. * To inform the ucode of the last mcast frame posted
  5825. * so that it can clear moredata bit
  5826. */
  5827. brcms_b_write_shm(wlc->hw, M_BCMC_FID, frameid);
  5828. }
  5829. ret = brcms_c_txfifo(wlc, fifo, skb);
  5830. /*
  5831. * The only reason for brcms_c_txfifo to fail is because
  5832. * there weren't any DMA descriptors, but we've already
  5833. * checked for that. So if it does fail yell loudly.
  5834. */
  5835. WARN_ON_ONCE(ret);
  5836. return ret;
  5837. }
  5838. bool brcms_c_sendpkt_mac80211(struct brcms_c_info *wlc, struct sk_buff *sdu,
  5839. struct ieee80211_hw *hw)
  5840. {
  5841. uint fifo;
  5842. struct scb *scb = &wlc->pri_scb;
  5843. fifo = brcms_ac_to_fifo(skb_get_queue_mapping(sdu));
  5844. brcms_c_d11hdrs_mac80211(wlc, hw, sdu, scb, 0, 1, fifo, 0);
  5845. if (!brcms_c_tx(wlc, sdu))
  5846. return true;
  5847. /* packet discarded */
  5848. dev_kfree_skb_any(sdu);
  5849. return false;
  5850. }
  5851. int
  5852. brcms_c_txfifo(struct brcms_c_info *wlc, uint fifo, struct sk_buff *p)
  5853. {
  5854. struct dma_pub *dma = wlc->hw->di[fifo];
  5855. int ret;
  5856. u16 queue;
  5857. ret = dma_txfast(wlc, dma, p);
  5858. if (ret < 0)
  5859. wiphy_err(wlc->wiphy, "txfifo: fatal, toss frames !!!\n");
  5860. /*
  5861. * Stop queue if DMA ring is full. Reserve some free descriptors,
  5862. * as we sometimes receive a frame from mac80211 after the queues
  5863. * are stopped.
  5864. */
  5865. queue = skb_get_queue_mapping(p);
  5866. if (dma->txavail <= TX_HEADROOM && fifo < TX_BCMC_FIFO &&
  5867. !ieee80211_queue_stopped(wlc->pub->ieee_hw, queue))
  5868. ieee80211_stop_queue(wlc->pub->ieee_hw, queue);
  5869. return ret;
  5870. }
  5871. u32
  5872. brcms_c_rspec_to_rts_rspec(struct brcms_c_info *wlc, u32 rspec,
  5873. bool use_rspec, u16 mimo_ctlchbw)
  5874. {
  5875. u32 rts_rspec = 0;
  5876. if (use_rspec)
  5877. /* use frame rate as rts rate */
  5878. rts_rspec = rspec;
  5879. else if (wlc->band->gmode && wlc->protection->_g && !is_cck_rate(rspec))
  5880. /* Use 11Mbps as the g protection RTS target rate and fallback.
  5881. * Use the brcms_basic_rate() lookup to find the best basic rate
  5882. * under the target in case 11 Mbps is not Basic.
  5883. * 6 and 9 Mbps are not usually selected by rate selection, but
  5884. * even if the OFDM rate we are protecting is 6 or 9 Mbps, 11
  5885. * is more robust.
  5886. */
  5887. rts_rspec = brcms_basic_rate(wlc, BRCM_RATE_11M);
  5888. else
  5889. /* calculate RTS rate and fallback rate based on the frame rate
  5890. * RTS must be sent at a basic rate since it is a
  5891. * control frame, sec 9.6 of 802.11 spec
  5892. */
  5893. rts_rspec = brcms_basic_rate(wlc, rspec);
  5894. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  5895. /* set rts txbw to correct side band */
  5896. rts_rspec &= ~RSPEC_BW_MASK;
  5897. /*
  5898. * if rspec/rspec_fallback is 40MHz, then send RTS on both
  5899. * 20MHz channel (DUP), otherwise send RTS on control channel
  5900. */
  5901. if (rspec_is40mhz(rspec) && !is_cck_rate(rts_rspec))
  5902. rts_rspec |= (PHY_TXC1_BW_40MHZ_DUP << RSPEC_BW_SHIFT);
  5903. else
  5904. rts_rspec |= (mimo_ctlchbw << RSPEC_BW_SHIFT);
  5905. /* pick siso/cdd as default for ofdm */
  5906. if (is_ofdm_rate(rts_rspec)) {
  5907. rts_rspec &= ~RSPEC_STF_MASK;
  5908. rts_rspec |= (wlc->stf->ss_opmode << RSPEC_STF_SHIFT);
  5909. }
  5910. }
  5911. return rts_rspec;
  5912. }
  5913. /* Update beacon listen interval in shared memory */
  5914. static void brcms_c_bcn_li_upd(struct brcms_c_info *wlc)
  5915. {
  5916. /* wake up every DTIM is the default */
  5917. if (wlc->bcn_li_dtim == 1)
  5918. brcms_b_write_shm(wlc->hw, M_BCN_LI, 0);
  5919. else
  5920. brcms_b_write_shm(wlc->hw, M_BCN_LI,
  5921. (wlc->bcn_li_dtim << 8) | wlc->bcn_li_bcn);
  5922. }
  5923. static void
  5924. brcms_b_read_tsf(struct brcms_hardware *wlc_hw, u32 *tsf_l_ptr,
  5925. u32 *tsf_h_ptr)
  5926. {
  5927. struct bcma_device *core = wlc_hw->d11core;
  5928. /* read the tsf timer low, then high to get an atomic read */
  5929. *tsf_l_ptr = bcma_read32(core, D11REGOFFS(tsf_timerlow));
  5930. *tsf_h_ptr = bcma_read32(core, D11REGOFFS(tsf_timerhigh));
  5931. }
  5932. /*
  5933. * recover 64bit TSF value from the 16bit TSF value in the rx header
  5934. * given the assumption that the TSF passed in header is within 65ms
  5935. * of the current tsf.
  5936. *
  5937. * 6 5 4 4 3 2 1
  5938. * 3.......6.......8.......0.......2.......4.......6.......8......0
  5939. * |<---------- tsf_h ----------->||<--- tsf_l -->||<-RxTSFTime ->|
  5940. *
  5941. * The RxTSFTime are the lowest 16 bits and provided by the ucode. The
  5942. * tsf_l is filled in by brcms_b_recv, which is done earlier in the
  5943. * receive call sequence after rx interrupt. Only the higher 16 bits
  5944. * are used. Finally, the tsf_h is read from the tsf register.
  5945. */
  5946. static u64 brcms_c_recover_tsf64(struct brcms_c_info *wlc,
  5947. struct d11rxhdr *rxh)
  5948. {
  5949. u32 tsf_h, tsf_l;
  5950. u16 rx_tsf_0_15, rx_tsf_16_31;
  5951. brcms_b_read_tsf(wlc->hw, &tsf_l, &tsf_h);
  5952. rx_tsf_16_31 = (u16)(tsf_l >> 16);
  5953. rx_tsf_0_15 = rxh->RxTSFTime;
  5954. /*
  5955. * a greater tsf time indicates the low 16 bits of
  5956. * tsf_l wrapped, so decrement the high 16 bits.
  5957. */
  5958. if ((u16)tsf_l < rx_tsf_0_15) {
  5959. rx_tsf_16_31 -= 1;
  5960. if (rx_tsf_16_31 == 0xffff)
  5961. tsf_h -= 1;
  5962. }
  5963. return ((u64)tsf_h << 32) | (((u32)rx_tsf_16_31 << 16) + rx_tsf_0_15);
  5964. }
  5965. static void
  5966. prep_mac80211_status(struct brcms_c_info *wlc, struct d11rxhdr *rxh,
  5967. struct sk_buff *p,
  5968. struct ieee80211_rx_status *rx_status)
  5969. {
  5970. int preamble;
  5971. int channel;
  5972. u32 rspec;
  5973. unsigned char *plcp;
  5974. /* fill in TSF and flag its presence */
  5975. rx_status->mactime = brcms_c_recover_tsf64(wlc, rxh);
  5976. rx_status->flag |= RX_FLAG_MACTIME_START;
  5977. channel = BRCMS_CHAN_CHANNEL(rxh->RxChan);
  5978. rx_status->band =
  5979. channel > 14 ? IEEE80211_BAND_5GHZ : IEEE80211_BAND_2GHZ;
  5980. rx_status->freq =
  5981. ieee80211_channel_to_frequency(channel, rx_status->band);
  5982. rx_status->signal = wlc_phy_rssi_compute(wlc->hw->band->pi, rxh);
  5983. /* noise */
  5984. /* qual */
  5985. rx_status->antenna =
  5986. (rxh->PhyRxStatus_0 & PRXS0_RXANT_UPSUBBAND) ? 1 : 0;
  5987. plcp = p->data;
  5988. rspec = brcms_c_compute_rspec(rxh, plcp);
  5989. if (is_mcs_rate(rspec)) {
  5990. rx_status->rate_idx = rspec & RSPEC_RATE_MASK;
  5991. rx_status->flag |= RX_FLAG_HT;
  5992. if (rspec_is40mhz(rspec))
  5993. rx_status->flag |= RX_FLAG_40MHZ;
  5994. } else {
  5995. switch (rspec2rate(rspec)) {
  5996. case BRCM_RATE_1M:
  5997. rx_status->rate_idx = 0;
  5998. break;
  5999. case BRCM_RATE_2M:
  6000. rx_status->rate_idx = 1;
  6001. break;
  6002. case BRCM_RATE_5M5:
  6003. rx_status->rate_idx = 2;
  6004. break;
  6005. case BRCM_RATE_11M:
  6006. rx_status->rate_idx = 3;
  6007. break;
  6008. case BRCM_RATE_6M:
  6009. rx_status->rate_idx = 4;
  6010. break;
  6011. case BRCM_RATE_9M:
  6012. rx_status->rate_idx = 5;
  6013. break;
  6014. case BRCM_RATE_12M:
  6015. rx_status->rate_idx = 6;
  6016. break;
  6017. case BRCM_RATE_18M:
  6018. rx_status->rate_idx = 7;
  6019. break;
  6020. case BRCM_RATE_24M:
  6021. rx_status->rate_idx = 8;
  6022. break;
  6023. case BRCM_RATE_36M:
  6024. rx_status->rate_idx = 9;
  6025. break;
  6026. case BRCM_RATE_48M:
  6027. rx_status->rate_idx = 10;
  6028. break;
  6029. case BRCM_RATE_54M:
  6030. rx_status->rate_idx = 11;
  6031. break;
  6032. default:
  6033. brcms_err(wlc->hw->d11core,
  6034. "%s: Unknown rate\n", __func__);
  6035. }
  6036. /*
  6037. * For 5GHz, we should decrease the index as it is
  6038. * a subset of the 2.4G rates. See bitrates field
  6039. * of brcms_band_5GHz_nphy (in mac80211_if.c).
  6040. */
  6041. if (rx_status->band == IEEE80211_BAND_5GHZ)
  6042. rx_status->rate_idx -= BRCMS_LEGACY_5G_RATE_OFFSET;
  6043. /* Determine short preamble and rate_idx */
  6044. preamble = 0;
  6045. if (is_cck_rate(rspec)) {
  6046. if (rxh->PhyRxStatus_0 & PRXS0_SHORTH)
  6047. rx_status->flag |= RX_FLAG_SHORTPRE;
  6048. } else if (is_ofdm_rate(rspec)) {
  6049. rx_status->flag |= RX_FLAG_SHORTPRE;
  6050. } else {
  6051. brcms_err(wlc->hw->d11core, "%s: Unknown modulation\n",
  6052. __func__);
  6053. }
  6054. }
  6055. if (plcp3_issgi(plcp[3]))
  6056. rx_status->flag |= RX_FLAG_SHORT_GI;
  6057. if (rxh->RxStatus1 & RXS_DECERR) {
  6058. rx_status->flag |= RX_FLAG_FAILED_PLCP_CRC;
  6059. brcms_err(wlc->hw->d11core, "%s: RX_FLAG_FAILED_PLCP_CRC\n",
  6060. __func__);
  6061. }
  6062. if (rxh->RxStatus1 & RXS_FCSERR) {
  6063. rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
  6064. brcms_err(wlc->hw->d11core, "%s: RX_FLAG_FAILED_FCS_CRC\n",
  6065. __func__);
  6066. }
  6067. }
  6068. static void
  6069. brcms_c_recvctl(struct brcms_c_info *wlc, struct d11rxhdr *rxh,
  6070. struct sk_buff *p)
  6071. {
  6072. int len_mpdu;
  6073. struct ieee80211_rx_status rx_status;
  6074. struct ieee80211_hdr *hdr;
  6075. memset(&rx_status, 0, sizeof(rx_status));
  6076. prep_mac80211_status(wlc, rxh, p, &rx_status);
  6077. /* mac header+body length, exclude CRC and plcp header */
  6078. len_mpdu = p->len - D11_PHY_HDR_LEN - FCS_LEN;
  6079. skb_pull(p, D11_PHY_HDR_LEN);
  6080. __skb_trim(p, len_mpdu);
  6081. /* unmute transmit */
  6082. if (wlc->hw->suspended_fifos) {
  6083. hdr = (struct ieee80211_hdr *)p->data;
  6084. if (ieee80211_is_beacon(hdr->frame_control))
  6085. brcms_b_mute(wlc->hw, false);
  6086. }
  6087. memcpy(IEEE80211_SKB_RXCB(p), &rx_status, sizeof(rx_status));
  6088. ieee80211_rx_irqsafe(wlc->pub->ieee_hw, p);
  6089. }
  6090. /* calculate frame duration for Mixed-mode L-SIG spoofing, return
  6091. * number of bytes goes in the length field
  6092. *
  6093. * Formula given by HT PHY Spec v 1.13
  6094. * len = 3(nsyms + nstream + 3) - 3
  6095. */
  6096. u16
  6097. brcms_c_calc_lsig_len(struct brcms_c_info *wlc, u32 ratespec,
  6098. uint mac_len)
  6099. {
  6100. uint nsyms, len = 0, kNdps;
  6101. if (is_mcs_rate(ratespec)) {
  6102. uint mcs = ratespec & RSPEC_RATE_MASK;
  6103. int tot_streams = (mcs_2_txstreams(mcs) + 1) +
  6104. rspec_stc(ratespec);
  6105. /*
  6106. * the payload duration calculation matches that
  6107. * of regular ofdm
  6108. */
  6109. /* 1000Ndbps = kbps * 4 */
  6110. kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
  6111. rspec_issgi(ratespec)) * 4;
  6112. if (rspec_stc(ratespec) == 0)
  6113. nsyms =
  6114. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  6115. APHY_TAIL_NBITS) * 1000, kNdps);
  6116. else
  6117. /* STBC needs to have even number of symbols */
  6118. nsyms =
  6119. 2 *
  6120. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  6121. APHY_TAIL_NBITS) * 1000, 2 * kNdps);
  6122. /* (+3) account for HT-SIG(2) and HT-STF(1) */
  6123. nsyms += (tot_streams + 3);
  6124. /*
  6125. * 3 bytes/symbol @ legacy 6Mbps rate
  6126. * (-3) excluding service bits and tail bits
  6127. */
  6128. len = (3 * nsyms) - 3;
  6129. }
  6130. return (u16) len;
  6131. }
  6132. static void
  6133. brcms_c_mod_prb_rsp_rate_table(struct brcms_c_info *wlc, uint frame_len)
  6134. {
  6135. const struct brcms_c_rateset *rs_dflt;
  6136. struct brcms_c_rateset rs;
  6137. u8 rate;
  6138. u16 entry_ptr;
  6139. u8 plcp[D11_PHY_HDR_LEN];
  6140. u16 dur, sifs;
  6141. uint i;
  6142. sifs = get_sifs(wlc->band);
  6143. rs_dflt = brcms_c_rateset_get_hwrs(wlc);
  6144. brcms_c_rateset_copy(rs_dflt, &rs);
  6145. brcms_c_rateset_mcs_upd(&rs, wlc->stf->txstreams);
  6146. /*
  6147. * walk the phy rate table and update MAC core SHM
  6148. * basic rate table entries
  6149. */
  6150. for (i = 0; i < rs.count; i++) {
  6151. rate = rs.rates[i] & BRCMS_RATE_MASK;
  6152. entry_ptr = brcms_b_rate_shm_offset(wlc->hw, rate);
  6153. /* Calculate the Probe Response PLCP for the given rate */
  6154. brcms_c_compute_plcp(wlc, rate, frame_len, plcp);
  6155. /*
  6156. * Calculate the duration of the Probe Response
  6157. * frame plus SIFS for the MAC
  6158. */
  6159. dur = (u16) brcms_c_calc_frame_time(wlc, rate,
  6160. BRCMS_LONG_PREAMBLE, frame_len);
  6161. dur += sifs;
  6162. /* Update the SHM Rate Table entry Probe Response values */
  6163. brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_PLCP_POS,
  6164. (u16) (plcp[0] + (plcp[1] << 8)));
  6165. brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_PLCP_POS + 2,
  6166. (u16) (plcp[2] + (plcp[3] << 8)));
  6167. brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_DUR_POS, dur);
  6168. }
  6169. }
  6170. int brcms_c_get_header_len(void)
  6171. {
  6172. return TXOFF;
  6173. }
  6174. static void brcms_c_beacon_write(struct brcms_c_info *wlc,
  6175. struct sk_buff *beacon, u16 tim_offset,
  6176. u16 dtim_period, bool bcn0, bool bcn1)
  6177. {
  6178. size_t len;
  6179. struct ieee80211_tx_info *tx_info;
  6180. struct brcms_hardware *wlc_hw = wlc->hw;
  6181. struct ieee80211_hw *ieee_hw = brcms_c_pub(wlc)->ieee_hw;
  6182. /* Get tx_info */
  6183. tx_info = IEEE80211_SKB_CB(beacon);
  6184. len = min_t(size_t, beacon->len, BCN_TMPL_LEN);
  6185. wlc->bcn_rspec = ieee80211_get_tx_rate(ieee_hw, tx_info)->hw_value;
  6186. brcms_c_compute_plcp(wlc, wlc->bcn_rspec,
  6187. len + FCS_LEN - D11_PHY_HDR_LEN, beacon->data);
  6188. /* "Regular" and 16 MBSS but not for 4 MBSS */
  6189. /* Update the phytxctl for the beacon based on the rspec */
  6190. brcms_c_beacon_phytxctl_txant_upd(wlc, wlc->bcn_rspec);
  6191. if (bcn0) {
  6192. /* write the probe response into the template region */
  6193. brcms_b_write_template_ram(wlc_hw, T_BCN0_TPL_BASE,
  6194. (len + 3) & ~3, beacon->data);
  6195. /* write beacon length to SCR */
  6196. brcms_b_write_shm(wlc_hw, M_BCN0_FRM_BYTESZ, (u16) len);
  6197. }
  6198. if (bcn1) {
  6199. /* write the probe response into the template region */
  6200. brcms_b_write_template_ram(wlc_hw, T_BCN1_TPL_BASE,
  6201. (len + 3) & ~3, beacon->data);
  6202. /* write beacon length to SCR */
  6203. brcms_b_write_shm(wlc_hw, M_BCN1_FRM_BYTESZ, (u16) len);
  6204. }
  6205. if (tim_offset != 0) {
  6206. brcms_b_write_shm(wlc_hw, M_TIMBPOS_INBEACON,
  6207. tim_offset + D11B_PHY_HDR_LEN);
  6208. brcms_b_write_shm(wlc_hw, M_DOT11_DTIMPERIOD, dtim_period);
  6209. } else {
  6210. brcms_b_write_shm(wlc_hw, M_TIMBPOS_INBEACON,
  6211. len + D11B_PHY_HDR_LEN);
  6212. brcms_b_write_shm(wlc_hw, M_DOT11_DTIMPERIOD, 0);
  6213. }
  6214. }
  6215. static void brcms_c_update_beacon_hw(struct brcms_c_info *wlc,
  6216. struct sk_buff *beacon, u16 tim_offset,
  6217. u16 dtim_period)
  6218. {
  6219. struct brcms_hardware *wlc_hw = wlc->hw;
  6220. struct bcma_device *core = wlc_hw->d11core;
  6221. /* Hardware beaconing for this config */
  6222. u32 both_valid = MCMD_BCN0VLD | MCMD_BCN1VLD;
  6223. /* Check if both templates are in use, if so sched. an interrupt
  6224. * that will call back into this routine
  6225. */
  6226. if ((bcma_read32(core, D11REGOFFS(maccommand)) & both_valid) == both_valid)
  6227. /* clear any previous status */
  6228. bcma_write32(core, D11REGOFFS(macintstatus), MI_BCNTPL);
  6229. if (wlc->beacon_template_virgin) {
  6230. wlc->beacon_template_virgin = false;
  6231. brcms_c_beacon_write(wlc, beacon, tim_offset, dtim_period, true,
  6232. true);
  6233. /* mark beacon0 valid */
  6234. bcma_set32(core, D11REGOFFS(maccommand), MCMD_BCN0VLD);
  6235. return;
  6236. }
  6237. /* Check that after scheduling the interrupt both of the
  6238. * templates are still busy. if not clear the int. & remask
  6239. */
  6240. if ((bcma_read32(core, D11REGOFFS(maccommand)) & both_valid) == both_valid) {
  6241. wlc->defmacintmask |= MI_BCNTPL;
  6242. return;
  6243. }
  6244. if (!(bcma_read32(core, D11REGOFFS(maccommand)) & MCMD_BCN0VLD)) {
  6245. brcms_c_beacon_write(wlc, beacon, tim_offset, dtim_period, true,
  6246. false);
  6247. /* mark beacon0 valid */
  6248. bcma_set32(core, D11REGOFFS(maccommand), MCMD_BCN0VLD);
  6249. return;
  6250. }
  6251. if (!(bcma_read32(core, D11REGOFFS(maccommand)) & MCMD_BCN1VLD)) {
  6252. brcms_c_beacon_write(wlc, beacon, tim_offset, dtim_period,
  6253. false, true);
  6254. /* mark beacon0 valid */
  6255. bcma_set32(core, D11REGOFFS(maccommand), MCMD_BCN1VLD);
  6256. return;
  6257. }
  6258. return;
  6259. }
  6260. /*
  6261. * Update all beacons for the system.
  6262. */
  6263. void brcms_c_update_beacon(struct brcms_c_info *wlc)
  6264. {
  6265. struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
  6266. if (wlc->pub->up && (bsscfg->type == BRCMS_TYPE_AP ||
  6267. bsscfg->type == BRCMS_TYPE_ADHOC)) {
  6268. /* Clear the soft intmask */
  6269. wlc->defmacintmask &= ~MI_BCNTPL;
  6270. if (!wlc->beacon)
  6271. return;
  6272. brcms_c_update_beacon_hw(wlc, wlc->beacon,
  6273. wlc->beacon_tim_offset,
  6274. wlc->beacon_dtim_period);
  6275. }
  6276. }
  6277. void brcms_c_set_new_beacon(struct brcms_c_info *wlc, struct sk_buff *beacon,
  6278. u16 tim_offset, u16 dtim_period)
  6279. {
  6280. if (!beacon)
  6281. return;
  6282. if (wlc->beacon)
  6283. dev_kfree_skb_any(wlc->beacon);
  6284. wlc->beacon = beacon;
  6285. /* add PLCP */
  6286. skb_push(wlc->beacon, D11_PHY_HDR_LEN);
  6287. wlc->beacon_tim_offset = tim_offset;
  6288. wlc->beacon_dtim_period = dtim_period;
  6289. brcms_c_update_beacon(wlc);
  6290. }
  6291. void brcms_c_set_new_probe_resp(struct brcms_c_info *wlc,
  6292. struct sk_buff *probe_resp)
  6293. {
  6294. if (!probe_resp)
  6295. return;
  6296. if (wlc->probe_resp)
  6297. dev_kfree_skb_any(wlc->probe_resp);
  6298. wlc->probe_resp = probe_resp;
  6299. /* add PLCP */
  6300. skb_push(wlc->probe_resp, D11_PHY_HDR_LEN);
  6301. brcms_c_update_probe_resp(wlc, false);
  6302. }
  6303. void brcms_c_enable_probe_resp(struct brcms_c_info *wlc, bool enable)
  6304. {
  6305. /*
  6306. * prevent ucode from sending probe responses by setting the timeout
  6307. * to 1, it can not send it in that time frame.
  6308. */
  6309. wlc->prb_resp_timeout = enable ? BRCMS_PRB_RESP_TIMEOUT : 1;
  6310. brcms_b_write_shm(wlc->hw, M_PRS_MAXTIME, wlc->prb_resp_timeout);
  6311. /* TODO: if (enable) => also deactivate receiving of probe request */
  6312. }
  6313. /* Write ssid into shared memory */
  6314. static void
  6315. brcms_c_shm_ssid_upd(struct brcms_c_info *wlc, struct brcms_bss_cfg *cfg)
  6316. {
  6317. u8 *ssidptr = cfg->SSID;
  6318. u16 base = M_SSID;
  6319. u8 ssidbuf[IEEE80211_MAX_SSID_LEN];
  6320. /* padding the ssid with zero and copy it into shm */
  6321. memset(ssidbuf, 0, IEEE80211_MAX_SSID_LEN);
  6322. memcpy(ssidbuf, ssidptr, cfg->SSID_len);
  6323. brcms_c_copyto_shm(wlc, base, ssidbuf, IEEE80211_MAX_SSID_LEN);
  6324. brcms_b_write_shm(wlc->hw, M_SSIDLEN, (u16) cfg->SSID_len);
  6325. }
  6326. static void
  6327. brcms_c_bss_update_probe_resp(struct brcms_c_info *wlc,
  6328. struct brcms_bss_cfg *cfg,
  6329. struct sk_buff *probe_resp,
  6330. bool suspend)
  6331. {
  6332. int len;
  6333. len = min_t(size_t, probe_resp->len, BCN_TMPL_LEN);
  6334. if (suspend)
  6335. brcms_c_suspend_mac_and_wait(wlc);
  6336. /* write the probe response into the template region */
  6337. brcms_b_write_template_ram(wlc->hw, T_PRS_TPL_BASE,
  6338. (len + 3) & ~3, probe_resp->data);
  6339. /* write the length of the probe response frame (+PLCP/-FCS) */
  6340. brcms_b_write_shm(wlc->hw, M_PRB_RESP_FRM_LEN, (u16) len);
  6341. /* write the SSID and SSID length */
  6342. brcms_c_shm_ssid_upd(wlc, cfg);
  6343. /*
  6344. * Write PLCP headers and durations for probe response frames
  6345. * at all rates. Use the actual frame length covered by the
  6346. * PLCP header for the call to brcms_c_mod_prb_rsp_rate_table()
  6347. * by subtracting the PLCP len and adding the FCS.
  6348. */
  6349. brcms_c_mod_prb_rsp_rate_table(wlc,
  6350. (u16)len + FCS_LEN - D11_PHY_HDR_LEN);
  6351. if (suspend)
  6352. brcms_c_enable_mac(wlc);
  6353. }
  6354. void brcms_c_update_probe_resp(struct brcms_c_info *wlc, bool suspend)
  6355. {
  6356. struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
  6357. /* update AP or IBSS probe responses */
  6358. if (wlc->pub->up && (bsscfg->type == BRCMS_TYPE_AP ||
  6359. bsscfg->type == BRCMS_TYPE_ADHOC)) {
  6360. if (!wlc->probe_resp)
  6361. return;
  6362. brcms_c_bss_update_probe_resp(wlc, bsscfg, wlc->probe_resp,
  6363. suspend);
  6364. }
  6365. }
  6366. int brcms_b_xmtfifo_sz_get(struct brcms_hardware *wlc_hw, uint fifo,
  6367. uint *blocks)
  6368. {
  6369. if (fifo >= NFIFO)
  6370. return -EINVAL;
  6371. *blocks = wlc_hw->xmtfifo_sz[fifo];
  6372. return 0;
  6373. }
  6374. void
  6375. brcms_c_set_addrmatch(struct brcms_c_info *wlc, int match_reg_offset,
  6376. const u8 *addr)
  6377. {
  6378. brcms_b_set_addrmatch(wlc->hw, match_reg_offset, addr);
  6379. if (match_reg_offset == RCM_BSSID_OFFSET)
  6380. memcpy(wlc->bsscfg->BSSID, addr, ETH_ALEN);
  6381. }
  6382. /*
  6383. * Flag 'scan in progress' to withhold dynamic phy calibration
  6384. */
  6385. void brcms_c_scan_start(struct brcms_c_info *wlc)
  6386. {
  6387. wlc_phy_hold_upd(wlc->band->pi, PHY_HOLD_FOR_SCAN, true);
  6388. }
  6389. void brcms_c_scan_stop(struct brcms_c_info *wlc)
  6390. {
  6391. wlc_phy_hold_upd(wlc->band->pi, PHY_HOLD_FOR_SCAN, false);
  6392. }
  6393. void brcms_c_associate_upd(struct brcms_c_info *wlc, bool state)
  6394. {
  6395. wlc->pub->associated = state;
  6396. }
  6397. /*
  6398. * When a remote STA/AP is removed by Mac80211, or when it can no longer accept
  6399. * AMPDU traffic, packets pending in hardware have to be invalidated so that
  6400. * when later on hardware releases them, they can be handled appropriately.
  6401. */
  6402. void brcms_c_inval_dma_pkts(struct brcms_hardware *hw,
  6403. struct ieee80211_sta *sta,
  6404. void (*dma_callback_fn))
  6405. {
  6406. struct dma_pub *dmah;
  6407. int i;
  6408. for (i = 0; i < NFIFO; i++) {
  6409. dmah = hw->di[i];
  6410. if (dmah != NULL)
  6411. dma_walk_packets(dmah, dma_callback_fn, sta);
  6412. }
  6413. }
  6414. int brcms_c_get_curband(struct brcms_c_info *wlc)
  6415. {
  6416. return wlc->band->bandunit;
  6417. }
  6418. bool brcms_c_tx_flush_completed(struct brcms_c_info *wlc)
  6419. {
  6420. int i;
  6421. /* Kick DMA to send any pending AMPDU */
  6422. for (i = 0; i < ARRAY_SIZE(wlc->hw->di); i++)
  6423. if (wlc->hw->di[i])
  6424. dma_kick_tx(wlc->hw->di[i]);
  6425. return !brcms_txpktpendtot(wlc);
  6426. }
  6427. void brcms_c_set_beacon_listen_interval(struct brcms_c_info *wlc, u8 interval)
  6428. {
  6429. wlc->bcn_li_bcn = interval;
  6430. if (wlc->pub->up)
  6431. brcms_c_bcn_li_upd(wlc);
  6432. }
  6433. u64 brcms_c_tsf_get(struct brcms_c_info *wlc)
  6434. {
  6435. u32 tsf_h, tsf_l;
  6436. u64 tsf;
  6437. brcms_b_read_tsf(wlc->hw, &tsf_l, &tsf_h);
  6438. tsf = tsf_h;
  6439. tsf <<= 32;
  6440. tsf |= tsf_l;
  6441. return tsf;
  6442. }
  6443. void brcms_c_tsf_set(struct brcms_c_info *wlc, u64 tsf)
  6444. {
  6445. u32 tsf_h, tsf_l;
  6446. brcms_c_time_lock(wlc);
  6447. tsf_l = tsf;
  6448. tsf_h = (tsf >> 32);
  6449. /* read the tsf timer low, then high to get an atomic read */
  6450. bcma_write32(wlc->hw->d11core, D11REGOFFS(tsf_timerlow), tsf_l);
  6451. bcma_write32(wlc->hw->d11core, D11REGOFFS(tsf_timerhigh), tsf_h);
  6452. brcms_c_time_unlock(wlc);
  6453. }
  6454. int brcms_c_set_tx_power(struct brcms_c_info *wlc, int txpwr)
  6455. {
  6456. uint qdbm;
  6457. /* Remove override bit and clip to max qdbm value */
  6458. qdbm = min_t(uint, txpwr * BRCMS_TXPWR_DB_FACTOR, 0xff);
  6459. return wlc_phy_txpower_set(wlc->band->pi, qdbm, false);
  6460. }
  6461. int brcms_c_get_tx_power(struct brcms_c_info *wlc)
  6462. {
  6463. uint qdbm;
  6464. bool override;
  6465. wlc_phy_txpower_get(wlc->band->pi, &qdbm, &override);
  6466. /* Return qdbm units */
  6467. return (int)(qdbm / BRCMS_TXPWR_DB_FACTOR);
  6468. }
  6469. /* Process received frames */
  6470. /*
  6471. * Return true if more frames need to be processed. false otherwise.
  6472. * Param 'bound' indicates max. # frames to process before break out.
  6473. */
  6474. static void brcms_c_recv(struct brcms_c_info *wlc, struct sk_buff *p)
  6475. {
  6476. struct d11rxhdr *rxh;
  6477. struct ieee80211_hdr *h;
  6478. uint len;
  6479. bool is_amsdu;
  6480. /* frame starts with rxhdr */
  6481. rxh = (struct d11rxhdr *) (p->data);
  6482. /* strip off rxhdr */
  6483. skb_pull(p, BRCMS_HWRXOFF);
  6484. /* MAC inserts 2 pad bytes for a4 headers or QoS or A-MSDU subframes */
  6485. if (rxh->RxStatus1 & RXS_PBPRES) {
  6486. if (p->len < 2) {
  6487. brcms_err(wlc->hw->d11core,
  6488. "wl%d: recv: rcvd runt of len %d\n",
  6489. wlc->pub->unit, p->len);
  6490. goto toss;
  6491. }
  6492. skb_pull(p, 2);
  6493. }
  6494. h = (struct ieee80211_hdr *)(p->data + D11_PHY_HDR_LEN);
  6495. len = p->len;
  6496. if (rxh->RxStatus1 & RXS_FCSERR) {
  6497. if (!(wlc->filter_flags & FIF_FCSFAIL))
  6498. goto toss;
  6499. }
  6500. /* check received pkt has at least frame control field */
  6501. if (len < D11_PHY_HDR_LEN + sizeof(h->frame_control))
  6502. goto toss;
  6503. /* not supporting A-MSDU */
  6504. is_amsdu = rxh->RxStatus2 & RXS_AMSDU_MASK;
  6505. if (is_amsdu)
  6506. goto toss;
  6507. brcms_c_recvctl(wlc, rxh, p);
  6508. return;
  6509. toss:
  6510. brcmu_pkt_buf_free_skb(p);
  6511. }
  6512. /* Process received frames */
  6513. /*
  6514. * Return true if more frames need to be processed. false otherwise.
  6515. * Param 'bound' indicates max. # frames to process before break out.
  6516. */
  6517. static bool
  6518. brcms_b_recv(struct brcms_hardware *wlc_hw, uint fifo, bool bound)
  6519. {
  6520. struct sk_buff *p;
  6521. struct sk_buff *next = NULL;
  6522. struct sk_buff_head recv_frames;
  6523. uint n = 0;
  6524. uint bound_limit = bound ? RXBND : -1;
  6525. bool morepending = false;
  6526. skb_queue_head_init(&recv_frames);
  6527. /* gather received frames */
  6528. do {
  6529. /* !give others some time to run! */
  6530. if (n >= bound_limit)
  6531. break;
  6532. morepending = dma_rx(wlc_hw->di[fifo], &recv_frames);
  6533. n++;
  6534. } while (morepending);
  6535. /* post more rbufs */
  6536. dma_rxfill(wlc_hw->di[fifo]);
  6537. /* process each frame */
  6538. skb_queue_walk_safe(&recv_frames, p, next) {
  6539. struct d11rxhdr_le *rxh_le;
  6540. struct d11rxhdr *rxh;
  6541. skb_unlink(p, &recv_frames);
  6542. rxh_le = (struct d11rxhdr_le *)p->data;
  6543. rxh = (struct d11rxhdr *)p->data;
  6544. /* fixup rx header endianness */
  6545. rxh->RxFrameSize = le16_to_cpu(rxh_le->RxFrameSize);
  6546. rxh->PhyRxStatus_0 = le16_to_cpu(rxh_le->PhyRxStatus_0);
  6547. rxh->PhyRxStatus_1 = le16_to_cpu(rxh_le->PhyRxStatus_1);
  6548. rxh->PhyRxStatus_2 = le16_to_cpu(rxh_le->PhyRxStatus_2);
  6549. rxh->PhyRxStatus_3 = le16_to_cpu(rxh_le->PhyRxStatus_3);
  6550. rxh->PhyRxStatus_4 = le16_to_cpu(rxh_le->PhyRxStatus_4);
  6551. rxh->PhyRxStatus_5 = le16_to_cpu(rxh_le->PhyRxStatus_5);
  6552. rxh->RxStatus1 = le16_to_cpu(rxh_le->RxStatus1);
  6553. rxh->RxStatus2 = le16_to_cpu(rxh_le->RxStatus2);
  6554. rxh->RxTSFTime = le16_to_cpu(rxh_le->RxTSFTime);
  6555. rxh->RxChan = le16_to_cpu(rxh_le->RxChan);
  6556. brcms_c_recv(wlc_hw->wlc, p);
  6557. }
  6558. return morepending;
  6559. }
  6560. /* second-level interrupt processing
  6561. * Return true if another dpc needs to be re-scheduled. false otherwise.
  6562. * Param 'bounded' indicates if applicable loops should be bounded.
  6563. */
  6564. bool brcms_c_dpc(struct brcms_c_info *wlc, bool bounded)
  6565. {
  6566. u32 macintstatus;
  6567. struct brcms_hardware *wlc_hw = wlc->hw;
  6568. struct bcma_device *core = wlc_hw->d11core;
  6569. if (brcms_deviceremoved(wlc)) {
  6570. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  6571. __func__);
  6572. brcms_down(wlc->wl);
  6573. return false;
  6574. }
  6575. /* grab and clear the saved software intstatus bits */
  6576. macintstatus = wlc->macintstatus;
  6577. wlc->macintstatus = 0;
  6578. brcms_dbg_int(core, "wl%d: macintstatus 0x%x\n",
  6579. wlc_hw->unit, macintstatus);
  6580. WARN_ON(macintstatus & MI_PRQ); /* PRQ Interrupt in non-MBSS */
  6581. /* tx status */
  6582. if (macintstatus & MI_TFS) {
  6583. bool fatal;
  6584. if (brcms_b_txstatus(wlc->hw, bounded, &fatal))
  6585. wlc->macintstatus |= MI_TFS;
  6586. if (fatal) {
  6587. brcms_err(core, "MI_TFS: fatal\n");
  6588. goto fatal;
  6589. }
  6590. }
  6591. if (macintstatus & (MI_TBTT | MI_DTIM_TBTT))
  6592. brcms_c_tbtt(wlc);
  6593. /* ATIM window end */
  6594. if (macintstatus & MI_ATIMWINEND) {
  6595. brcms_dbg_info(core, "end of ATIM window\n");
  6596. bcma_set32(core, D11REGOFFS(maccommand), wlc->qvalid);
  6597. wlc->qvalid = 0;
  6598. }
  6599. /*
  6600. * received data or control frame, MI_DMAINT is
  6601. * indication of RX_FIFO interrupt
  6602. */
  6603. if (macintstatus & MI_DMAINT)
  6604. if (brcms_b_recv(wlc_hw, RX_FIFO, bounded))
  6605. wlc->macintstatus |= MI_DMAINT;
  6606. /* noise sample collected */
  6607. if (macintstatus & MI_BG_NOISE)
  6608. wlc_phy_noise_sample_intr(wlc_hw->band->pi);
  6609. if (macintstatus & MI_GP0) {
  6610. brcms_err(core, "wl%d: PSM microcode watchdog fired at %d "
  6611. "(seconds). Resetting.\n", wlc_hw->unit, wlc_hw->now);
  6612. printk_once("%s : PSM Watchdog, chipid 0x%x, chiprev 0x%x\n",
  6613. __func__, ai_get_chip_id(wlc_hw->sih),
  6614. ai_get_chiprev(wlc_hw->sih));
  6615. brcms_fatal_error(wlc_hw->wlc->wl);
  6616. }
  6617. /* gptimer timeout */
  6618. if (macintstatus & MI_TO)
  6619. bcma_write32(core, D11REGOFFS(gptimer), 0);
  6620. if (macintstatus & MI_RFDISABLE) {
  6621. brcms_dbg_info(core, "wl%d: BMAC Detected a change on the"
  6622. " RF Disable Input\n", wlc_hw->unit);
  6623. brcms_rfkill_set_hw_state(wlc->wl);
  6624. }
  6625. /* BCN template is available */
  6626. if (macintstatus & MI_BCNTPL)
  6627. brcms_c_update_beacon(wlc);
  6628. /* it isn't done and needs to be resched if macintstatus is non-zero */
  6629. return wlc->macintstatus != 0;
  6630. fatal:
  6631. brcms_fatal_error(wlc_hw->wlc->wl);
  6632. return wlc->macintstatus != 0;
  6633. }
  6634. void brcms_c_init(struct brcms_c_info *wlc, bool mute_tx)
  6635. {
  6636. struct bcma_device *core = wlc->hw->d11core;
  6637. struct ieee80211_channel *ch = wlc->pub->ieee_hw->conf.chandef.chan;
  6638. u16 chanspec;
  6639. brcms_dbg_info(core, "wl%d\n", wlc->pub->unit);
  6640. chanspec = ch20mhz_chspec(ch->hw_value);
  6641. brcms_b_init(wlc->hw, chanspec);
  6642. /* update beacon listen interval */
  6643. brcms_c_bcn_li_upd(wlc);
  6644. /* write ethernet address to core */
  6645. brcms_c_set_mac(wlc->bsscfg);
  6646. brcms_c_set_bssid(wlc->bsscfg);
  6647. /* Update tsf_cfprep if associated and up */
  6648. if (wlc->pub->associated && wlc->pub->up) {
  6649. u32 bi;
  6650. /* get beacon period and convert to uS */
  6651. bi = wlc->bsscfg->current_bss->beacon_period << 10;
  6652. /*
  6653. * update since init path would reset
  6654. * to default value
  6655. */
  6656. bcma_write32(core, D11REGOFFS(tsf_cfprep),
  6657. bi << CFPREP_CBI_SHIFT);
  6658. /* Update maccontrol PM related bits */
  6659. brcms_c_set_ps_ctrl(wlc);
  6660. }
  6661. brcms_c_bandinit_ordered(wlc, chanspec);
  6662. /* init probe response timeout */
  6663. brcms_b_write_shm(wlc->hw, M_PRS_MAXTIME, wlc->prb_resp_timeout);
  6664. /* init max burst txop (framebursting) */
  6665. brcms_b_write_shm(wlc->hw, M_MBURST_TXOP,
  6666. (wlc->
  6667. _rifs ? (EDCF_AC_VO_TXOP_AP << 5) : MAXFRAMEBURST_TXOP));
  6668. /* initialize maximum allowed duty cycle */
  6669. brcms_c_duty_cycle_set(wlc, wlc->tx_duty_cycle_ofdm, true, true);
  6670. brcms_c_duty_cycle_set(wlc, wlc->tx_duty_cycle_cck, false, true);
  6671. /*
  6672. * Update some shared memory locations related to
  6673. * max AMPDU size allowed to received
  6674. */
  6675. brcms_c_ampdu_shm_upd(wlc->ampdu);
  6676. /* band-specific inits */
  6677. brcms_c_bsinit(wlc);
  6678. /* Enable EDCF mode (while the MAC is suspended) */
  6679. bcma_set16(core, D11REGOFFS(ifs_ctl), IFS_USEEDCF);
  6680. brcms_c_edcf_setparams(wlc, false);
  6681. /* read the ucode version if we have not yet done so */
  6682. if (wlc->ucode_rev == 0) {
  6683. u16 rev;
  6684. u16 patch;
  6685. rev = brcms_b_read_shm(wlc->hw, M_BOM_REV_MAJOR);
  6686. patch = brcms_b_read_shm(wlc->hw, M_BOM_REV_MINOR);
  6687. wlc->ucode_rev = (rev << NBITS(u16)) | patch;
  6688. snprintf(wlc->wiphy->fw_version,
  6689. sizeof(wlc->wiphy->fw_version), "%u.%u", rev, patch);
  6690. }
  6691. /* ..now really unleash hell (allow the MAC out of suspend) */
  6692. brcms_c_enable_mac(wlc);
  6693. /* suspend the tx fifos and mute the phy for preism cac time */
  6694. if (mute_tx)
  6695. brcms_b_mute(wlc->hw, true);
  6696. /* enable the RF Disable Delay timer */
  6697. bcma_write32(core, D11REGOFFS(rfdisabledly), RFDISABLE_DEFAULT);
  6698. /*
  6699. * Initialize WME parameters; if they haven't been set by some other
  6700. * mechanism (IOVar, etc) then read them from the hardware.
  6701. */
  6702. if (GFIELD(wlc->wme_retries[0], EDCF_SHORT) == 0) {
  6703. /* Uninitialized; read from HW */
  6704. int ac;
  6705. for (ac = 0; ac < IEEE80211_NUM_ACS; ac++)
  6706. wlc->wme_retries[ac] =
  6707. brcms_b_read_shm(wlc->hw, M_AC_TXLMT_ADDR(ac));
  6708. }
  6709. }
  6710. /*
  6711. * The common driver entry routine. Error codes should be unique
  6712. */
  6713. struct brcms_c_info *
  6714. brcms_c_attach(struct brcms_info *wl, struct bcma_device *core, uint unit,
  6715. bool piomode, uint *perr)
  6716. {
  6717. struct brcms_c_info *wlc;
  6718. uint err = 0;
  6719. uint i, j;
  6720. struct brcms_pub *pub;
  6721. /* allocate struct brcms_c_info state and its substructures */
  6722. wlc = brcms_c_attach_malloc(unit, &err, 0);
  6723. if (wlc == NULL)
  6724. goto fail;
  6725. wlc->wiphy = wl->wiphy;
  6726. pub = wlc->pub;
  6727. #if defined(DEBUG)
  6728. wlc_info_dbg = wlc;
  6729. #endif
  6730. wlc->band = wlc->bandstate[0];
  6731. wlc->core = wlc->corestate;
  6732. wlc->wl = wl;
  6733. pub->unit = unit;
  6734. pub->_piomode = piomode;
  6735. wlc->bandinit_pending = false;
  6736. wlc->beacon_template_virgin = true;
  6737. /* populate struct brcms_c_info with default values */
  6738. brcms_c_info_init(wlc, unit);
  6739. /* update sta/ap related parameters */
  6740. brcms_c_ap_upd(wlc);
  6741. /*
  6742. * low level attach steps(all hw accesses go
  6743. * inside, no more in rest of the attach)
  6744. */
  6745. err = brcms_b_attach(wlc, core, unit, piomode);
  6746. if (err)
  6747. goto fail;
  6748. brcms_c_protection_upd(wlc, BRCMS_PROT_N_PAM_OVR, OFF);
  6749. pub->phy_11ncapable = BRCMS_PHY_11N_CAP(wlc->band);
  6750. /* disable allowed duty cycle */
  6751. wlc->tx_duty_cycle_ofdm = 0;
  6752. wlc->tx_duty_cycle_cck = 0;
  6753. brcms_c_stf_phy_chain_calc(wlc);
  6754. /* txchain 1: txant 0, txchain 2: txant 1 */
  6755. if (BRCMS_ISNPHY(wlc->band) && (wlc->stf->txstreams == 1))
  6756. wlc->stf->txant = wlc->stf->hw_txchain - 1;
  6757. /* push to BMAC driver */
  6758. wlc_phy_stf_chain_init(wlc->band->pi, wlc->stf->hw_txchain,
  6759. wlc->stf->hw_rxchain);
  6760. /* pull up some info resulting from the low attach */
  6761. for (i = 0; i < NFIFO; i++)
  6762. wlc->core->txavail[i] = wlc->hw->txavail[i];
  6763. memcpy(&wlc->perm_etheraddr, &wlc->hw->etheraddr, ETH_ALEN);
  6764. memcpy(&pub->cur_etheraddr, &wlc->hw->etheraddr, ETH_ALEN);
  6765. for (j = 0; j < wlc->pub->_nbands; j++) {
  6766. wlc->band = wlc->bandstate[j];
  6767. if (!brcms_c_attach_stf_ant_init(wlc)) {
  6768. err = 24;
  6769. goto fail;
  6770. }
  6771. /* default contention windows size limits */
  6772. wlc->band->CWmin = APHY_CWMIN;
  6773. wlc->band->CWmax = PHY_CWMAX;
  6774. /* init gmode value */
  6775. if (wlc->band->bandtype == BRCM_BAND_2G) {
  6776. wlc->band->gmode = GMODE_AUTO;
  6777. brcms_c_protection_upd(wlc, BRCMS_PROT_G_USER,
  6778. wlc->band->gmode);
  6779. }
  6780. /* init _n_enab supported mode */
  6781. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  6782. pub->_n_enab = SUPPORT_11N;
  6783. brcms_c_protection_upd(wlc, BRCMS_PROT_N_USER,
  6784. ((pub->_n_enab ==
  6785. SUPPORT_11N) ? WL_11N_2x2 :
  6786. WL_11N_3x3));
  6787. }
  6788. /* init per-band default rateset, depend on band->gmode */
  6789. brcms_default_rateset(wlc, &wlc->band->defrateset);
  6790. /* fill in hw_rateset */
  6791. brcms_c_rateset_filter(&wlc->band->defrateset,
  6792. &wlc->band->hw_rateset, false,
  6793. BRCMS_RATES_CCK_OFDM, BRCMS_RATE_MASK,
  6794. (bool) (wlc->pub->_n_enab & SUPPORT_11N));
  6795. }
  6796. /*
  6797. * update antenna config due to
  6798. * wlc->stf->txant/txchain/ant_rx_ovr change
  6799. */
  6800. brcms_c_stf_phy_txant_upd(wlc);
  6801. /* attach each modules */
  6802. err = brcms_c_attach_module(wlc);
  6803. if (err != 0)
  6804. goto fail;
  6805. if (!brcms_c_timers_init(wlc, unit)) {
  6806. wiphy_err(wl->wiphy, "wl%d: %s: init_timer failed\n", unit,
  6807. __func__);
  6808. err = 32;
  6809. goto fail;
  6810. }
  6811. /* depend on rateset, gmode */
  6812. wlc->cmi = brcms_c_channel_mgr_attach(wlc);
  6813. if (!wlc->cmi) {
  6814. wiphy_err(wl->wiphy, "wl%d: %s: channel_mgr_attach failed"
  6815. "\n", unit, __func__);
  6816. err = 33;
  6817. goto fail;
  6818. }
  6819. /* init default when all parameters are ready, i.e. ->rateset */
  6820. brcms_c_bss_default_init(wlc);
  6821. /*
  6822. * Complete the wlc default state initializations..
  6823. */
  6824. wlc->bsscfg->wlc = wlc;
  6825. wlc->mimoft = FT_HT;
  6826. wlc->mimo_40txbw = AUTO;
  6827. wlc->ofdm_40txbw = AUTO;
  6828. wlc->cck_40txbw = AUTO;
  6829. brcms_c_update_mimo_band_bwcap(wlc, BRCMS_N_BW_20IN2G_40IN5G);
  6830. /* Set default values of SGI */
  6831. if (BRCMS_SGI_CAP_PHY(wlc)) {
  6832. brcms_c_ht_update_sgi_rx(wlc, (BRCMS_N_SGI_20 |
  6833. BRCMS_N_SGI_40));
  6834. } else if (BRCMS_ISSSLPNPHY(wlc->band)) {
  6835. brcms_c_ht_update_sgi_rx(wlc, (BRCMS_N_SGI_20 |
  6836. BRCMS_N_SGI_40));
  6837. } else {
  6838. brcms_c_ht_update_sgi_rx(wlc, 0);
  6839. }
  6840. brcms_b_antsel_set(wlc->hw, wlc->asi->antsel_avail);
  6841. if (perr)
  6842. *perr = 0;
  6843. return wlc;
  6844. fail:
  6845. wiphy_err(wl->wiphy, "wl%d: %s: failed with err %d\n",
  6846. unit, __func__, err);
  6847. if (wlc)
  6848. brcms_c_detach(wlc);
  6849. if (perr)
  6850. *perr = err;
  6851. return NULL;
  6852. }