dhd_sdio.c 102 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/platform_data/brcmfmac-sdio.h>
  34. #include <asm/unaligned.h>
  35. #include <defs.h>
  36. #include <brcmu_wifi.h>
  37. #include <brcmu_utils.h>
  38. #include <brcm_hw_ids.h>
  39. #include <soc.h>
  40. #include "sdio_host.h"
  41. #include "sdio_chip.h"
  42. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  43. #ifdef DEBUG
  44. #define BRCMF_TRAP_INFO_SIZE 80
  45. #define CBUF_LEN (128)
  46. /* Device console log buffer state */
  47. #define CONSOLE_BUFFER_MAX 2024
  48. struct rte_log_le {
  49. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  50. __le32 buf_size;
  51. __le32 idx;
  52. char *_buf_compat; /* Redundant pointer for backward compat. */
  53. };
  54. struct rte_console {
  55. /* Virtual UART
  56. * When there is no UART (e.g. Quickturn),
  57. * the host should write a complete
  58. * input line directly into cbuf and then write
  59. * the length into vcons_in.
  60. * This may also be used when there is a real UART
  61. * (at risk of conflicting with
  62. * the real UART). vcons_out is currently unused.
  63. */
  64. uint vcons_in;
  65. uint vcons_out;
  66. /* Output (logging) buffer
  67. * Console output is written to a ring buffer log_buf at index log_idx.
  68. * The host may read the output when it sees log_idx advance.
  69. * Output will be lost if the output wraps around faster than the host
  70. * polls.
  71. */
  72. struct rte_log_le log_le;
  73. /* Console input line buffer
  74. * Characters are read one at a time into cbuf
  75. * until <CR> is received, then
  76. * the buffer is processed as a command line.
  77. * Also used for virtual UART.
  78. */
  79. uint cbuf_idx;
  80. char cbuf[CBUF_LEN];
  81. };
  82. #endif /* DEBUG */
  83. #include <chipcommon.h>
  84. #include "dhd_bus.h"
  85. #include "dhd_dbg.h"
  86. #include "tracepoint.h"
  87. #define TXQLEN 2048 /* bulk tx queue length */
  88. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  89. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  90. #define PRIOMASK 7
  91. #define TXRETRIES 2 /* # of retries for tx frames */
  92. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  93. one scheduling */
  94. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  95. one scheduling */
  96. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  97. #define MEMBLOCK 2048 /* Block size used for downloading
  98. of dongle image */
  99. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  100. biggest possible glom */
  101. #define BRCMF_FIRSTREAD (1 << 6)
  102. /* SBSDIO_DEVICE_CTL */
  103. /* 1: device will assert busy signal when receiving CMD53 */
  104. #define SBSDIO_DEVCTL_SETBUSY 0x01
  105. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  106. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  107. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  108. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  109. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  110. * sdio bus power cycle to clear (rev 9) */
  111. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  112. /* Force SD->SB reset mapping (rev 11) */
  113. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  114. /* Determined by CoreControl bit */
  115. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  116. /* Force backplane reset */
  117. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  118. /* Force no backplane reset */
  119. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  120. /* direct(mapped) cis space */
  121. /* MAPPED common CIS address */
  122. #define SBSDIO_CIS_BASE_COMMON 0x1000
  123. /* maximum bytes in one CIS */
  124. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  125. /* cis offset addr is < 17 bits */
  126. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  127. /* manfid tuple length, include tuple, link bytes */
  128. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  129. /* intstatus */
  130. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  131. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  132. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  133. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  134. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  135. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  136. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  137. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  138. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  139. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  140. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  141. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  142. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  143. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  144. #define I_PC (1 << 10) /* descriptor error */
  145. #define I_PD (1 << 11) /* data error */
  146. #define I_DE (1 << 12) /* Descriptor protocol Error */
  147. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  148. #define I_RO (1 << 14) /* Receive fifo Overflow */
  149. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  150. #define I_RI (1 << 16) /* Receive Interrupt */
  151. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  152. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  153. #define I_XI (1 << 24) /* Transmit Interrupt */
  154. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  155. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  156. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  157. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  158. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  159. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  160. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  161. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  162. #define I_DMA (I_RI | I_XI | I_ERRORS)
  163. /* corecontrol */
  164. #define CC_CISRDY (1 << 0) /* CIS Ready */
  165. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  166. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  167. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  168. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  169. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  170. /* SDA_FRAMECTRL */
  171. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  172. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  173. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  174. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  175. /* HW frame tag */
  176. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  177. /* Total length of frame header for dongle protocol */
  178. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  179. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  180. /*
  181. * Software allocation of To SB Mailbox resources
  182. */
  183. /* tosbmailbox bits corresponding to intstatus bits */
  184. #define SMB_NAK (1 << 0) /* Frame NAK */
  185. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  186. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  187. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  188. /* tosbmailboxdata */
  189. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  190. /*
  191. * Software allocation of To Host Mailbox resources
  192. */
  193. /* intstatus bits */
  194. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  195. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  196. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  197. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  198. /* tohostmailboxdata */
  199. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  200. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  201. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  202. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  203. #define HMB_DATA_FCDATA_MASK 0xff000000
  204. #define HMB_DATA_FCDATA_SHIFT 24
  205. #define HMB_DATA_VERSION_MASK 0x00ff0000
  206. #define HMB_DATA_VERSION_SHIFT 16
  207. /*
  208. * Software-defined protocol header
  209. */
  210. /* Current protocol version */
  211. #define SDPCM_PROT_VERSION 4
  212. /* SW frame header */
  213. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  214. #define SDPCM_CHANNEL_MASK 0x00000f00
  215. #define SDPCM_CHANNEL_SHIFT 8
  216. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  217. #define SDPCM_NEXTLEN_OFFSET 2
  218. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  219. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  220. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  221. #define SDPCM_DOFFSET_MASK 0xff000000
  222. #define SDPCM_DOFFSET_SHIFT 24
  223. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  224. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  225. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  226. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  227. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  228. /* logical channel numbers */
  229. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  230. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  231. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  232. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  233. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  234. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  235. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  236. /*
  237. * Shared structure between dongle and the host.
  238. * The structure contains pointers to trap or assert information.
  239. */
  240. #define SDPCM_SHARED_VERSION 0x0003
  241. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  242. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  243. #define SDPCM_SHARED_ASSERT 0x0200
  244. #define SDPCM_SHARED_TRAP 0x0400
  245. /* Space for header read, limit for data packets */
  246. #define MAX_HDR_READ (1 << 6)
  247. #define MAX_RX_DATASZ 2048
  248. /* Maximum milliseconds to wait for F2 to come up */
  249. #define BRCMF_WAIT_F2RDY 3000
  250. /* Bump up limit on waiting for HT to account for first startup;
  251. * if the image is doing a CRC calculation before programming the PMU
  252. * for HT availability, it could take a couple hundred ms more, so
  253. * max out at a 1 second (1000000us).
  254. */
  255. #undef PMU_MAX_TRANSITION_DLY
  256. #define PMU_MAX_TRANSITION_DLY 1000000
  257. /* Value for ChipClockCSR during initial setup */
  258. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  259. SBSDIO_ALP_AVAIL_REQ)
  260. /* Flags for SDH calls */
  261. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  262. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  263. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  264. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  265. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  266. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  267. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  268. * when idle
  269. */
  270. #define BRCMF_IDLE_INTERVAL 1
  271. #define KSO_WAIT_US 50
  272. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  273. /*
  274. * Conversion of 802.1D priority to precedence level
  275. */
  276. static uint prio2prec(u32 prio)
  277. {
  278. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  279. (prio^2) : prio;
  280. }
  281. #ifdef DEBUG
  282. /* Device console log buffer state */
  283. struct brcmf_console {
  284. uint count; /* Poll interval msec counter */
  285. uint log_addr; /* Log struct address (fixed) */
  286. struct rte_log_le log_le; /* Log struct (host copy) */
  287. uint bufsize; /* Size of log buffer */
  288. u8 *buf; /* Log buffer (host copy) */
  289. uint last; /* Last buffer read index */
  290. };
  291. struct brcmf_trap_info {
  292. __le32 type;
  293. __le32 epc;
  294. __le32 cpsr;
  295. __le32 spsr;
  296. __le32 r0; /* a1 */
  297. __le32 r1; /* a2 */
  298. __le32 r2; /* a3 */
  299. __le32 r3; /* a4 */
  300. __le32 r4; /* v1 */
  301. __le32 r5; /* v2 */
  302. __le32 r6; /* v3 */
  303. __le32 r7; /* v4 */
  304. __le32 r8; /* v5 */
  305. __le32 r9; /* sb/v6 */
  306. __le32 r10; /* sl/v7 */
  307. __le32 r11; /* fp/v8 */
  308. __le32 r12; /* ip */
  309. __le32 r13; /* sp */
  310. __le32 r14; /* lr */
  311. __le32 pc; /* r15 */
  312. };
  313. #endif /* DEBUG */
  314. struct sdpcm_shared {
  315. u32 flags;
  316. u32 trap_addr;
  317. u32 assert_exp_addr;
  318. u32 assert_file_addr;
  319. u32 assert_line;
  320. u32 console_addr; /* Address of struct rte_console */
  321. u32 msgtrace_addr;
  322. u8 tag[32];
  323. u32 brpt_addr;
  324. };
  325. struct sdpcm_shared_le {
  326. __le32 flags;
  327. __le32 trap_addr;
  328. __le32 assert_exp_addr;
  329. __le32 assert_file_addr;
  330. __le32 assert_line;
  331. __le32 console_addr; /* Address of struct rte_console */
  332. __le32 msgtrace_addr;
  333. u8 tag[32];
  334. __le32 brpt_addr;
  335. };
  336. /* SDIO read frame info */
  337. struct brcmf_sdio_read {
  338. u8 seq_num;
  339. u8 channel;
  340. u16 len;
  341. u16 len_left;
  342. u16 len_nxtfrm;
  343. u8 dat_offset;
  344. };
  345. /* misc chip info needed by some of the routines */
  346. /* Private data for SDIO bus interaction */
  347. struct brcmf_sdio {
  348. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  349. struct chip_info *ci; /* Chip info struct */
  350. char *vars; /* Variables (from CIS and/or other) */
  351. uint varsz; /* Size of variables buffer */
  352. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  353. u32 hostintmask; /* Copy of Host Interrupt Mask */
  354. atomic_t intstatus; /* Intstatus bits (events) pending */
  355. atomic_t fcstate; /* State of dongle flow-control */
  356. uint blocksize; /* Block size of SDIO transfers */
  357. uint roundup; /* Max roundup limit */
  358. struct pktq txq; /* Queue length used for flow-control */
  359. u8 flowcontrol; /* per prio flow control bitmask */
  360. u8 tx_seq; /* Transmit sequence number (next) */
  361. u8 tx_max; /* Maximum transmit sequence allowed */
  362. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  363. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  364. u8 rx_seq; /* Receive sequence number (expected) */
  365. struct brcmf_sdio_read cur_read;
  366. /* info of current read frame */
  367. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  368. bool rxpending; /* Data frame pending in dongle */
  369. uint rxbound; /* Rx frames to read before resched */
  370. uint txbound; /* Tx frames to send before resched */
  371. uint txminmax;
  372. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  373. struct sk_buff_head glom; /* Packet list for glommed superframe */
  374. uint glomerr; /* Glom packet read errors */
  375. u8 *rxbuf; /* Buffer for receiving control packets */
  376. uint rxblen; /* Allocated length of rxbuf */
  377. u8 *rxctl; /* Aligned pointer into rxbuf */
  378. u8 *rxctl_orig; /* pointer for freeing rxctl */
  379. uint rxlen; /* Length of valid data in buffer */
  380. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  381. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  382. bool intr; /* Use interrupts */
  383. bool poll; /* Use polling */
  384. atomic_t ipend; /* Device interrupt is pending */
  385. uint spurious; /* Count of spurious interrupts */
  386. uint pollrate; /* Ticks between device polls */
  387. uint polltick; /* Tick counter */
  388. #ifdef DEBUG
  389. uint console_interval;
  390. struct brcmf_console console; /* Console output polling support */
  391. uint console_addr; /* Console address from shared struct */
  392. #endif /* DEBUG */
  393. uint clkstate; /* State of sd and backplane clock(s) */
  394. bool activity; /* Activity flag for clock down */
  395. s32 idletime; /* Control for activity timeout */
  396. s32 idlecount; /* Activity timeout counter */
  397. s32 idleclock; /* How to set bus driver when idle */
  398. bool rxflow_mode; /* Rx flow control mode */
  399. bool rxflow; /* Is rx flow control on */
  400. bool alp_only; /* Don't use HT clock (ALP only) */
  401. u8 *ctrl_frame_buf;
  402. u32 ctrl_frame_len;
  403. bool ctrl_frame_stat;
  404. spinlock_t txqlock;
  405. wait_queue_head_t ctrl_wait;
  406. wait_queue_head_t dcmd_resp_wait;
  407. struct timer_list timer;
  408. struct completion watchdog_wait;
  409. struct task_struct *watchdog_tsk;
  410. bool wd_timer_valid;
  411. uint save_ms;
  412. struct workqueue_struct *brcmf_wq;
  413. struct work_struct datawork;
  414. atomic_t dpc_tskcnt;
  415. const struct firmware *firmware;
  416. u32 fw_ptr;
  417. bool txoff; /* Transmit flow-controlled */
  418. struct brcmf_sdio_count sdcnt;
  419. bool sr_enabled; /* SaveRestore enabled */
  420. bool sleeping; /* SDIO bus sleeping */
  421. };
  422. /* clkstate */
  423. #define CLK_NONE 0
  424. #define CLK_SDONLY 1
  425. #define CLK_PENDING 2
  426. #define CLK_AVAIL 3
  427. #ifdef DEBUG
  428. static int qcount[NUMPRIO];
  429. static int tx_packets[NUMPRIO];
  430. #endif /* DEBUG */
  431. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  432. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  433. /* Retry count for register access failures */
  434. static const uint retry_limit = 2;
  435. /* Limit on rounding up frames */
  436. static const uint max_roundup = 512;
  437. #define ALIGNMENT 4
  438. enum brcmf_sdio_frmtype {
  439. BRCMF_SDIO_FT_NORMAL,
  440. BRCMF_SDIO_FT_SUPER,
  441. BRCMF_SDIO_FT_SUB,
  442. };
  443. static void pkt_align(struct sk_buff *p, int len, int align)
  444. {
  445. uint datalign;
  446. datalign = (unsigned long)(p->data);
  447. datalign = roundup(datalign, (align)) - datalign;
  448. if (datalign)
  449. skb_pull(p, datalign);
  450. __skb_trim(p, len);
  451. }
  452. /* To check if there's window offered */
  453. static bool data_ok(struct brcmf_sdio *bus)
  454. {
  455. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  456. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  457. }
  458. /*
  459. * Reads a register in the SDIO hardware block. This block occupies a series of
  460. * adresses on the 32 bit backplane bus.
  461. */
  462. static int
  463. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  464. {
  465. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  466. int ret;
  467. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  468. bus->ci->c_inf[idx].base + offset, &ret);
  469. return ret;
  470. }
  471. static int
  472. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  473. {
  474. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  475. int ret;
  476. brcmf_sdio_regwl(bus->sdiodev,
  477. bus->ci->c_inf[idx].base + reg_offset,
  478. regval, &ret);
  479. return ret;
  480. }
  481. static int
  482. brcmf_sdbrcm_kso_control(struct brcmf_sdio *bus, bool on)
  483. {
  484. u8 wr_val = 0, rd_val, cmp_val, bmask;
  485. int err = 0;
  486. int try_cnt = 0;
  487. brcmf_dbg(TRACE, "Enter\n");
  488. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  489. /* 1st KSO write goes to AOS wake up core if device is asleep */
  490. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  491. wr_val, &err);
  492. if (err) {
  493. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  494. return err;
  495. }
  496. if (on) {
  497. /* device WAKEUP through KSO:
  498. * write bit 0 & read back until
  499. * both bits 0 (kso bit) & 1 (dev on status) are set
  500. */
  501. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  502. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  503. bmask = cmp_val;
  504. usleep_range(2000, 3000);
  505. } else {
  506. /* Put device to sleep, turn off KSO */
  507. cmp_val = 0;
  508. /* only check for bit0, bit1(dev on status) may not
  509. * get cleared right away
  510. */
  511. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  512. }
  513. do {
  514. /* reliable KSO bit set/clr:
  515. * the sdiod sleep write access is synced to PMU 32khz clk
  516. * just one write attempt may fail,
  517. * read it back until it matches written value
  518. */
  519. rd_val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  520. &err);
  521. if (((rd_val & bmask) == cmp_val) && !err)
  522. break;
  523. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  524. try_cnt, MAX_KSO_ATTEMPTS, err);
  525. udelay(KSO_WAIT_US);
  526. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  527. wr_val, &err);
  528. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  529. return err;
  530. }
  531. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  532. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  533. /* Turn backplane clock on or off */
  534. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  535. {
  536. int err;
  537. u8 clkctl, clkreq, devctl;
  538. unsigned long timeout;
  539. brcmf_dbg(SDIO, "Enter\n");
  540. clkctl = 0;
  541. if (bus->sr_enabled) {
  542. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  543. return 0;
  544. }
  545. if (on) {
  546. /* Request HT Avail */
  547. clkreq =
  548. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  549. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  550. clkreq, &err);
  551. if (err) {
  552. brcmf_err("HT Avail request error: %d\n", err);
  553. return -EBADE;
  554. }
  555. /* Check current status */
  556. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  557. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  558. if (err) {
  559. brcmf_err("HT Avail read error: %d\n", err);
  560. return -EBADE;
  561. }
  562. /* Go to pending and await interrupt if appropriate */
  563. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  564. /* Allow only clock-available interrupt */
  565. devctl = brcmf_sdio_regrb(bus->sdiodev,
  566. SBSDIO_DEVICE_CTL, &err);
  567. if (err) {
  568. brcmf_err("Devctl error setting CA: %d\n",
  569. err);
  570. return -EBADE;
  571. }
  572. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  573. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  574. devctl, &err);
  575. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  576. bus->clkstate = CLK_PENDING;
  577. return 0;
  578. } else if (bus->clkstate == CLK_PENDING) {
  579. /* Cancel CA-only interrupt filter */
  580. devctl = brcmf_sdio_regrb(bus->sdiodev,
  581. SBSDIO_DEVICE_CTL, &err);
  582. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  583. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  584. devctl, &err);
  585. }
  586. /* Otherwise, wait here (polling) for HT Avail */
  587. timeout = jiffies +
  588. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  589. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  590. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  591. SBSDIO_FUNC1_CHIPCLKCSR,
  592. &err);
  593. if (time_after(jiffies, timeout))
  594. break;
  595. else
  596. usleep_range(5000, 10000);
  597. }
  598. if (err) {
  599. brcmf_err("HT Avail request error: %d\n", err);
  600. return -EBADE;
  601. }
  602. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  603. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  604. PMU_MAX_TRANSITION_DLY, clkctl);
  605. return -EBADE;
  606. }
  607. /* Mark clock available */
  608. bus->clkstate = CLK_AVAIL;
  609. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  610. #if defined(DEBUG)
  611. if (!bus->alp_only) {
  612. if (SBSDIO_ALPONLY(clkctl))
  613. brcmf_err("HT Clock should be on\n");
  614. }
  615. #endif /* defined (DEBUG) */
  616. bus->activity = true;
  617. } else {
  618. clkreq = 0;
  619. if (bus->clkstate == CLK_PENDING) {
  620. /* Cancel CA-only interrupt filter */
  621. devctl = brcmf_sdio_regrb(bus->sdiodev,
  622. SBSDIO_DEVICE_CTL, &err);
  623. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  624. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  625. devctl, &err);
  626. }
  627. bus->clkstate = CLK_SDONLY;
  628. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  629. clkreq, &err);
  630. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  631. if (err) {
  632. brcmf_err("Failed access turning clock off: %d\n",
  633. err);
  634. return -EBADE;
  635. }
  636. }
  637. return 0;
  638. }
  639. /* Change idle/active SD state */
  640. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  641. {
  642. brcmf_dbg(SDIO, "Enter\n");
  643. if (on)
  644. bus->clkstate = CLK_SDONLY;
  645. else
  646. bus->clkstate = CLK_NONE;
  647. return 0;
  648. }
  649. /* Transition SD and backplane clock readiness */
  650. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  651. {
  652. #ifdef DEBUG
  653. uint oldstate = bus->clkstate;
  654. #endif /* DEBUG */
  655. brcmf_dbg(SDIO, "Enter\n");
  656. /* Early exit if we're already there */
  657. if (bus->clkstate == target) {
  658. if (target == CLK_AVAIL) {
  659. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  660. bus->activity = true;
  661. }
  662. return 0;
  663. }
  664. switch (target) {
  665. case CLK_AVAIL:
  666. /* Make sure SD clock is available */
  667. if (bus->clkstate == CLK_NONE)
  668. brcmf_sdbrcm_sdclk(bus, true);
  669. /* Now request HT Avail on the backplane */
  670. brcmf_sdbrcm_htclk(bus, true, pendok);
  671. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  672. bus->activity = true;
  673. break;
  674. case CLK_SDONLY:
  675. /* Remove HT request, or bring up SD clock */
  676. if (bus->clkstate == CLK_NONE)
  677. brcmf_sdbrcm_sdclk(bus, true);
  678. else if (bus->clkstate == CLK_AVAIL)
  679. brcmf_sdbrcm_htclk(bus, false, false);
  680. else
  681. brcmf_err("request for %d -> %d\n",
  682. bus->clkstate, target);
  683. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  684. break;
  685. case CLK_NONE:
  686. /* Make sure to remove HT request */
  687. if (bus->clkstate == CLK_AVAIL)
  688. brcmf_sdbrcm_htclk(bus, false, false);
  689. /* Now remove the SD clock */
  690. brcmf_sdbrcm_sdclk(bus, false);
  691. brcmf_sdbrcm_wd_timer(bus, 0);
  692. break;
  693. }
  694. #ifdef DEBUG
  695. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  696. #endif /* DEBUG */
  697. return 0;
  698. }
  699. static int
  700. brcmf_sdbrcm_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  701. {
  702. int err = 0;
  703. brcmf_dbg(TRACE, "Enter\n");
  704. brcmf_dbg(SDIO, "request %s currently %s\n",
  705. (sleep ? "SLEEP" : "WAKE"),
  706. (bus->sleeping ? "SLEEP" : "WAKE"));
  707. /* If SR is enabled control bus state with KSO */
  708. if (bus->sr_enabled) {
  709. /* Done if we're already in the requested state */
  710. if (sleep == bus->sleeping)
  711. goto end;
  712. /* Going to sleep */
  713. if (sleep) {
  714. /* Don't sleep if something is pending */
  715. if (atomic_read(&bus->intstatus) ||
  716. atomic_read(&bus->ipend) > 0 ||
  717. (!atomic_read(&bus->fcstate) &&
  718. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  719. data_ok(bus)))
  720. return -EBUSY;
  721. err = brcmf_sdbrcm_kso_control(bus, false);
  722. /* disable watchdog */
  723. if (!err)
  724. brcmf_sdbrcm_wd_timer(bus, 0);
  725. } else {
  726. bus->idlecount = 0;
  727. err = brcmf_sdbrcm_kso_control(bus, true);
  728. }
  729. if (!err) {
  730. /* Change state */
  731. bus->sleeping = sleep;
  732. brcmf_dbg(SDIO, "new state %s\n",
  733. (sleep ? "SLEEP" : "WAKE"));
  734. } else {
  735. brcmf_err("error while changing bus sleep state %d\n",
  736. err);
  737. return err;
  738. }
  739. }
  740. end:
  741. /* control clocks */
  742. if (sleep) {
  743. if (!bus->sr_enabled)
  744. brcmf_sdbrcm_clkctl(bus, CLK_NONE, pendok);
  745. } else {
  746. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, pendok);
  747. }
  748. return err;
  749. }
  750. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  751. {
  752. u32 intstatus = 0;
  753. u32 hmb_data;
  754. u8 fcbits;
  755. int ret;
  756. brcmf_dbg(SDIO, "Enter\n");
  757. /* Read mailbox data and ack that we did so */
  758. ret = r_sdreg32(bus, &hmb_data,
  759. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  760. if (ret == 0)
  761. w_sdreg32(bus, SMB_INT_ACK,
  762. offsetof(struct sdpcmd_regs, tosbmailbox));
  763. bus->sdcnt.f1regdata += 2;
  764. /* Dongle recomposed rx frames, accept them again */
  765. if (hmb_data & HMB_DATA_NAKHANDLED) {
  766. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  767. bus->rx_seq);
  768. if (!bus->rxskip)
  769. brcmf_err("unexpected NAKHANDLED!\n");
  770. bus->rxskip = false;
  771. intstatus |= I_HMB_FRAME_IND;
  772. }
  773. /*
  774. * DEVREADY does not occur with gSPI.
  775. */
  776. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  777. bus->sdpcm_ver =
  778. (hmb_data & HMB_DATA_VERSION_MASK) >>
  779. HMB_DATA_VERSION_SHIFT;
  780. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  781. brcmf_err("Version mismatch, dongle reports %d, "
  782. "expecting %d\n",
  783. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  784. else
  785. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  786. bus->sdpcm_ver);
  787. }
  788. /*
  789. * Flow Control has been moved into the RX headers and this out of band
  790. * method isn't used any more.
  791. * remaining backward compatible with older dongles.
  792. */
  793. if (hmb_data & HMB_DATA_FC) {
  794. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  795. HMB_DATA_FCDATA_SHIFT;
  796. if (fcbits & ~bus->flowcontrol)
  797. bus->sdcnt.fc_xoff++;
  798. if (bus->flowcontrol & ~fcbits)
  799. bus->sdcnt.fc_xon++;
  800. bus->sdcnt.fc_rcvd++;
  801. bus->flowcontrol = fcbits;
  802. }
  803. /* Shouldn't be any others */
  804. if (hmb_data & ~(HMB_DATA_DEVREADY |
  805. HMB_DATA_NAKHANDLED |
  806. HMB_DATA_FC |
  807. HMB_DATA_FWREADY |
  808. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  809. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  810. hmb_data);
  811. return intstatus;
  812. }
  813. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  814. {
  815. uint retries = 0;
  816. u16 lastrbc;
  817. u8 hi, lo;
  818. int err;
  819. brcmf_err("%sterminate frame%s\n",
  820. abort ? "abort command, " : "",
  821. rtx ? ", send NAK" : "");
  822. if (abort)
  823. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  824. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  825. SFC_RF_TERM, &err);
  826. bus->sdcnt.f1regdata++;
  827. /* Wait until the packet has been flushed (device/FIFO stable) */
  828. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  829. hi = brcmf_sdio_regrb(bus->sdiodev,
  830. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  831. lo = brcmf_sdio_regrb(bus->sdiodev,
  832. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  833. bus->sdcnt.f1regdata += 2;
  834. if ((hi == 0) && (lo == 0))
  835. break;
  836. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  837. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  838. lastrbc, (hi << 8) + lo);
  839. }
  840. lastrbc = (hi << 8) + lo;
  841. }
  842. if (!retries)
  843. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  844. else
  845. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  846. if (rtx) {
  847. bus->sdcnt.rxrtx++;
  848. err = w_sdreg32(bus, SMB_NAK,
  849. offsetof(struct sdpcmd_regs, tosbmailbox));
  850. bus->sdcnt.f1regdata++;
  851. if (err == 0)
  852. bus->rxskip = true;
  853. }
  854. /* Clear partial in any case */
  855. bus->cur_read.len = 0;
  856. /* If we can't reach the device, signal failure */
  857. if (err)
  858. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  859. }
  860. /* return total length of buffer chain */
  861. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  862. {
  863. struct sk_buff *p;
  864. uint total;
  865. total = 0;
  866. skb_queue_walk(&bus->glom, p)
  867. total += p->len;
  868. return total;
  869. }
  870. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  871. {
  872. struct sk_buff *cur, *next;
  873. skb_queue_walk_safe(&bus->glom, cur, next) {
  874. skb_unlink(cur, &bus->glom);
  875. brcmu_pkt_buf_free_skb(cur);
  876. }
  877. }
  878. static int brcmf_sdio_hdparser(struct brcmf_sdio *bus, u8 *header,
  879. struct brcmf_sdio_read *rd,
  880. enum brcmf_sdio_frmtype type)
  881. {
  882. u16 len, checksum;
  883. u8 rx_seq, fc, tx_seq_max;
  884. /*
  885. * 4 bytes hardware header (frame tag)
  886. * Byte 0~1: Frame length
  887. * Byte 2~3: Checksum, bit-wise inverse of frame length
  888. */
  889. len = get_unaligned_le16(header);
  890. checksum = get_unaligned_le16(header + sizeof(u16));
  891. /* All zero means no more to read */
  892. if (!(len | checksum)) {
  893. bus->rxpending = false;
  894. return -ENODATA;
  895. }
  896. if ((u16)(~(len ^ checksum))) {
  897. brcmf_err("HW header checksum error\n");
  898. bus->sdcnt.rx_badhdr++;
  899. brcmf_sdbrcm_rxfail(bus, false, false);
  900. return -EIO;
  901. }
  902. if (len < SDPCM_HDRLEN) {
  903. brcmf_err("HW header length error\n");
  904. return -EPROTO;
  905. }
  906. if (type == BRCMF_SDIO_FT_SUPER &&
  907. (roundup(len, bus->blocksize) != rd->len)) {
  908. brcmf_err("HW superframe header length error\n");
  909. return -EPROTO;
  910. }
  911. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  912. brcmf_err("HW subframe header length error\n");
  913. return -EPROTO;
  914. }
  915. rd->len = len;
  916. /*
  917. * 8 bytes hardware header
  918. * Byte 0: Rx sequence number
  919. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  920. * Byte 2: Length of next data frame
  921. * Byte 3: Data offset
  922. * Byte 4: Flow control bits
  923. * Byte 5: Maximum Sequence number allow for Tx
  924. * Byte 6~7: Reserved
  925. */
  926. if (type == BRCMF_SDIO_FT_SUPER &&
  927. SDPCM_GLOMDESC(&header[SDPCM_FRAMETAG_LEN])) {
  928. brcmf_err("Glom descriptor found in superframe head\n");
  929. rd->len = 0;
  930. return -EINVAL;
  931. }
  932. rx_seq = SDPCM_PACKET_SEQUENCE(&header[SDPCM_FRAMETAG_LEN]);
  933. rd->channel = SDPCM_PACKET_CHANNEL(&header[SDPCM_FRAMETAG_LEN]);
  934. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  935. type != BRCMF_SDIO_FT_SUPER) {
  936. brcmf_err("HW header length too long\n");
  937. bus->sdcnt.rx_toolong++;
  938. brcmf_sdbrcm_rxfail(bus, false, false);
  939. rd->len = 0;
  940. return -EPROTO;
  941. }
  942. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  943. brcmf_err("Wrong channel for superframe\n");
  944. rd->len = 0;
  945. return -EINVAL;
  946. }
  947. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  948. rd->channel != SDPCM_EVENT_CHANNEL) {
  949. brcmf_err("Wrong channel for subframe\n");
  950. rd->len = 0;
  951. return -EINVAL;
  952. }
  953. rd->dat_offset = SDPCM_DOFFSET_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  954. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  955. brcmf_err("seq %d: bad data offset\n", rx_seq);
  956. bus->sdcnt.rx_badhdr++;
  957. brcmf_sdbrcm_rxfail(bus, false, false);
  958. rd->len = 0;
  959. return -ENXIO;
  960. }
  961. if (rd->seq_num != rx_seq) {
  962. brcmf_err("seq %d: sequence number error, expect %d\n",
  963. rx_seq, rd->seq_num);
  964. bus->sdcnt.rx_badseq++;
  965. rd->seq_num = rx_seq;
  966. }
  967. /* no need to check the reset for subframe */
  968. if (type == BRCMF_SDIO_FT_SUB)
  969. return 0;
  970. rd->len_nxtfrm = header[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  971. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  972. /* only warm for NON glom packet */
  973. if (rd->channel != SDPCM_GLOM_CHANNEL)
  974. brcmf_err("seq %d: next length error\n", rx_seq);
  975. rd->len_nxtfrm = 0;
  976. }
  977. fc = SDPCM_FCMASK_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  978. if (bus->flowcontrol != fc) {
  979. if (~bus->flowcontrol & fc)
  980. bus->sdcnt.fc_xoff++;
  981. if (bus->flowcontrol & ~fc)
  982. bus->sdcnt.fc_xon++;
  983. bus->sdcnt.fc_rcvd++;
  984. bus->flowcontrol = fc;
  985. }
  986. tx_seq_max = SDPCM_WINDOW_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  987. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  988. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  989. tx_seq_max = bus->tx_seq + 2;
  990. }
  991. bus->tx_max = tx_seq_max;
  992. return 0;
  993. }
  994. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  995. {
  996. u16 dlen, totlen;
  997. u8 *dptr, num = 0;
  998. u16 sublen;
  999. struct sk_buff *pfirst, *pnext;
  1000. int errcode;
  1001. u8 doff, sfdoff;
  1002. struct brcmf_sdio_read rd_new;
  1003. /* If packets, issue read(s) and send up packet chain */
  1004. /* Return sequence numbers consumed? */
  1005. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1006. bus->glomd, skb_peek(&bus->glom));
  1007. /* If there's a descriptor, generate the packet chain */
  1008. if (bus->glomd) {
  1009. pfirst = pnext = NULL;
  1010. dlen = (u16) (bus->glomd->len);
  1011. dptr = bus->glomd->data;
  1012. if (!dlen || (dlen & 1)) {
  1013. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1014. dlen);
  1015. dlen = 0;
  1016. }
  1017. for (totlen = num = 0; dlen; num++) {
  1018. /* Get (and move past) next length */
  1019. sublen = get_unaligned_le16(dptr);
  1020. dlen -= sizeof(u16);
  1021. dptr += sizeof(u16);
  1022. if ((sublen < SDPCM_HDRLEN) ||
  1023. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1024. brcmf_err("descriptor len %d bad: %d\n",
  1025. num, sublen);
  1026. pnext = NULL;
  1027. break;
  1028. }
  1029. if (sublen % BRCMF_SDALIGN) {
  1030. brcmf_err("sublen %d not multiple of %d\n",
  1031. sublen, BRCMF_SDALIGN);
  1032. }
  1033. totlen += sublen;
  1034. /* For last frame, adjust read len so total
  1035. is a block multiple */
  1036. if (!dlen) {
  1037. sublen +=
  1038. (roundup(totlen, bus->blocksize) - totlen);
  1039. totlen = roundup(totlen, bus->blocksize);
  1040. }
  1041. /* Allocate/chain packet for next subframe */
  1042. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  1043. if (pnext == NULL) {
  1044. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1045. num, sublen);
  1046. break;
  1047. }
  1048. skb_queue_tail(&bus->glom, pnext);
  1049. /* Adhere to start alignment requirements */
  1050. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1051. }
  1052. /* If all allocations succeeded, save packet chain
  1053. in bus structure */
  1054. if (pnext) {
  1055. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1056. totlen, num);
  1057. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1058. totlen != bus->cur_read.len) {
  1059. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1060. bus->cur_read.len, totlen, rxseq);
  1061. }
  1062. pfirst = pnext = NULL;
  1063. } else {
  1064. brcmf_sdbrcm_free_glom(bus);
  1065. num = 0;
  1066. }
  1067. /* Done with descriptor packet */
  1068. brcmu_pkt_buf_free_skb(bus->glomd);
  1069. bus->glomd = NULL;
  1070. bus->cur_read.len = 0;
  1071. }
  1072. /* Ok -- either we just generated a packet chain,
  1073. or had one from before */
  1074. if (!skb_queue_empty(&bus->glom)) {
  1075. if (BRCMF_GLOM_ON()) {
  1076. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1077. skb_queue_walk(&bus->glom, pnext) {
  1078. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1079. pnext, (u8 *) (pnext->data),
  1080. pnext->len, pnext->len);
  1081. }
  1082. }
  1083. pfirst = skb_peek(&bus->glom);
  1084. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1085. /* Do an SDIO read for the superframe. Configurable iovar to
  1086. * read directly into the chained packet, or allocate a large
  1087. * packet and and copy into the chain.
  1088. */
  1089. sdio_claim_host(bus->sdiodev->func[1]);
  1090. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1091. bus->sdiodev->sbwad,
  1092. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1093. sdio_release_host(bus->sdiodev->func[1]);
  1094. bus->sdcnt.f2rxdata++;
  1095. /* On failure, kill the superframe, allow a couple retries */
  1096. if (errcode < 0) {
  1097. brcmf_err("glom read of %d bytes failed: %d\n",
  1098. dlen, errcode);
  1099. sdio_claim_host(bus->sdiodev->func[1]);
  1100. if (bus->glomerr++ < 3) {
  1101. brcmf_sdbrcm_rxfail(bus, true, true);
  1102. } else {
  1103. bus->glomerr = 0;
  1104. brcmf_sdbrcm_rxfail(bus, true, false);
  1105. bus->sdcnt.rxglomfail++;
  1106. brcmf_sdbrcm_free_glom(bus);
  1107. }
  1108. sdio_release_host(bus->sdiodev->func[1]);
  1109. return 0;
  1110. }
  1111. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1112. pfirst->data, min_t(int, pfirst->len, 48),
  1113. "SUPERFRAME:\n");
  1114. rd_new.seq_num = rxseq;
  1115. rd_new.len = dlen;
  1116. sdio_claim_host(bus->sdiodev->func[1]);
  1117. errcode = brcmf_sdio_hdparser(bus, pfirst->data, &rd_new,
  1118. BRCMF_SDIO_FT_SUPER);
  1119. sdio_release_host(bus->sdiodev->func[1]);
  1120. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1121. /* Remove superframe header, remember offset */
  1122. skb_pull(pfirst, rd_new.dat_offset);
  1123. sfdoff = rd_new.dat_offset;
  1124. num = 0;
  1125. /* Validate all the subframe headers */
  1126. skb_queue_walk(&bus->glom, pnext) {
  1127. /* leave when invalid subframe is found */
  1128. if (errcode)
  1129. break;
  1130. rd_new.len = pnext->len;
  1131. rd_new.seq_num = rxseq++;
  1132. sdio_claim_host(bus->sdiodev->func[1]);
  1133. errcode = brcmf_sdio_hdparser(bus, pnext->data, &rd_new,
  1134. BRCMF_SDIO_FT_SUB);
  1135. sdio_release_host(bus->sdiodev->func[1]);
  1136. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1137. pnext->data, 32, "subframe:\n");
  1138. num++;
  1139. }
  1140. if (errcode) {
  1141. /* Terminate frame on error, request
  1142. a couple retries */
  1143. sdio_claim_host(bus->sdiodev->func[1]);
  1144. if (bus->glomerr++ < 3) {
  1145. /* Restore superframe header space */
  1146. skb_push(pfirst, sfdoff);
  1147. brcmf_sdbrcm_rxfail(bus, true, true);
  1148. } else {
  1149. bus->glomerr = 0;
  1150. brcmf_sdbrcm_rxfail(bus, true, false);
  1151. bus->sdcnt.rxglomfail++;
  1152. brcmf_sdbrcm_free_glom(bus);
  1153. }
  1154. sdio_release_host(bus->sdiodev->func[1]);
  1155. bus->cur_read.len = 0;
  1156. return 0;
  1157. }
  1158. /* Basic SD framing looks ok - process each packet (header) */
  1159. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1160. dptr = (u8 *) (pfirst->data);
  1161. sublen = get_unaligned_le16(dptr);
  1162. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1163. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1164. dptr, pfirst->len,
  1165. "Rx Subframe Data:\n");
  1166. __skb_trim(pfirst, sublen);
  1167. skb_pull(pfirst, doff);
  1168. if (pfirst->len == 0) {
  1169. skb_unlink(pfirst, &bus->glom);
  1170. brcmu_pkt_buf_free_skb(pfirst);
  1171. continue;
  1172. }
  1173. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1174. pfirst->data,
  1175. min_t(int, pfirst->len, 32),
  1176. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1177. bus->glom.qlen, pfirst, pfirst->data,
  1178. pfirst->len, pfirst->next,
  1179. pfirst->prev);
  1180. }
  1181. /* sent any remaining packets up */
  1182. if (bus->glom.qlen)
  1183. brcmf_rx_frames(bus->sdiodev->dev, &bus->glom);
  1184. bus->sdcnt.rxglomframes++;
  1185. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1186. }
  1187. return num;
  1188. }
  1189. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1190. bool *pending)
  1191. {
  1192. DECLARE_WAITQUEUE(wait, current);
  1193. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1194. /* Wait until control frame is available */
  1195. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1196. set_current_state(TASK_INTERRUPTIBLE);
  1197. while (!(*condition) && (!signal_pending(current) && timeout))
  1198. timeout = schedule_timeout(timeout);
  1199. if (signal_pending(current))
  1200. *pending = true;
  1201. set_current_state(TASK_RUNNING);
  1202. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1203. return timeout;
  1204. }
  1205. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1206. {
  1207. if (waitqueue_active(&bus->dcmd_resp_wait))
  1208. wake_up_interruptible(&bus->dcmd_resp_wait);
  1209. return 0;
  1210. }
  1211. static void
  1212. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1213. {
  1214. uint rdlen, pad;
  1215. u8 *buf = NULL, *rbuf;
  1216. int sdret;
  1217. brcmf_dbg(TRACE, "Enter\n");
  1218. if (bus->rxblen)
  1219. buf = vzalloc(bus->rxblen);
  1220. if (!buf)
  1221. goto done;
  1222. rbuf = bus->rxbuf;
  1223. pad = ((unsigned long)rbuf % BRCMF_SDALIGN);
  1224. if (pad)
  1225. rbuf += (BRCMF_SDALIGN - pad);
  1226. /* Copy the already-read portion over */
  1227. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1228. if (len <= BRCMF_FIRSTREAD)
  1229. goto gotpkt;
  1230. /* Raise rdlen to next SDIO block to avoid tail command */
  1231. rdlen = len - BRCMF_FIRSTREAD;
  1232. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1233. pad = bus->blocksize - (rdlen % bus->blocksize);
  1234. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1235. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1236. rdlen += pad;
  1237. } else if (rdlen % BRCMF_SDALIGN) {
  1238. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1239. }
  1240. /* Satisfy length-alignment requirements */
  1241. if (rdlen & (ALIGNMENT - 1))
  1242. rdlen = roundup(rdlen, ALIGNMENT);
  1243. /* Drop if the read is too big or it exceeds our maximum */
  1244. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1245. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1246. rdlen, bus->sdiodev->bus_if->maxctl);
  1247. brcmf_sdbrcm_rxfail(bus, false, false);
  1248. goto done;
  1249. }
  1250. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1251. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1252. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1253. bus->sdcnt.rx_toolong++;
  1254. brcmf_sdbrcm_rxfail(bus, false, false);
  1255. goto done;
  1256. }
  1257. /* Read remain of frame body */
  1258. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1259. bus->sdiodev->sbwad,
  1260. SDIO_FUNC_2,
  1261. F2SYNC, rbuf, rdlen);
  1262. bus->sdcnt.f2rxdata++;
  1263. /* Control frame failures need retransmission */
  1264. if (sdret < 0) {
  1265. brcmf_err("read %d control bytes failed: %d\n",
  1266. rdlen, sdret);
  1267. bus->sdcnt.rxc_errors++;
  1268. brcmf_sdbrcm_rxfail(bus, true, true);
  1269. goto done;
  1270. } else
  1271. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1272. gotpkt:
  1273. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1274. buf, len, "RxCtrl:\n");
  1275. /* Point to valid data and indicate its length */
  1276. spin_lock_bh(&bus->rxctl_lock);
  1277. if (bus->rxctl) {
  1278. brcmf_err("last control frame is being processed.\n");
  1279. spin_unlock_bh(&bus->rxctl_lock);
  1280. vfree(buf);
  1281. goto done;
  1282. }
  1283. bus->rxctl = buf + doff;
  1284. bus->rxctl_orig = buf;
  1285. bus->rxlen = len - doff;
  1286. spin_unlock_bh(&bus->rxctl_lock);
  1287. done:
  1288. /* Awake any waiters */
  1289. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1290. }
  1291. /* Pad read to blocksize for efficiency */
  1292. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1293. {
  1294. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1295. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1296. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1297. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1298. *rdlen += *pad;
  1299. } else if (*rdlen % BRCMF_SDALIGN) {
  1300. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1301. }
  1302. }
  1303. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1304. {
  1305. struct sk_buff *pkt; /* Packet for event or data frames */
  1306. struct sk_buff_head pktlist; /* needed for bus interface */
  1307. u16 pad; /* Number of pad bytes to read */
  1308. uint rxleft = 0; /* Remaining number of frames allowed */
  1309. int ret; /* Return code from calls */
  1310. uint rxcount = 0; /* Total frames read */
  1311. struct brcmf_sdio_read *rd = &bus->cur_read, rd_new;
  1312. u8 head_read = 0;
  1313. brcmf_dbg(TRACE, "Enter\n");
  1314. /* Not finished unless we encounter no more frames indication */
  1315. bus->rxpending = true;
  1316. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1317. !bus->rxskip && rxleft &&
  1318. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1319. rd->seq_num++, rxleft--) {
  1320. /* Handle glomming separately */
  1321. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1322. u8 cnt;
  1323. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1324. bus->glomd, skb_peek(&bus->glom));
  1325. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1326. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1327. rd->seq_num += cnt - 1;
  1328. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1329. continue;
  1330. }
  1331. rd->len_left = rd->len;
  1332. /* read header first for unknow frame length */
  1333. sdio_claim_host(bus->sdiodev->func[1]);
  1334. if (!rd->len) {
  1335. ret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1336. bus->sdiodev->sbwad,
  1337. SDIO_FUNC_2, F2SYNC,
  1338. bus->rxhdr,
  1339. BRCMF_FIRSTREAD);
  1340. bus->sdcnt.f2rxhdrs++;
  1341. if (ret < 0) {
  1342. brcmf_err("RXHEADER FAILED: %d\n",
  1343. ret);
  1344. bus->sdcnt.rx_hdrfail++;
  1345. brcmf_sdbrcm_rxfail(bus, true, true);
  1346. sdio_release_host(bus->sdiodev->func[1]);
  1347. continue;
  1348. }
  1349. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1350. bus->rxhdr, SDPCM_HDRLEN,
  1351. "RxHdr:\n");
  1352. if (brcmf_sdio_hdparser(bus, bus->rxhdr, rd,
  1353. BRCMF_SDIO_FT_NORMAL)) {
  1354. sdio_release_host(bus->sdiodev->func[1]);
  1355. if (!bus->rxpending)
  1356. break;
  1357. else
  1358. continue;
  1359. }
  1360. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1361. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1362. rd->len,
  1363. rd->dat_offset);
  1364. /* prepare the descriptor for the next read */
  1365. rd->len = rd->len_nxtfrm << 4;
  1366. rd->len_nxtfrm = 0;
  1367. /* treat all packet as event if we don't know */
  1368. rd->channel = SDPCM_EVENT_CHANNEL;
  1369. sdio_release_host(bus->sdiodev->func[1]);
  1370. continue;
  1371. }
  1372. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1373. rd->len - BRCMF_FIRSTREAD : 0;
  1374. head_read = BRCMF_FIRSTREAD;
  1375. }
  1376. brcmf_pad(bus, &pad, &rd->len_left);
  1377. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1378. BRCMF_SDALIGN);
  1379. if (!pkt) {
  1380. /* Give up on data, request rtx of events */
  1381. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1382. brcmf_sdbrcm_rxfail(bus, false,
  1383. RETRYCHAN(rd->channel));
  1384. sdio_release_host(bus->sdiodev->func[1]);
  1385. continue;
  1386. }
  1387. skb_pull(pkt, head_read);
  1388. pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
  1389. ret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1390. SDIO_FUNC_2, F2SYNC, pkt);
  1391. bus->sdcnt.f2rxdata++;
  1392. sdio_release_host(bus->sdiodev->func[1]);
  1393. if (ret < 0) {
  1394. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1395. rd->len, rd->channel, ret);
  1396. brcmu_pkt_buf_free_skb(pkt);
  1397. sdio_claim_host(bus->sdiodev->func[1]);
  1398. brcmf_sdbrcm_rxfail(bus, true,
  1399. RETRYCHAN(rd->channel));
  1400. sdio_release_host(bus->sdiodev->func[1]);
  1401. continue;
  1402. }
  1403. if (head_read) {
  1404. skb_push(pkt, head_read);
  1405. memcpy(pkt->data, bus->rxhdr, head_read);
  1406. head_read = 0;
  1407. } else {
  1408. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1409. rd_new.seq_num = rd->seq_num;
  1410. sdio_claim_host(bus->sdiodev->func[1]);
  1411. if (brcmf_sdio_hdparser(bus, bus->rxhdr, &rd_new,
  1412. BRCMF_SDIO_FT_NORMAL)) {
  1413. rd->len = 0;
  1414. brcmu_pkt_buf_free_skb(pkt);
  1415. }
  1416. bus->sdcnt.rx_readahead_cnt++;
  1417. if (rd->len != roundup(rd_new.len, 16)) {
  1418. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1419. rd->len,
  1420. roundup(rd_new.len, 16) >> 4);
  1421. rd->len = 0;
  1422. brcmf_sdbrcm_rxfail(bus, true, true);
  1423. sdio_release_host(bus->sdiodev->func[1]);
  1424. brcmu_pkt_buf_free_skb(pkt);
  1425. continue;
  1426. }
  1427. sdio_release_host(bus->sdiodev->func[1]);
  1428. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1429. rd->channel = rd_new.channel;
  1430. rd->dat_offset = rd_new.dat_offset;
  1431. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1432. BRCMF_DATA_ON()) &&
  1433. BRCMF_HDRS_ON(),
  1434. bus->rxhdr, SDPCM_HDRLEN,
  1435. "RxHdr:\n");
  1436. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1437. brcmf_err("readahead on control packet %d?\n",
  1438. rd_new.seq_num);
  1439. /* Force retry w/normal header read */
  1440. rd->len = 0;
  1441. sdio_claim_host(bus->sdiodev->func[1]);
  1442. brcmf_sdbrcm_rxfail(bus, false, true);
  1443. sdio_release_host(bus->sdiodev->func[1]);
  1444. brcmu_pkt_buf_free_skb(pkt);
  1445. continue;
  1446. }
  1447. }
  1448. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1449. pkt->data, rd->len, "Rx Data:\n");
  1450. /* Save superframe descriptor and allocate packet frame */
  1451. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1452. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1453. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1454. rd->len);
  1455. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1456. pkt->data, rd->len,
  1457. "Glom Data:\n");
  1458. __skb_trim(pkt, rd->len);
  1459. skb_pull(pkt, SDPCM_HDRLEN);
  1460. bus->glomd = pkt;
  1461. } else {
  1462. brcmf_err("%s: glom superframe w/o "
  1463. "descriptor!\n", __func__);
  1464. sdio_claim_host(bus->sdiodev->func[1]);
  1465. brcmf_sdbrcm_rxfail(bus, false, false);
  1466. sdio_release_host(bus->sdiodev->func[1]);
  1467. }
  1468. /* prepare the descriptor for the next read */
  1469. rd->len = rd->len_nxtfrm << 4;
  1470. rd->len_nxtfrm = 0;
  1471. /* treat all packet as event if we don't know */
  1472. rd->channel = SDPCM_EVENT_CHANNEL;
  1473. continue;
  1474. }
  1475. /* Fill in packet len and prio, deliver upward */
  1476. __skb_trim(pkt, rd->len);
  1477. skb_pull(pkt, rd->dat_offset);
  1478. /* prepare the descriptor for the next read */
  1479. rd->len = rd->len_nxtfrm << 4;
  1480. rd->len_nxtfrm = 0;
  1481. /* treat all packet as event if we don't know */
  1482. rd->channel = SDPCM_EVENT_CHANNEL;
  1483. if (pkt->len == 0) {
  1484. brcmu_pkt_buf_free_skb(pkt);
  1485. continue;
  1486. }
  1487. skb_queue_head_init(&pktlist);
  1488. skb_queue_tail(&pktlist, pkt);
  1489. brcmf_rx_frames(bus->sdiodev->dev, &pktlist);
  1490. }
  1491. rxcount = maxframes - rxleft;
  1492. /* Message if we hit the limit */
  1493. if (!rxleft)
  1494. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1495. else
  1496. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1497. /* Back off rxseq if awaiting rtx, update rx_seq */
  1498. if (bus->rxskip)
  1499. rd->seq_num--;
  1500. bus->rx_seq = rd->seq_num;
  1501. return rxcount;
  1502. }
  1503. static void
  1504. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1505. {
  1506. if (waitqueue_active(&bus->ctrl_wait))
  1507. wake_up_interruptible(&bus->ctrl_wait);
  1508. return;
  1509. }
  1510. /* Writes a HW/SW header into the packet and sends it. */
  1511. /* Assumes: (a) header space already there, (b) caller holds lock */
  1512. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1513. uint chan)
  1514. {
  1515. int ret;
  1516. u8 *frame;
  1517. u16 len, pad = 0;
  1518. u32 swheader;
  1519. int i;
  1520. brcmf_dbg(TRACE, "Enter\n");
  1521. frame = (u8 *) (pkt->data);
  1522. /* Add alignment padding, allocate new packet if needed */
  1523. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1524. if (pad) {
  1525. if (skb_headroom(pkt) < pad) {
  1526. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1527. skb_headroom(pkt), pad);
  1528. bus->sdiodev->bus_if->tx_realloc++;
  1529. ret = skb_cow(pkt, BRCMF_SDALIGN);
  1530. if (ret)
  1531. goto done;
  1532. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1533. }
  1534. skb_push(pkt, pad);
  1535. frame = (u8 *) (pkt->data);
  1536. memset(frame, 0, pad + SDPCM_HDRLEN);
  1537. }
  1538. /* precondition: pad < BRCMF_SDALIGN */
  1539. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1540. len = (u16) (pkt->len);
  1541. *(__le16 *) frame = cpu_to_le16(len);
  1542. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1543. /* Software tag: channel, sequence number, data offset */
  1544. swheader =
  1545. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1546. (((pad +
  1547. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1548. *(((__le32 *) frame) + 1) = cpu_to_le32(swheader);
  1549. *(((__le32 *) frame) + 2) = 0;
  1550. #ifdef DEBUG
  1551. tx_packets[pkt->priority]++;
  1552. #endif
  1553. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1554. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1555. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1556. frame, len, "Tx Frame:\n");
  1557. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1558. ((BRCMF_CTL_ON() &&
  1559. chan == SDPCM_CONTROL_CHANNEL) ||
  1560. (BRCMF_DATA_ON() &&
  1561. chan != SDPCM_CONTROL_CHANNEL))) &&
  1562. BRCMF_HDRS_ON(),
  1563. frame, min_t(u16, len, 16), "TxHdr:\n");
  1564. /* Raise len to next SDIO block to eliminate tail command */
  1565. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1566. u16 pad = bus->blocksize - (len % bus->blocksize);
  1567. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1568. len += pad;
  1569. } else if (len % BRCMF_SDALIGN) {
  1570. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1571. }
  1572. /* Some controllers have trouble with odd bytes -- round to even */
  1573. if (len & (ALIGNMENT - 1))
  1574. len = roundup(len, ALIGNMENT);
  1575. sdio_claim_host(bus->sdiodev->func[1]);
  1576. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1577. SDIO_FUNC_2, F2SYNC, pkt);
  1578. bus->sdcnt.f2txdata++;
  1579. if (ret < 0) {
  1580. /* On failure, abort the command and terminate the frame */
  1581. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1582. ret);
  1583. bus->sdcnt.tx_sderrs++;
  1584. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1585. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1586. SFC_WF_TERM, NULL);
  1587. bus->sdcnt.f1regdata++;
  1588. for (i = 0; i < 3; i++) {
  1589. u8 hi, lo;
  1590. hi = brcmf_sdio_regrb(bus->sdiodev,
  1591. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1592. lo = brcmf_sdio_regrb(bus->sdiodev,
  1593. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1594. bus->sdcnt.f1regdata += 2;
  1595. if ((hi == 0) && (lo == 0))
  1596. break;
  1597. }
  1598. }
  1599. sdio_release_host(bus->sdiodev->func[1]);
  1600. if (ret == 0)
  1601. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1602. done:
  1603. /* restore pkt buffer pointer before calling tx complete routine */
  1604. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1605. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret == 0);
  1606. return ret;
  1607. }
  1608. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1609. {
  1610. struct sk_buff *pkt;
  1611. u32 intstatus = 0;
  1612. int ret = 0, prec_out;
  1613. uint cnt = 0;
  1614. uint datalen;
  1615. u8 tx_prec_map;
  1616. brcmf_dbg(TRACE, "Enter\n");
  1617. tx_prec_map = ~bus->flowcontrol;
  1618. /* Send frames until the limit or some other event */
  1619. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1620. spin_lock_bh(&bus->txqlock);
  1621. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1622. if (pkt == NULL) {
  1623. spin_unlock_bh(&bus->txqlock);
  1624. break;
  1625. }
  1626. spin_unlock_bh(&bus->txqlock);
  1627. datalen = pkt->len - SDPCM_HDRLEN;
  1628. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL);
  1629. /* In poll mode, need to check for other events */
  1630. if (!bus->intr && cnt) {
  1631. /* Check device status, signal pending interrupt */
  1632. sdio_claim_host(bus->sdiodev->func[1]);
  1633. ret = r_sdreg32(bus, &intstatus,
  1634. offsetof(struct sdpcmd_regs,
  1635. intstatus));
  1636. sdio_release_host(bus->sdiodev->func[1]);
  1637. bus->sdcnt.f2txdata++;
  1638. if (ret != 0)
  1639. break;
  1640. if (intstatus & bus->hostintmask)
  1641. atomic_set(&bus->ipend, 1);
  1642. }
  1643. }
  1644. /* Deflow-control stack if needed */
  1645. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1646. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1647. bus->txoff = false;
  1648. brcmf_txflowblock(bus->sdiodev->dev, false);
  1649. }
  1650. return cnt;
  1651. }
  1652. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1653. {
  1654. u32 local_hostintmask;
  1655. u8 saveclk;
  1656. int err;
  1657. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1658. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1659. struct brcmf_sdio *bus = sdiodev->bus;
  1660. brcmf_dbg(TRACE, "Enter\n");
  1661. if (bus->watchdog_tsk) {
  1662. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1663. kthread_stop(bus->watchdog_tsk);
  1664. bus->watchdog_tsk = NULL;
  1665. }
  1666. sdio_claim_host(bus->sdiodev->func[1]);
  1667. /* Enable clock for device interrupts */
  1668. brcmf_sdbrcm_bus_sleep(bus, false, false);
  1669. /* Disable and clear interrupts at the chip level also */
  1670. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1671. local_hostintmask = bus->hostintmask;
  1672. bus->hostintmask = 0;
  1673. /* Change our idea of bus state */
  1674. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1675. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1676. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1677. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1678. if (!err) {
  1679. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1680. (saveclk | SBSDIO_FORCE_HT), &err);
  1681. }
  1682. if (err)
  1683. brcmf_err("Failed to force clock for F2: err %d\n", err);
  1684. /* Turn off the bus (F2), free any pending packets */
  1685. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1686. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1687. NULL);
  1688. /* Clear any pending interrupts now that F2 is disabled */
  1689. w_sdreg32(bus, local_hostintmask,
  1690. offsetof(struct sdpcmd_regs, intstatus));
  1691. /* Turn off the backplane clock (only) */
  1692. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1693. sdio_release_host(bus->sdiodev->func[1]);
  1694. /* Clear the data packet queues */
  1695. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1696. /* Clear any held glomming stuff */
  1697. if (bus->glomd)
  1698. brcmu_pkt_buf_free_skb(bus->glomd);
  1699. brcmf_sdbrcm_free_glom(bus);
  1700. /* Clear rx control and wake any waiters */
  1701. spin_lock_bh(&bus->rxctl_lock);
  1702. bus->rxlen = 0;
  1703. spin_unlock_bh(&bus->rxctl_lock);
  1704. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1705. /* Reset some F2 state stuff */
  1706. bus->rxskip = false;
  1707. bus->tx_seq = bus->rx_seq = 0;
  1708. }
  1709. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1710. {
  1711. unsigned long flags;
  1712. if (bus->sdiodev->oob_irq_requested) {
  1713. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1714. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1715. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  1716. bus->sdiodev->irq_en = true;
  1717. }
  1718. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1719. }
  1720. }
  1721. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1722. {
  1723. u8 idx;
  1724. u32 addr;
  1725. unsigned long val;
  1726. int n, ret;
  1727. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1728. addr = bus->ci->c_inf[idx].base +
  1729. offsetof(struct sdpcmd_regs, intstatus);
  1730. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  1731. bus->sdcnt.f1regdata++;
  1732. if (ret != 0)
  1733. val = 0;
  1734. val &= bus->hostintmask;
  1735. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  1736. /* Clear interrupts */
  1737. if (val) {
  1738. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  1739. bus->sdcnt.f1regdata++;
  1740. }
  1741. if (ret) {
  1742. atomic_set(&bus->intstatus, 0);
  1743. } else if (val) {
  1744. for_each_set_bit(n, &val, 32)
  1745. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1746. }
  1747. return ret;
  1748. }
  1749. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1750. {
  1751. u32 newstatus = 0;
  1752. unsigned long intstatus;
  1753. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1754. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1755. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1756. int err = 0, n;
  1757. brcmf_dbg(TRACE, "Enter\n");
  1758. sdio_claim_host(bus->sdiodev->func[1]);
  1759. /* If waiting for HTAVAIL, check status */
  1760. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  1761. u8 clkctl, devctl = 0;
  1762. #ifdef DEBUG
  1763. /* Check for inconsistent device control */
  1764. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1765. SBSDIO_DEVICE_CTL, &err);
  1766. if (err) {
  1767. brcmf_err("error reading DEVCTL: %d\n", err);
  1768. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1769. }
  1770. #endif /* DEBUG */
  1771. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1772. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1773. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1774. if (err) {
  1775. brcmf_err("error reading CSR: %d\n",
  1776. err);
  1777. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1778. }
  1779. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1780. devctl, clkctl);
  1781. if (SBSDIO_HTAV(clkctl)) {
  1782. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1783. SBSDIO_DEVICE_CTL, &err);
  1784. if (err) {
  1785. brcmf_err("error reading DEVCTL: %d\n",
  1786. err);
  1787. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1788. }
  1789. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1790. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1791. devctl, &err);
  1792. if (err) {
  1793. brcmf_err("error writing DEVCTL: %d\n",
  1794. err);
  1795. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1796. }
  1797. bus->clkstate = CLK_AVAIL;
  1798. }
  1799. }
  1800. /* Make sure backplane clock is on */
  1801. brcmf_sdbrcm_bus_sleep(bus, false, true);
  1802. /* Pending interrupt indicates new device status */
  1803. if (atomic_read(&bus->ipend) > 0) {
  1804. atomic_set(&bus->ipend, 0);
  1805. err = brcmf_sdio_intr_rstatus(bus);
  1806. }
  1807. /* Start with leftover status bits */
  1808. intstatus = atomic_xchg(&bus->intstatus, 0);
  1809. /* Handle flow-control change: read new state in case our ack
  1810. * crossed another change interrupt. If change still set, assume
  1811. * FC ON for safety, let next loop through do the debounce.
  1812. */
  1813. if (intstatus & I_HMB_FC_CHANGE) {
  1814. intstatus &= ~I_HMB_FC_CHANGE;
  1815. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  1816. offsetof(struct sdpcmd_regs, intstatus));
  1817. err = r_sdreg32(bus, &newstatus,
  1818. offsetof(struct sdpcmd_regs, intstatus));
  1819. bus->sdcnt.f1regdata += 2;
  1820. atomic_set(&bus->fcstate,
  1821. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  1822. intstatus |= (newstatus & bus->hostintmask);
  1823. }
  1824. /* Handle host mailbox indication */
  1825. if (intstatus & I_HMB_HOST_INT) {
  1826. intstatus &= ~I_HMB_HOST_INT;
  1827. intstatus |= brcmf_sdbrcm_hostmail(bus);
  1828. }
  1829. sdio_release_host(bus->sdiodev->func[1]);
  1830. /* Generally don't ask for these, can get CRC errors... */
  1831. if (intstatus & I_WR_OOSYNC) {
  1832. brcmf_err("Dongle reports WR_OOSYNC\n");
  1833. intstatus &= ~I_WR_OOSYNC;
  1834. }
  1835. if (intstatus & I_RD_OOSYNC) {
  1836. brcmf_err("Dongle reports RD_OOSYNC\n");
  1837. intstatus &= ~I_RD_OOSYNC;
  1838. }
  1839. if (intstatus & I_SBINT) {
  1840. brcmf_err("Dongle reports SBINT\n");
  1841. intstatus &= ~I_SBINT;
  1842. }
  1843. /* Would be active due to wake-wlan in gSPI */
  1844. if (intstatus & I_CHIPACTIVE) {
  1845. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  1846. intstatus &= ~I_CHIPACTIVE;
  1847. }
  1848. /* Ignore frame indications if rxskip is set */
  1849. if (bus->rxskip)
  1850. intstatus &= ~I_HMB_FRAME_IND;
  1851. /* On frame indication, read available frames */
  1852. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  1853. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  1854. if (!bus->rxpending)
  1855. intstatus &= ~I_HMB_FRAME_IND;
  1856. rxlimit -= min(framecnt, rxlimit);
  1857. }
  1858. /* Keep still-pending events for next scheduling */
  1859. if (intstatus) {
  1860. for_each_set_bit(n, &intstatus, 32)
  1861. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1862. }
  1863. brcmf_sdbrcm_clrintr(bus);
  1864. if (data_ok(bus) && bus->ctrl_frame_stat &&
  1865. (bus->clkstate == CLK_AVAIL)) {
  1866. int i;
  1867. sdio_claim_host(bus->sdiodev->func[1]);
  1868. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1869. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  1870. (u32) bus->ctrl_frame_len);
  1871. if (err < 0) {
  1872. /* On failure, abort the command and
  1873. terminate the frame */
  1874. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1875. err);
  1876. bus->sdcnt.tx_sderrs++;
  1877. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1878. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1879. SFC_WF_TERM, &err);
  1880. bus->sdcnt.f1regdata++;
  1881. for (i = 0; i < 3; i++) {
  1882. u8 hi, lo;
  1883. hi = brcmf_sdio_regrb(bus->sdiodev,
  1884. SBSDIO_FUNC1_WFRAMEBCHI,
  1885. &err);
  1886. lo = brcmf_sdio_regrb(bus->sdiodev,
  1887. SBSDIO_FUNC1_WFRAMEBCLO,
  1888. &err);
  1889. bus->sdcnt.f1regdata += 2;
  1890. if ((hi == 0) && (lo == 0))
  1891. break;
  1892. }
  1893. } else {
  1894. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1895. }
  1896. sdio_release_host(bus->sdiodev->func[1]);
  1897. bus->ctrl_frame_stat = false;
  1898. brcmf_sdbrcm_wait_event_wakeup(bus);
  1899. }
  1900. /* Send queued frames (limit 1 if rx may still be pending) */
  1901. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  1902. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  1903. && data_ok(bus)) {
  1904. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  1905. txlimit;
  1906. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  1907. txlimit -= framecnt;
  1908. }
  1909. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  1910. brcmf_err("failed backplane access over SDIO, halting operation\n");
  1911. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1912. atomic_set(&bus->intstatus, 0);
  1913. } else if (atomic_read(&bus->intstatus) ||
  1914. atomic_read(&bus->ipend) > 0 ||
  1915. (!atomic_read(&bus->fcstate) &&
  1916. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  1917. data_ok(bus)) || PKT_AVAILABLE()) {
  1918. atomic_inc(&bus->dpc_tskcnt);
  1919. }
  1920. /* If we're done for now, turn off clock request. */
  1921. if ((bus->clkstate != CLK_PENDING)
  1922. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  1923. bus->activity = false;
  1924. brcmf_dbg(SDIO, "idle state\n");
  1925. sdio_claim_host(bus->sdiodev->func[1]);
  1926. brcmf_sdbrcm_bus_sleep(bus, true, false);
  1927. sdio_release_host(bus->sdiodev->func[1]);
  1928. }
  1929. }
  1930. static struct pktq *brcmf_sdbrcm_bus_gettxq(struct device *dev)
  1931. {
  1932. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1933. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1934. struct brcmf_sdio *bus = sdiodev->bus;
  1935. return &bus->txq;
  1936. }
  1937. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  1938. {
  1939. int ret = -EBADE;
  1940. uint datalen, prec;
  1941. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1942. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1943. struct brcmf_sdio *bus = sdiodev->bus;
  1944. brcmf_dbg(TRACE, "Enter\n");
  1945. datalen = pkt->len;
  1946. /* Add space for the header */
  1947. skb_push(pkt, SDPCM_HDRLEN);
  1948. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  1949. prec = prio2prec((pkt->priority & PRIOMASK));
  1950. /* Check for existing queue, current flow-control,
  1951. pending event, or pending clock */
  1952. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  1953. bus->sdcnt.fcqueued++;
  1954. /* Priority based enq */
  1955. spin_lock_bh(&bus->txqlock);
  1956. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  1957. skb_pull(pkt, SDPCM_HDRLEN);
  1958. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  1959. brcmf_err("out of bus->txq !!!\n");
  1960. ret = -ENOSR;
  1961. } else {
  1962. ret = 0;
  1963. }
  1964. if (pktq_len(&bus->txq) >= TXHI) {
  1965. bus->txoff = true;
  1966. brcmf_txflowblock(bus->sdiodev->dev, true);
  1967. }
  1968. spin_unlock_bh(&bus->txqlock);
  1969. #ifdef DEBUG
  1970. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  1971. qcount[prec] = pktq_plen(&bus->txq, prec);
  1972. #endif
  1973. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  1974. atomic_inc(&bus->dpc_tskcnt);
  1975. queue_work(bus->brcmf_wq, &bus->datawork);
  1976. }
  1977. return ret;
  1978. }
  1979. #ifdef DEBUG
  1980. #define CONSOLE_LINE_MAX 192
  1981. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  1982. {
  1983. struct brcmf_console *c = &bus->console;
  1984. u8 line[CONSOLE_LINE_MAX], ch;
  1985. u32 n, idx, addr;
  1986. int rv;
  1987. /* Don't do anything until FWREADY updates console address */
  1988. if (bus->console_addr == 0)
  1989. return 0;
  1990. /* Read console log struct */
  1991. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  1992. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  1993. sizeof(c->log_le));
  1994. if (rv < 0)
  1995. return rv;
  1996. /* Allocate console buffer (one time only) */
  1997. if (c->buf == NULL) {
  1998. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  1999. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2000. if (c->buf == NULL)
  2001. return -ENOMEM;
  2002. }
  2003. idx = le32_to_cpu(c->log_le.idx);
  2004. /* Protect against corrupt value */
  2005. if (idx > c->bufsize)
  2006. return -EBADE;
  2007. /* Skip reading the console buffer if the index pointer
  2008. has not moved */
  2009. if (idx == c->last)
  2010. return 0;
  2011. /* Read the console buffer */
  2012. addr = le32_to_cpu(c->log_le.buf);
  2013. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2014. if (rv < 0)
  2015. return rv;
  2016. while (c->last != idx) {
  2017. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2018. if (c->last == idx) {
  2019. /* This would output a partial line.
  2020. * Instead, back up
  2021. * the buffer pointer and output this
  2022. * line next time around.
  2023. */
  2024. if (c->last >= n)
  2025. c->last -= n;
  2026. else
  2027. c->last = c->bufsize - n;
  2028. goto break2;
  2029. }
  2030. ch = c->buf[c->last];
  2031. c->last = (c->last + 1) % c->bufsize;
  2032. if (ch == '\n')
  2033. break;
  2034. line[n] = ch;
  2035. }
  2036. if (n > 0) {
  2037. if (line[n - 1] == '\r')
  2038. n--;
  2039. line[n] = 0;
  2040. pr_debug("CONSOLE: %s\n", line);
  2041. }
  2042. }
  2043. break2:
  2044. return 0;
  2045. }
  2046. #endif /* DEBUG */
  2047. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2048. {
  2049. int i;
  2050. int ret;
  2051. bus->ctrl_frame_stat = false;
  2052. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2053. SDIO_FUNC_2, F2SYNC, frame, len);
  2054. if (ret < 0) {
  2055. /* On failure, abort the command and terminate the frame */
  2056. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2057. ret);
  2058. bus->sdcnt.tx_sderrs++;
  2059. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2060. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2061. SFC_WF_TERM, NULL);
  2062. bus->sdcnt.f1regdata++;
  2063. for (i = 0; i < 3; i++) {
  2064. u8 hi, lo;
  2065. hi = brcmf_sdio_regrb(bus->sdiodev,
  2066. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2067. lo = brcmf_sdio_regrb(bus->sdiodev,
  2068. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2069. bus->sdcnt.f1regdata += 2;
  2070. if (hi == 0 && lo == 0)
  2071. break;
  2072. }
  2073. return ret;
  2074. }
  2075. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2076. return ret;
  2077. }
  2078. static int
  2079. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2080. {
  2081. u8 *frame;
  2082. u16 len;
  2083. u32 swheader;
  2084. uint retries = 0;
  2085. u8 doff = 0;
  2086. int ret = -1;
  2087. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2088. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2089. struct brcmf_sdio *bus = sdiodev->bus;
  2090. brcmf_dbg(TRACE, "Enter\n");
  2091. /* Back the pointer to make a room for bus header */
  2092. frame = msg - SDPCM_HDRLEN;
  2093. len = (msglen += SDPCM_HDRLEN);
  2094. /* Add alignment padding (optional for ctl frames) */
  2095. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2096. if (doff) {
  2097. frame -= doff;
  2098. len += doff;
  2099. msglen += doff;
  2100. memset(frame, 0, doff + SDPCM_HDRLEN);
  2101. }
  2102. /* precondition: doff < BRCMF_SDALIGN */
  2103. doff += SDPCM_HDRLEN;
  2104. /* Round send length to next SDIO block */
  2105. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2106. u16 pad = bus->blocksize - (len % bus->blocksize);
  2107. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2108. len += pad;
  2109. } else if (len % BRCMF_SDALIGN) {
  2110. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2111. }
  2112. /* Satisfy length-alignment requirements */
  2113. if (len & (ALIGNMENT - 1))
  2114. len = roundup(len, ALIGNMENT);
  2115. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2116. /* Make sure backplane clock is on */
  2117. sdio_claim_host(bus->sdiodev->func[1]);
  2118. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2119. sdio_release_host(bus->sdiodev->func[1]);
  2120. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2121. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2122. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2123. /* Software tag: channel, sequence number, data offset */
  2124. swheader =
  2125. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2126. SDPCM_CHANNEL_MASK)
  2127. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2128. SDPCM_DOFFSET_MASK);
  2129. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2130. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2131. if (!data_ok(bus)) {
  2132. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2133. bus->tx_max, bus->tx_seq);
  2134. bus->ctrl_frame_stat = true;
  2135. /* Send from dpc */
  2136. bus->ctrl_frame_buf = frame;
  2137. bus->ctrl_frame_len = len;
  2138. wait_event_interruptible_timeout(bus->ctrl_wait,
  2139. !bus->ctrl_frame_stat,
  2140. msecs_to_jiffies(2000));
  2141. if (!bus->ctrl_frame_stat) {
  2142. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2143. ret = 0;
  2144. } else {
  2145. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2146. ret = -1;
  2147. }
  2148. }
  2149. if (ret == -1) {
  2150. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2151. frame, len, "Tx Frame:\n");
  2152. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2153. BRCMF_HDRS_ON(),
  2154. frame, min_t(u16, len, 16), "TxHdr:\n");
  2155. do {
  2156. sdio_claim_host(bus->sdiodev->func[1]);
  2157. ret = brcmf_tx_frame(bus, frame, len);
  2158. sdio_release_host(bus->sdiodev->func[1]);
  2159. } while (ret < 0 && retries++ < TXRETRIES);
  2160. }
  2161. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2162. atomic_read(&bus->dpc_tskcnt) == 0) {
  2163. bus->activity = false;
  2164. sdio_claim_host(bus->sdiodev->func[1]);
  2165. brcmf_dbg(INFO, "idle\n");
  2166. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2167. sdio_release_host(bus->sdiodev->func[1]);
  2168. }
  2169. if (ret)
  2170. bus->sdcnt.tx_ctlerrs++;
  2171. else
  2172. bus->sdcnt.tx_ctlpkts++;
  2173. return ret ? -EIO : 0;
  2174. }
  2175. #ifdef DEBUG
  2176. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2177. {
  2178. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2179. }
  2180. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2181. struct sdpcm_shared *sh)
  2182. {
  2183. u32 addr;
  2184. int rv;
  2185. u32 shaddr = 0;
  2186. struct sdpcm_shared_le sh_le;
  2187. __le32 addr_le;
  2188. shaddr = bus->ci->rambase + bus->ramsize - 4;
  2189. /*
  2190. * Read last word in socram to determine
  2191. * address of sdpcm_shared structure
  2192. */
  2193. sdio_claim_host(bus->sdiodev->func[1]);
  2194. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2195. rv = brcmf_sdio_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  2196. sdio_release_host(bus->sdiodev->func[1]);
  2197. if (rv < 0)
  2198. return rv;
  2199. addr = le32_to_cpu(addr_le);
  2200. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  2201. /*
  2202. * Check if addr is valid.
  2203. * NVRAM length at the end of memory should have been overwritten.
  2204. */
  2205. if (!brcmf_sdio_valid_shared_address(addr)) {
  2206. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2207. addr);
  2208. return -EINVAL;
  2209. }
  2210. /* Read hndrte_shared structure */
  2211. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  2212. sizeof(struct sdpcm_shared_le));
  2213. if (rv < 0)
  2214. return rv;
  2215. /* Endianness */
  2216. sh->flags = le32_to_cpu(sh_le.flags);
  2217. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2218. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2219. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2220. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2221. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2222. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2223. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  2224. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  2225. SDPCM_SHARED_VERSION,
  2226. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2227. return -EPROTO;
  2228. }
  2229. return 0;
  2230. }
  2231. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2232. struct sdpcm_shared *sh, char __user *data,
  2233. size_t count)
  2234. {
  2235. u32 addr, console_ptr, console_size, console_index;
  2236. char *conbuf = NULL;
  2237. __le32 sh_val;
  2238. int rv;
  2239. loff_t pos = 0;
  2240. int nbytes = 0;
  2241. /* obtain console information from device memory */
  2242. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2243. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2244. (u8 *)&sh_val, sizeof(u32));
  2245. if (rv < 0)
  2246. return rv;
  2247. console_ptr = le32_to_cpu(sh_val);
  2248. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2249. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2250. (u8 *)&sh_val, sizeof(u32));
  2251. if (rv < 0)
  2252. return rv;
  2253. console_size = le32_to_cpu(sh_val);
  2254. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2255. rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
  2256. (u8 *)&sh_val, sizeof(u32));
  2257. if (rv < 0)
  2258. return rv;
  2259. console_index = le32_to_cpu(sh_val);
  2260. /* allocate buffer for console data */
  2261. if (console_size <= CONSOLE_BUFFER_MAX)
  2262. conbuf = vzalloc(console_size+1);
  2263. if (!conbuf)
  2264. return -ENOMEM;
  2265. /* obtain the console data from device */
  2266. conbuf[console_size] = '\0';
  2267. rv = brcmf_sdio_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2268. console_size);
  2269. if (rv < 0)
  2270. goto done;
  2271. rv = simple_read_from_buffer(data, count, &pos,
  2272. conbuf + console_index,
  2273. console_size - console_index);
  2274. if (rv < 0)
  2275. goto done;
  2276. nbytes = rv;
  2277. if (console_index > 0) {
  2278. pos = 0;
  2279. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2280. conbuf, console_index - 1);
  2281. if (rv < 0)
  2282. goto done;
  2283. rv += nbytes;
  2284. }
  2285. done:
  2286. vfree(conbuf);
  2287. return rv;
  2288. }
  2289. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2290. char __user *data, size_t count)
  2291. {
  2292. int error, res;
  2293. char buf[350];
  2294. struct brcmf_trap_info tr;
  2295. loff_t pos = 0;
  2296. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2297. brcmf_dbg(INFO, "no trap in firmware\n");
  2298. return 0;
  2299. }
  2300. error = brcmf_sdio_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2301. sizeof(struct brcmf_trap_info));
  2302. if (error < 0)
  2303. return error;
  2304. res = scnprintf(buf, sizeof(buf),
  2305. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2306. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2307. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2308. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2309. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2310. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2311. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2312. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2313. le32_to_cpu(tr.pc), sh->trap_addr,
  2314. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2315. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2316. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2317. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2318. return simple_read_from_buffer(data, count, &pos, buf, res);
  2319. }
  2320. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2321. struct sdpcm_shared *sh, char __user *data,
  2322. size_t count)
  2323. {
  2324. int error = 0;
  2325. char buf[200];
  2326. char file[80] = "?";
  2327. char expr[80] = "<???>";
  2328. int res;
  2329. loff_t pos = 0;
  2330. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2331. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2332. return 0;
  2333. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2334. brcmf_dbg(INFO, "no assert in dongle\n");
  2335. return 0;
  2336. }
  2337. sdio_claim_host(bus->sdiodev->func[1]);
  2338. if (sh->assert_file_addr != 0) {
  2339. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2340. sh->assert_file_addr, (u8 *)file, 80);
  2341. if (error < 0)
  2342. return error;
  2343. }
  2344. if (sh->assert_exp_addr != 0) {
  2345. error = brcmf_sdio_ramrw(bus->sdiodev, false,
  2346. sh->assert_exp_addr, (u8 *)expr, 80);
  2347. if (error < 0)
  2348. return error;
  2349. }
  2350. sdio_release_host(bus->sdiodev->func[1]);
  2351. res = scnprintf(buf, sizeof(buf),
  2352. "dongle assert: %s:%d: assert(%s)\n",
  2353. file, sh->assert_line, expr);
  2354. return simple_read_from_buffer(data, count, &pos, buf, res);
  2355. }
  2356. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2357. {
  2358. int error;
  2359. struct sdpcm_shared sh;
  2360. error = brcmf_sdio_readshared(bus, &sh);
  2361. if (error < 0)
  2362. return error;
  2363. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2364. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2365. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2366. brcmf_err("assertion in dongle\n");
  2367. if (sh.flags & SDPCM_SHARED_TRAP)
  2368. brcmf_err("firmware trap in dongle\n");
  2369. return 0;
  2370. }
  2371. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2372. size_t count, loff_t *ppos)
  2373. {
  2374. int error = 0;
  2375. struct sdpcm_shared sh;
  2376. int nbytes = 0;
  2377. loff_t pos = *ppos;
  2378. if (pos != 0)
  2379. return 0;
  2380. error = brcmf_sdio_readshared(bus, &sh);
  2381. if (error < 0)
  2382. goto done;
  2383. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2384. if (error < 0)
  2385. goto done;
  2386. nbytes = error;
  2387. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2388. if (error < 0)
  2389. goto done;
  2390. nbytes += error;
  2391. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2392. if (error < 0)
  2393. goto done;
  2394. nbytes += error;
  2395. error = nbytes;
  2396. *ppos += nbytes;
  2397. done:
  2398. return error;
  2399. }
  2400. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2401. size_t count, loff_t *ppos)
  2402. {
  2403. struct brcmf_sdio *bus = f->private_data;
  2404. int res;
  2405. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2406. if (res > 0)
  2407. *ppos += res;
  2408. return (ssize_t)res;
  2409. }
  2410. static const struct file_operations brcmf_sdio_forensic_ops = {
  2411. .owner = THIS_MODULE,
  2412. .open = simple_open,
  2413. .read = brcmf_sdio_forensic_read
  2414. };
  2415. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2416. {
  2417. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2418. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2419. if (IS_ERR_OR_NULL(dentry))
  2420. return;
  2421. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2422. &brcmf_sdio_forensic_ops);
  2423. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2424. }
  2425. #else
  2426. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2427. {
  2428. return 0;
  2429. }
  2430. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2431. {
  2432. }
  2433. #endif /* DEBUG */
  2434. static int
  2435. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2436. {
  2437. int timeleft;
  2438. uint rxlen = 0;
  2439. bool pending;
  2440. u8 *buf;
  2441. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2442. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2443. struct brcmf_sdio *bus = sdiodev->bus;
  2444. brcmf_dbg(TRACE, "Enter\n");
  2445. /* Wait until control frame is available */
  2446. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2447. spin_lock_bh(&bus->rxctl_lock);
  2448. rxlen = bus->rxlen;
  2449. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2450. bus->rxctl = NULL;
  2451. buf = bus->rxctl_orig;
  2452. bus->rxctl_orig = NULL;
  2453. bus->rxlen = 0;
  2454. spin_unlock_bh(&bus->rxctl_lock);
  2455. vfree(buf);
  2456. if (rxlen) {
  2457. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2458. rxlen, msglen);
  2459. } else if (timeleft == 0) {
  2460. brcmf_err("resumed on timeout\n");
  2461. brcmf_sdbrcm_checkdied(bus);
  2462. } else if (pending) {
  2463. brcmf_dbg(CTL, "cancelled\n");
  2464. return -ERESTARTSYS;
  2465. } else {
  2466. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2467. brcmf_sdbrcm_checkdied(bus);
  2468. }
  2469. if (rxlen)
  2470. bus->sdcnt.rx_ctlpkts++;
  2471. else
  2472. bus->sdcnt.rx_ctlerrs++;
  2473. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2474. }
  2475. static bool brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2476. {
  2477. struct chip_info *ci = bus->ci;
  2478. /* To enter download state, disable ARM and reset SOCRAM.
  2479. * To exit download state, simply reset ARM (default is RAM boot).
  2480. */
  2481. if (enter) {
  2482. bus->alp_only = true;
  2483. brcmf_sdio_chip_enter_download(bus->sdiodev, ci);
  2484. } else {
  2485. if (!brcmf_sdio_chip_exit_download(bus->sdiodev, ci, bus->vars,
  2486. bus->varsz))
  2487. return false;
  2488. /* Allow HT Clock now that the ARM is running. */
  2489. bus->alp_only = false;
  2490. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2491. }
  2492. return true;
  2493. }
  2494. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2495. {
  2496. if (bus->firmware->size < bus->fw_ptr + len)
  2497. len = bus->firmware->size - bus->fw_ptr;
  2498. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2499. bus->fw_ptr += len;
  2500. return len;
  2501. }
  2502. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2503. {
  2504. int offset;
  2505. uint len;
  2506. u8 *memblock = NULL, *memptr;
  2507. int ret;
  2508. u8 idx;
  2509. brcmf_dbg(INFO, "Enter\n");
  2510. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2511. &bus->sdiodev->func[2]->dev);
  2512. if (ret) {
  2513. brcmf_err("Fail to request firmware %d\n", ret);
  2514. return ret;
  2515. }
  2516. bus->fw_ptr = 0;
  2517. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2518. if (memblock == NULL) {
  2519. ret = -ENOMEM;
  2520. goto err;
  2521. }
  2522. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2523. memptr += (BRCMF_SDALIGN -
  2524. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2525. offset = bus->ci->rambase;
  2526. /* Download image */
  2527. len = brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus);
  2528. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_ARM_CR4);
  2529. if (BRCMF_MAX_CORENUM != idx)
  2530. memcpy(&bus->ci->rst_vec, memptr, sizeof(bus->ci->rst_vec));
  2531. while (len) {
  2532. ret = brcmf_sdio_ramrw(bus->sdiodev, true, offset, memptr, len);
  2533. if (ret) {
  2534. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2535. ret, MEMBLOCK, offset);
  2536. goto err;
  2537. }
  2538. offset += MEMBLOCK;
  2539. len = brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus);
  2540. }
  2541. err:
  2542. kfree(memblock);
  2543. release_firmware(bus->firmware);
  2544. bus->fw_ptr = 0;
  2545. return ret;
  2546. }
  2547. /*
  2548. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2549. * and ending in a NUL.
  2550. * Removes carriage returns, empty lines, comment lines, and converts
  2551. * newlines to NULs.
  2552. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2553. * by two NULs.
  2554. */
  2555. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus)
  2556. {
  2557. char *varbuf;
  2558. char *dp;
  2559. bool findNewline;
  2560. int column;
  2561. int ret = 0;
  2562. uint buf_len, n, len;
  2563. len = bus->firmware->size;
  2564. varbuf = vmalloc(len);
  2565. if (!varbuf)
  2566. return -ENOMEM;
  2567. memcpy(varbuf, bus->firmware->data, len);
  2568. dp = varbuf;
  2569. findNewline = false;
  2570. column = 0;
  2571. for (n = 0; n < len; n++) {
  2572. if (varbuf[n] == 0)
  2573. break;
  2574. if (varbuf[n] == '\r')
  2575. continue;
  2576. if (findNewline && varbuf[n] != '\n')
  2577. continue;
  2578. findNewline = false;
  2579. if (varbuf[n] == '#') {
  2580. findNewline = true;
  2581. continue;
  2582. }
  2583. if (varbuf[n] == '\n') {
  2584. if (column == 0)
  2585. continue;
  2586. *dp++ = 0;
  2587. column = 0;
  2588. continue;
  2589. }
  2590. *dp++ = varbuf[n];
  2591. column++;
  2592. }
  2593. buf_len = dp - varbuf;
  2594. while (dp < varbuf + n)
  2595. *dp++ = 0;
  2596. kfree(bus->vars);
  2597. /* roundup needed for download to device */
  2598. bus->varsz = roundup(buf_len + 1, 4);
  2599. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2600. if (bus->vars == NULL) {
  2601. bus->varsz = 0;
  2602. ret = -ENOMEM;
  2603. goto err;
  2604. }
  2605. /* copy the processed variables and add null termination */
  2606. memcpy(bus->vars, varbuf, buf_len);
  2607. bus->vars[buf_len] = 0;
  2608. err:
  2609. vfree(varbuf);
  2610. return ret;
  2611. }
  2612. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2613. {
  2614. int ret;
  2615. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2616. &bus->sdiodev->func[2]->dev);
  2617. if (ret) {
  2618. brcmf_err("Fail to request nvram %d\n", ret);
  2619. return ret;
  2620. }
  2621. ret = brcmf_process_nvram_vars(bus);
  2622. release_firmware(bus->firmware);
  2623. return ret;
  2624. }
  2625. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2626. {
  2627. int bcmerror = -1;
  2628. /* Keep arm in reset */
  2629. if (!brcmf_sdbrcm_download_state(bus, true)) {
  2630. brcmf_err("error placing ARM core in reset\n");
  2631. goto err;
  2632. }
  2633. if (brcmf_sdbrcm_download_code_file(bus)) {
  2634. brcmf_err("dongle image file download failed\n");
  2635. goto err;
  2636. }
  2637. if (brcmf_sdbrcm_download_nvram(bus)) {
  2638. brcmf_err("dongle nvram file download failed\n");
  2639. goto err;
  2640. }
  2641. /* Take arm out of reset */
  2642. if (!brcmf_sdbrcm_download_state(bus, false)) {
  2643. brcmf_err("error getting out of ARM core reset\n");
  2644. goto err;
  2645. }
  2646. bcmerror = 0;
  2647. err:
  2648. return bcmerror;
  2649. }
  2650. static bool brcmf_sdbrcm_sr_capable(struct brcmf_sdio *bus)
  2651. {
  2652. u32 addr, reg;
  2653. brcmf_dbg(TRACE, "Enter\n");
  2654. /* old chips with PMU version less than 17 don't support save restore */
  2655. if (bus->ci->pmurev < 17)
  2656. return false;
  2657. /* read PMU chipcontrol register 3*/
  2658. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_addr);
  2659. brcmf_sdio_regwl(bus->sdiodev, addr, 3, NULL);
  2660. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_data);
  2661. reg = brcmf_sdio_regrl(bus->sdiodev, addr, NULL);
  2662. return (bool)reg;
  2663. }
  2664. static void brcmf_sdbrcm_sr_init(struct brcmf_sdio *bus)
  2665. {
  2666. int err = 0;
  2667. u8 val;
  2668. brcmf_dbg(TRACE, "Enter\n");
  2669. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2670. &err);
  2671. if (err) {
  2672. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2673. return;
  2674. }
  2675. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2676. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
  2677. val, &err);
  2678. if (err) {
  2679. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2680. return;
  2681. }
  2682. /* Add CMD14 Support */
  2683. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2684. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2685. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2686. &err);
  2687. if (err) {
  2688. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2689. return;
  2690. }
  2691. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2692. SBSDIO_FORCE_HT, &err);
  2693. if (err) {
  2694. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2695. return;
  2696. }
  2697. /* set flag */
  2698. bus->sr_enabled = true;
  2699. brcmf_dbg(INFO, "SR enabled\n");
  2700. }
  2701. /* enable KSO bit */
  2702. static int brcmf_sdbrcm_kso_init(struct brcmf_sdio *bus)
  2703. {
  2704. u8 val;
  2705. int err = 0;
  2706. brcmf_dbg(TRACE, "Enter\n");
  2707. /* KSO bit added in SDIO core rev 12 */
  2708. if (bus->ci->c_inf[1].rev < 12)
  2709. return 0;
  2710. val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2711. &err);
  2712. if (err) {
  2713. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2714. return err;
  2715. }
  2716. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2717. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2718. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2719. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2720. val, &err);
  2721. if (err) {
  2722. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2723. return err;
  2724. }
  2725. }
  2726. return 0;
  2727. }
  2728. static bool
  2729. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2730. {
  2731. bool ret;
  2732. sdio_claim_host(bus->sdiodev->func[1]);
  2733. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2734. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2735. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2736. sdio_release_host(bus->sdiodev->func[1]);
  2737. return ret;
  2738. }
  2739. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2740. {
  2741. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2742. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2743. struct brcmf_sdio *bus = sdiodev->bus;
  2744. unsigned long timeout;
  2745. u8 ready, enable;
  2746. int err, ret = 0;
  2747. u8 saveclk;
  2748. brcmf_dbg(TRACE, "Enter\n");
  2749. /* try to download image and nvram to the dongle */
  2750. if (bus_if->state == BRCMF_BUS_DOWN) {
  2751. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2752. return -1;
  2753. }
  2754. if (!bus->sdiodev->bus_if->drvr)
  2755. return 0;
  2756. /* Start the watchdog timer */
  2757. bus->sdcnt.tickcnt = 0;
  2758. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2759. sdio_claim_host(bus->sdiodev->func[1]);
  2760. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2761. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2762. if (bus->clkstate != CLK_AVAIL)
  2763. goto exit;
  2764. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2765. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2766. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2767. if (!err) {
  2768. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2769. (saveclk | SBSDIO_FORCE_HT), &err);
  2770. }
  2771. if (err) {
  2772. brcmf_err("Failed to force clock for F2: err %d\n", err);
  2773. goto exit;
  2774. }
  2775. /* Enable function 2 (frame transfers) */
  2776. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2777. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2778. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2779. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2780. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2781. ready = 0;
  2782. while (enable != ready) {
  2783. ready = brcmf_sdio_regrb(bus->sdiodev,
  2784. SDIO_CCCR_IORx, NULL);
  2785. if (time_after(jiffies, timeout))
  2786. break;
  2787. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2788. /* prevent busy waiting if it takes too long */
  2789. msleep_interruptible(20);
  2790. }
  2791. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2792. /* If F2 successfully enabled, set core and enable interrupts */
  2793. if (ready == enable) {
  2794. /* Set up the interrupt mask and enable interrupts */
  2795. bus->hostintmask = HOSTINTMASK;
  2796. w_sdreg32(bus, bus->hostintmask,
  2797. offsetof(struct sdpcmd_regs, hostintmask));
  2798. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2799. } else {
  2800. /* Disable F2 again */
  2801. enable = SDIO_FUNC_ENABLE_1;
  2802. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2803. ret = -ENODEV;
  2804. }
  2805. if (brcmf_sdbrcm_sr_capable(bus)) {
  2806. brcmf_sdbrcm_sr_init(bus);
  2807. } else {
  2808. /* Restore previous clock setting */
  2809. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2810. saveclk, &err);
  2811. }
  2812. if (ret == 0) {
  2813. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2814. if (ret != 0)
  2815. brcmf_err("intr register failed:%d\n", ret);
  2816. }
  2817. /* If we didn't come up, turn off backplane clock */
  2818. if (bus_if->state != BRCMF_BUS_DATA)
  2819. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2820. exit:
  2821. sdio_release_host(bus->sdiodev->func[1]);
  2822. return ret;
  2823. }
  2824. void brcmf_sdbrcm_isr(void *arg)
  2825. {
  2826. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2827. brcmf_dbg(TRACE, "Enter\n");
  2828. if (!bus) {
  2829. brcmf_err("bus is null pointer, exiting\n");
  2830. return;
  2831. }
  2832. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2833. brcmf_err("bus is down. we have nothing to do\n");
  2834. return;
  2835. }
  2836. /* Count the interrupt call */
  2837. bus->sdcnt.intrcount++;
  2838. if (in_interrupt())
  2839. atomic_set(&bus->ipend, 1);
  2840. else
  2841. if (brcmf_sdio_intr_rstatus(bus)) {
  2842. brcmf_err("failed backplane access\n");
  2843. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2844. }
  2845. /* Disable additional interrupts (is this needed now)? */
  2846. if (!bus->intr)
  2847. brcmf_err("isr w/o interrupt configured!\n");
  2848. atomic_inc(&bus->dpc_tskcnt);
  2849. queue_work(bus->brcmf_wq, &bus->datawork);
  2850. }
  2851. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2852. {
  2853. #ifdef DEBUG
  2854. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2855. #endif /* DEBUG */
  2856. brcmf_dbg(TIMER, "Enter\n");
  2857. /* Poll period: check device if appropriate. */
  2858. if (!bus->sr_enabled &&
  2859. bus->poll && (++bus->polltick >= bus->pollrate)) {
  2860. u32 intstatus = 0;
  2861. /* Reset poll tick */
  2862. bus->polltick = 0;
  2863. /* Check device if no interrupts */
  2864. if (!bus->intr ||
  2865. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  2866. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2867. u8 devpend;
  2868. sdio_claim_host(bus->sdiodev->func[1]);
  2869. devpend = brcmf_sdio_regrb(bus->sdiodev,
  2870. SDIO_CCCR_INTx,
  2871. NULL);
  2872. sdio_release_host(bus->sdiodev->func[1]);
  2873. intstatus =
  2874. devpend & (INTR_STATUS_FUNC1 |
  2875. INTR_STATUS_FUNC2);
  2876. }
  2877. /* If there is something, make like the ISR and
  2878. schedule the DPC */
  2879. if (intstatus) {
  2880. bus->sdcnt.pollcnt++;
  2881. atomic_set(&bus->ipend, 1);
  2882. atomic_inc(&bus->dpc_tskcnt);
  2883. queue_work(bus->brcmf_wq, &bus->datawork);
  2884. }
  2885. }
  2886. /* Update interrupt tracking */
  2887. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  2888. }
  2889. #ifdef DEBUG
  2890. /* Poll for console output periodically */
  2891. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  2892. bus->console_interval != 0) {
  2893. bus->console.count += BRCMF_WD_POLL_MS;
  2894. if (bus->console.count >= bus->console_interval) {
  2895. bus->console.count -= bus->console_interval;
  2896. sdio_claim_host(bus->sdiodev->func[1]);
  2897. /* Make sure backplane clock is on */
  2898. brcmf_sdbrcm_bus_sleep(bus, false, false);
  2899. if (brcmf_sdbrcm_readconsole(bus) < 0)
  2900. /* stop on error */
  2901. bus->console_interval = 0;
  2902. sdio_release_host(bus->sdiodev->func[1]);
  2903. }
  2904. }
  2905. #endif /* DEBUG */
  2906. /* On idle timeout clear activity flag and/or turn off clock */
  2907. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  2908. if (++bus->idlecount >= bus->idletime) {
  2909. bus->idlecount = 0;
  2910. if (bus->activity) {
  2911. bus->activity = false;
  2912. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2913. } else {
  2914. brcmf_dbg(SDIO, "idle\n");
  2915. sdio_claim_host(bus->sdiodev->func[1]);
  2916. brcmf_sdbrcm_bus_sleep(bus, true, false);
  2917. sdio_release_host(bus->sdiodev->func[1]);
  2918. }
  2919. }
  2920. }
  2921. return (atomic_read(&bus->ipend) > 0);
  2922. }
  2923. static void brcmf_sdio_dataworker(struct work_struct *work)
  2924. {
  2925. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  2926. datawork);
  2927. while (atomic_read(&bus->dpc_tskcnt)) {
  2928. brcmf_sdbrcm_dpc(bus);
  2929. atomic_dec(&bus->dpc_tskcnt);
  2930. }
  2931. }
  2932. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  2933. {
  2934. brcmf_dbg(TRACE, "Enter\n");
  2935. kfree(bus->rxbuf);
  2936. bus->rxctl = bus->rxbuf = NULL;
  2937. bus->rxlen = 0;
  2938. }
  2939. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  2940. {
  2941. brcmf_dbg(TRACE, "Enter\n");
  2942. if (bus->sdiodev->bus_if->maxctl) {
  2943. bus->rxblen =
  2944. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  2945. ALIGNMENT) + BRCMF_SDALIGN;
  2946. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  2947. if (!(bus->rxbuf))
  2948. return false;
  2949. }
  2950. return true;
  2951. }
  2952. static bool
  2953. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  2954. {
  2955. u8 clkctl = 0;
  2956. int err = 0;
  2957. int reg_addr;
  2958. u32 reg_val;
  2959. u32 drivestrength;
  2960. bus->alp_only = true;
  2961. sdio_claim_host(bus->sdiodev->func[1]);
  2962. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  2963. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  2964. /*
  2965. * Force PLL off until brcmf_sdio_chip_attach()
  2966. * programs PLL control regs
  2967. */
  2968. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2969. BRCMF_INIT_CLKCTL1, &err);
  2970. if (!err)
  2971. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  2972. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2973. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  2974. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  2975. err, BRCMF_INIT_CLKCTL1, clkctl);
  2976. goto fail;
  2977. }
  2978. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  2979. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  2980. goto fail;
  2981. }
  2982. if (brcmf_sdbrcm_kso_init(bus)) {
  2983. brcmf_err("error enabling KSO\n");
  2984. goto fail;
  2985. }
  2986. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  2987. drivestrength = bus->sdiodev->pdata->drive_strength;
  2988. else
  2989. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  2990. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  2991. /* Get info on the SOCRAM cores... */
  2992. bus->ramsize = bus->ci->ramsize;
  2993. if (!(bus->ramsize)) {
  2994. brcmf_err("failed to find SOCRAM memory!\n");
  2995. goto fail;
  2996. }
  2997. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  2998. reg_val = brcmf_sdio_regrb(bus->sdiodev,
  2999. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3000. if (err)
  3001. goto fail;
  3002. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3003. brcmf_sdio_regwb(bus->sdiodev,
  3004. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3005. if (err)
  3006. goto fail;
  3007. /* set PMUControl so a backplane reset does PMU state reload */
  3008. reg_addr = CORE_CC_REG(bus->ci->c_inf[0].base,
  3009. pmucontrol);
  3010. reg_val = brcmf_sdio_regrl(bus->sdiodev,
  3011. reg_addr,
  3012. &err);
  3013. if (err)
  3014. goto fail;
  3015. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3016. brcmf_sdio_regwl(bus->sdiodev,
  3017. reg_addr,
  3018. reg_val,
  3019. &err);
  3020. if (err)
  3021. goto fail;
  3022. sdio_release_host(bus->sdiodev->func[1]);
  3023. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3024. /* Locate an appropriately-aligned portion of hdrbuf */
  3025. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3026. BRCMF_SDALIGN);
  3027. /* Set the poll and/or interrupt flags */
  3028. bus->intr = true;
  3029. bus->poll = false;
  3030. if (bus->poll)
  3031. bus->pollrate = 1;
  3032. return true;
  3033. fail:
  3034. sdio_release_host(bus->sdiodev->func[1]);
  3035. return false;
  3036. }
  3037. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3038. {
  3039. brcmf_dbg(TRACE, "Enter\n");
  3040. sdio_claim_host(bus->sdiodev->func[1]);
  3041. /* Disable F2 to clear any intermediate frame state on the dongle */
  3042. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3043. SDIO_FUNC_ENABLE_1, NULL);
  3044. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3045. bus->rxflow = false;
  3046. /* Done with backplane-dependent accesses, can drop clock... */
  3047. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3048. sdio_release_host(bus->sdiodev->func[1]);
  3049. /* ...and initialize clock/power states */
  3050. bus->clkstate = CLK_SDONLY;
  3051. bus->idletime = BRCMF_IDLE_INTERVAL;
  3052. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3053. /* Query the F2 block size, set roundup accordingly */
  3054. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3055. bus->roundup = min(max_roundup, bus->blocksize);
  3056. /* SR state */
  3057. bus->sleeping = false;
  3058. bus->sr_enabled = false;
  3059. return true;
  3060. }
  3061. static int
  3062. brcmf_sdbrcm_watchdog_thread(void *data)
  3063. {
  3064. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3065. allow_signal(SIGTERM);
  3066. /* Run until signal received */
  3067. while (1) {
  3068. if (kthread_should_stop())
  3069. break;
  3070. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3071. brcmf_sdbrcm_bus_watchdog(bus);
  3072. /* Count the tick for reference */
  3073. bus->sdcnt.tickcnt++;
  3074. } else
  3075. break;
  3076. }
  3077. return 0;
  3078. }
  3079. static void
  3080. brcmf_sdbrcm_watchdog(unsigned long data)
  3081. {
  3082. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3083. if (bus->watchdog_tsk) {
  3084. complete(&bus->watchdog_wait);
  3085. /* Reschedule the watchdog */
  3086. if (bus->wd_timer_valid)
  3087. mod_timer(&bus->timer,
  3088. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3089. }
  3090. }
  3091. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3092. {
  3093. brcmf_dbg(TRACE, "Enter\n");
  3094. if (bus->ci) {
  3095. sdio_claim_host(bus->sdiodev->func[1]);
  3096. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3097. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3098. sdio_release_host(bus->sdiodev->func[1]);
  3099. brcmf_sdio_chip_detach(&bus->ci);
  3100. if (bus->vars && bus->varsz)
  3101. kfree(bus->vars);
  3102. bus->vars = NULL;
  3103. }
  3104. brcmf_dbg(TRACE, "Disconnected\n");
  3105. }
  3106. /* Detach and free everything */
  3107. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3108. {
  3109. brcmf_dbg(TRACE, "Enter\n");
  3110. if (bus) {
  3111. /* De-register interrupt handler */
  3112. brcmf_sdio_intr_unregister(bus->sdiodev);
  3113. cancel_work_sync(&bus->datawork);
  3114. if (bus->brcmf_wq)
  3115. destroy_workqueue(bus->brcmf_wq);
  3116. if (bus->sdiodev->bus_if->drvr) {
  3117. brcmf_detach(bus->sdiodev->dev);
  3118. brcmf_sdbrcm_release_dongle(bus);
  3119. }
  3120. brcmf_sdbrcm_release_malloc(bus);
  3121. kfree(bus);
  3122. }
  3123. brcmf_dbg(TRACE, "Disconnected\n");
  3124. }
  3125. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3126. .stop = brcmf_sdbrcm_bus_stop,
  3127. .init = brcmf_sdbrcm_bus_init,
  3128. .txdata = brcmf_sdbrcm_bus_txdata,
  3129. .txctl = brcmf_sdbrcm_bus_txctl,
  3130. .rxctl = brcmf_sdbrcm_bus_rxctl,
  3131. .gettxq = brcmf_sdbrcm_bus_gettxq,
  3132. };
  3133. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3134. {
  3135. int ret;
  3136. struct brcmf_sdio *bus;
  3137. struct brcmf_bus_dcmd *dlst;
  3138. u32 dngl_txglom;
  3139. u32 dngl_txglomalign;
  3140. u8 idx;
  3141. brcmf_dbg(TRACE, "Enter\n");
  3142. /* We make an assumption about address window mappings:
  3143. * regsva == SI_ENUM_BASE*/
  3144. /* Allocate private bus interface state */
  3145. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3146. if (!bus)
  3147. goto fail;
  3148. bus->sdiodev = sdiodev;
  3149. sdiodev->bus = bus;
  3150. skb_queue_head_init(&bus->glom);
  3151. bus->txbound = BRCMF_TXBOUND;
  3152. bus->rxbound = BRCMF_RXBOUND;
  3153. bus->txminmax = BRCMF_TXMINMAX;
  3154. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3155. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3156. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3157. if (bus->brcmf_wq == NULL) {
  3158. brcmf_err("insufficient memory to create txworkqueue\n");
  3159. goto fail;
  3160. }
  3161. /* attempt to attach to the dongle */
  3162. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3163. brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
  3164. goto fail;
  3165. }
  3166. spin_lock_init(&bus->rxctl_lock);
  3167. spin_lock_init(&bus->txqlock);
  3168. init_waitqueue_head(&bus->ctrl_wait);
  3169. init_waitqueue_head(&bus->dcmd_resp_wait);
  3170. /* Set up the watchdog timer */
  3171. init_timer(&bus->timer);
  3172. bus->timer.data = (unsigned long)bus;
  3173. bus->timer.function = brcmf_sdbrcm_watchdog;
  3174. /* Initialize watchdog thread */
  3175. init_completion(&bus->watchdog_wait);
  3176. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3177. bus, "brcmf_watchdog");
  3178. if (IS_ERR(bus->watchdog_tsk)) {
  3179. pr_warn("brcmf_watchdog thread failed to start\n");
  3180. bus->watchdog_tsk = NULL;
  3181. }
  3182. /* Initialize DPC thread */
  3183. atomic_set(&bus->dpc_tskcnt, 0);
  3184. /* Assign bus interface call back */
  3185. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3186. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3187. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3188. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3189. /* Attach to the brcmf/OS/network interface */
  3190. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3191. if (ret != 0) {
  3192. brcmf_err("brcmf_attach failed\n");
  3193. goto fail;
  3194. }
  3195. /* Allocate buffers */
  3196. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3197. brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
  3198. goto fail;
  3199. }
  3200. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3201. brcmf_err("brcmf_sdbrcm_probe_init failed\n");
  3202. goto fail;
  3203. }
  3204. brcmf_sdio_debugfs_create(bus);
  3205. brcmf_dbg(INFO, "completed!!\n");
  3206. /* sdio bus core specific dcmd */
  3207. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3208. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3209. if (dlst) {
  3210. if (bus->ci->c_inf[idx].rev < 12) {
  3211. /* for sdio core rev < 12, disable txgloming */
  3212. dngl_txglom = 0;
  3213. dlst->name = "bus:txglom";
  3214. dlst->param = (char *)&dngl_txglom;
  3215. dlst->param_len = sizeof(u32);
  3216. } else {
  3217. /* otherwise, set txglomalign */
  3218. dngl_txglomalign = bus->sdiodev->bus_if->align;
  3219. dlst->name = "bus:txglomalign";
  3220. dlst->param = (char *)&dngl_txglomalign;
  3221. dlst->param_len = sizeof(u32);
  3222. }
  3223. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3224. }
  3225. /* if firmware path present try to download and bring up bus */
  3226. ret = brcmf_bus_start(bus->sdiodev->dev);
  3227. if (ret != 0) {
  3228. brcmf_err("dongle is not responding\n");
  3229. goto fail;
  3230. }
  3231. return bus;
  3232. fail:
  3233. brcmf_sdbrcm_release(bus);
  3234. return NULL;
  3235. }
  3236. void brcmf_sdbrcm_disconnect(void *ptr)
  3237. {
  3238. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3239. brcmf_dbg(TRACE, "Enter\n");
  3240. if (bus)
  3241. brcmf_sdbrcm_release(bus);
  3242. brcmf_dbg(TRACE, "Disconnected\n");
  3243. }
  3244. void
  3245. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3246. {
  3247. /* Totally stop the timer */
  3248. if (!wdtick && bus->wd_timer_valid) {
  3249. del_timer_sync(&bus->timer);
  3250. bus->wd_timer_valid = false;
  3251. bus->save_ms = wdtick;
  3252. return;
  3253. }
  3254. /* don't start the wd until fw is loaded */
  3255. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3256. return;
  3257. if (wdtick) {
  3258. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3259. if (bus->wd_timer_valid)
  3260. /* Stop timer and restart at new value */
  3261. del_timer_sync(&bus->timer);
  3262. /* Create timer again when watchdog period is
  3263. dynamically changed or in the first instance
  3264. */
  3265. bus->timer.expires =
  3266. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3267. add_timer(&bus->timer);
  3268. } else {
  3269. /* Re arm the timer, at last watchdog period */
  3270. mod_timer(&bus->timer,
  3271. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3272. }
  3273. bus->wd_timer_valid = true;
  3274. bus->save_ms = wdtick;
  3275. }
  3276. }