hw.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include <linux/firmware.h>
  22. #include "mac.h"
  23. #include "ani.h"
  24. #include "eeprom.h"
  25. #include "calib.h"
  26. #include "reg.h"
  27. #include "phy.h"
  28. #include "btcoex.h"
  29. #include "../regd.h"
  30. #define ATHEROS_VENDOR_ID 0x168c
  31. #define AR5416_DEVID_PCI 0x0023
  32. #define AR5416_DEVID_PCIE 0x0024
  33. #define AR9160_DEVID_PCI 0x0027
  34. #define AR9280_DEVID_PCI 0x0029
  35. #define AR9280_DEVID_PCIE 0x002a
  36. #define AR9285_DEVID_PCIE 0x002b
  37. #define AR2427_DEVID_PCIE 0x002c
  38. #define AR9287_DEVID_PCI 0x002d
  39. #define AR9287_DEVID_PCIE 0x002e
  40. #define AR9300_DEVID_PCIE 0x0030
  41. #define AR9300_DEVID_AR9340 0x0031
  42. #define AR9300_DEVID_AR9485_PCIE 0x0032
  43. #define AR9300_DEVID_AR9580 0x0033
  44. #define AR9300_DEVID_AR9462 0x0034
  45. #define AR9300_DEVID_AR9330 0x0035
  46. #define AR9300_DEVID_QCA955X 0x0038
  47. #define AR9485_DEVID_AR1111 0x0037
  48. #define AR9300_DEVID_AR9565 0x0036
  49. #define AR5416_AR9100_DEVID 0x000b
  50. #define AR_SUBVENDOR_ID_NOG 0x0e11
  51. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  52. #define AR5416_MAGIC 0x19641014
  53. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  54. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  55. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  56. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  57. #define ATH_DEFAULT_NOISE_FLOOR -95
  58. #define ATH9K_RSSI_BAD -128
  59. #define ATH9K_NUM_CHANNELS 38
  60. /* Register read/write primitives */
  61. #define REG_WRITE(_ah, _reg, _val) \
  62. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  63. #define REG_READ(_ah, _reg) \
  64. (_ah)->reg_ops.read((_ah), (_reg))
  65. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  66. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  67. #define REG_RMW(_ah, _reg, _set, _clr) \
  68. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  69. #define ENABLE_REGWRITE_BUFFER(_ah) \
  70. do { \
  71. if ((_ah)->reg_ops.enable_write_buffer) \
  72. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  73. } while (0)
  74. #define REGWRITE_BUFFER_FLUSH(_ah) \
  75. do { \
  76. if ((_ah)->reg_ops.write_flush) \
  77. (_ah)->reg_ops.write_flush((_ah)); \
  78. } while (0)
  79. #define PR_EEP(_s, _val) \
  80. do { \
  81. len += snprintf(buf + len, size - len, "%20s : %10d\n", \
  82. _s, (_val)); \
  83. } while (0)
  84. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  85. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  86. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  87. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  88. #define REG_READ_FIELD(_a, _r, _f) \
  89. (((REG_READ(_a, _r) & _f) >> _f##_S))
  90. #define REG_SET_BIT(_a, _r, _f) \
  91. REG_RMW(_a, _r, (_f), 0)
  92. #define REG_CLR_BIT(_a, _r, _f) \
  93. REG_RMW(_a, _r, 0, (_f))
  94. #define DO_DELAY(x) do { \
  95. if (((++(x) % 64) == 0) && \
  96. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  97. != ATH_USB)) \
  98. udelay(1); \
  99. } while (0)
  100. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  101. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  102. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  103. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  104. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  105. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  106. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  107. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  108. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  109. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
  110. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
  111. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
  112. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
  113. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
  114. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
  115. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
  116. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
  117. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
  118. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
  119. #define AR_GPIOD_MASK 0x00001FFF
  120. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  121. #define BASE_ACTIVATE_DELAY 100
  122. #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
  123. #define COEF_SCALE_S 24
  124. #define HT40_CHANNEL_CENTER_SHIFT 10
  125. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  126. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  127. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  128. #define ATH9K_NUM_QUEUES 10
  129. #define MAX_RATE_POWER 63
  130. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  131. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  132. #define AH_TIME_QUANTUM 10
  133. #define AR_KEYTABLE_SIZE 128
  134. #define POWER_UP_TIME 10000
  135. #define SPUR_RSSI_THRESH 40
  136. #define UPPER_5G_SUB_BAND_START 5700
  137. #define MID_5G_SUB_BAND_START 5400
  138. #define CAB_TIMEOUT_VAL 10
  139. #define BEACON_TIMEOUT_VAL 10
  140. #define MIN_BEACON_TIMEOUT_VAL 1
  141. #define SLEEP_SLOP 3
  142. #define INIT_CONFIG_STATUS 0x00000000
  143. #define INIT_RSSI_THR 0x00000700
  144. #define INIT_BCON_CNTRL_REG 0x00000000
  145. #define TU_TO_USEC(_tu) ((_tu) << 10)
  146. #define ATH9K_HW_RX_HP_QDEPTH 16
  147. #define ATH9K_HW_RX_LP_QDEPTH 128
  148. #define PAPRD_GAIN_TABLE_ENTRIES 32
  149. #define PAPRD_TABLE_SZ 24
  150. #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
  151. /*
  152. * Wake on Wireless
  153. */
  154. /* Keep Alive Frame */
  155. #define KAL_FRAME_LEN 28
  156. #define KAL_FRAME_TYPE 0x2 /* data frame */
  157. #define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
  158. #define KAL_DURATION_ID 0x3d
  159. #define KAL_NUM_DATA_WORDS 6
  160. #define KAL_NUM_DESC_WORDS 12
  161. #define KAL_ANTENNA_MODE 1
  162. #define KAL_TO_DS 1
  163. #define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */
  164. #define KAL_TIMEOUT 900
  165. #define MAX_PATTERN_SIZE 256
  166. #define MAX_PATTERN_MASK_SIZE 32
  167. #define MAX_NUM_PATTERN 8
  168. #define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
  169. deauthenticate packets */
  170. /*
  171. * WoW trigger mapping to hardware code
  172. */
  173. #define AH_WOW_USER_PATTERN_EN BIT(0)
  174. #define AH_WOW_MAGIC_PATTERN_EN BIT(1)
  175. #define AH_WOW_LINK_CHANGE BIT(2)
  176. #define AH_WOW_BEACON_MISS BIT(3)
  177. enum ath_hw_txq_subtype {
  178. ATH_TXQ_AC_BE = 0,
  179. ATH_TXQ_AC_BK = 1,
  180. ATH_TXQ_AC_VI = 2,
  181. ATH_TXQ_AC_VO = 3,
  182. };
  183. enum ath_ini_subsys {
  184. ATH_INI_PRE = 0,
  185. ATH_INI_CORE,
  186. ATH_INI_POST,
  187. ATH_INI_NUM_SPLIT,
  188. };
  189. enum ath9k_hw_caps {
  190. ATH9K_HW_CAP_HT = BIT(0),
  191. ATH9K_HW_CAP_RFSILENT = BIT(1),
  192. ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
  193. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
  194. ATH9K_HW_CAP_EDMA = BIT(4),
  195. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
  196. ATH9K_HW_CAP_LDPC = BIT(6),
  197. ATH9K_HW_CAP_FASTCLOCK = BIT(7),
  198. ATH9K_HW_CAP_SGI_20 = BIT(8),
  199. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
  200. ATH9K_HW_CAP_2GHZ = BIT(11),
  201. ATH9K_HW_CAP_5GHZ = BIT(12),
  202. ATH9K_HW_CAP_APM = BIT(13),
  203. ATH9K_HW_CAP_RTT = BIT(14),
  204. ATH9K_HW_CAP_MCI = BIT(15),
  205. ATH9K_HW_CAP_DFS = BIT(16),
  206. ATH9K_HW_WOW_DEVICE_CAPABLE = BIT(17),
  207. ATH9K_HW_CAP_PAPRD = BIT(18),
  208. ATH9K_HW_CAP_FCC_BAND_SWITCH = BIT(19),
  209. ATH9K_HW_CAP_BT_ANT_DIV = BIT(20),
  210. };
  211. /*
  212. * WoW device capabilities
  213. * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
  214. * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
  215. * an exact user defined pattern or de-authentication/disassoc pattern.
  216. * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
  217. * bytes of the pattern for user defined pattern, de-authentication and
  218. * disassociation patterns for all types of possible frames recieved
  219. * of those types.
  220. */
  221. struct ath9k_hw_capabilities {
  222. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  223. u16 rts_aggr_limit;
  224. u8 tx_chainmask;
  225. u8 rx_chainmask;
  226. u8 max_txchains;
  227. u8 max_rxchains;
  228. u8 num_gpio_pins;
  229. u8 rx_hp_qdepth;
  230. u8 rx_lp_qdepth;
  231. u8 rx_status_len;
  232. u8 tx_desc_len;
  233. u8 txs_len;
  234. };
  235. struct ath9k_ops_config {
  236. int dma_beacon_response_time;
  237. int sw_beacon_response_time;
  238. int additional_swba_backoff;
  239. int ack_6mb;
  240. u32 cwm_ignore_extcca;
  241. bool pcieSerDesWrite;
  242. u8 pcie_clock_req;
  243. u32 pcie_waen;
  244. u8 analog_shiftreg;
  245. u32 ofdm_trig_low;
  246. u32 ofdm_trig_high;
  247. u32 cck_trig_high;
  248. u32 cck_trig_low;
  249. u32 enable_paprd;
  250. int serialize_regmode;
  251. bool rx_intr_mitigation;
  252. bool tx_intr_mitigation;
  253. #define SPUR_DISABLE 0
  254. #define SPUR_ENABLE_IOCTL 1
  255. #define SPUR_ENABLE_EEPROM 2
  256. #define AR_SPUR_5413_1 1640
  257. #define AR_SPUR_5413_2 1200
  258. #define AR_NO_SPUR 0x8000
  259. #define AR_BASE_FREQ_2GHZ 2300
  260. #define AR_BASE_FREQ_5GHZ 4900
  261. #define AR_SPUR_FEEQ_BOUND_HT40 19
  262. #define AR_SPUR_FEEQ_BOUND_HT20 10
  263. int spurmode;
  264. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  265. u8 max_txtrig_level;
  266. u16 ani_poll_interval; /* ANI poll interval in ms */
  267. /* Platform specific config */
  268. u32 xlna_gpio;
  269. u32 ant_ctrl_comm2g_switch_enable;
  270. bool xatten_margin_cfg;
  271. };
  272. enum ath9k_int {
  273. ATH9K_INT_RX = 0x00000001,
  274. ATH9K_INT_RXDESC = 0x00000002,
  275. ATH9K_INT_RXHP = 0x00000001,
  276. ATH9K_INT_RXLP = 0x00000002,
  277. ATH9K_INT_RXNOFRM = 0x00000008,
  278. ATH9K_INT_RXEOL = 0x00000010,
  279. ATH9K_INT_RXORN = 0x00000020,
  280. ATH9K_INT_TX = 0x00000040,
  281. ATH9K_INT_TXDESC = 0x00000080,
  282. ATH9K_INT_TIM_TIMER = 0x00000100,
  283. ATH9K_INT_MCI = 0x00000200,
  284. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  285. ATH9K_INT_TXURN = 0x00000800,
  286. ATH9K_INT_MIB = 0x00001000,
  287. ATH9K_INT_RXPHY = 0x00004000,
  288. ATH9K_INT_RXKCM = 0x00008000,
  289. ATH9K_INT_SWBA = 0x00010000,
  290. ATH9K_INT_BMISS = 0x00040000,
  291. ATH9K_INT_BNR = 0x00100000,
  292. ATH9K_INT_TIM = 0x00200000,
  293. ATH9K_INT_DTIM = 0x00400000,
  294. ATH9K_INT_DTIMSYNC = 0x00800000,
  295. ATH9K_INT_GPIO = 0x01000000,
  296. ATH9K_INT_CABEND = 0x02000000,
  297. ATH9K_INT_TSFOOR = 0x04000000,
  298. ATH9K_INT_GENTIMER = 0x08000000,
  299. ATH9K_INT_CST = 0x10000000,
  300. ATH9K_INT_GTT = 0x20000000,
  301. ATH9K_INT_FATAL = 0x40000000,
  302. ATH9K_INT_GLOBAL = 0x80000000,
  303. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  304. ATH9K_INT_DTIM |
  305. ATH9K_INT_DTIMSYNC |
  306. ATH9K_INT_TSFOOR |
  307. ATH9K_INT_CABEND,
  308. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  309. ATH9K_INT_RXDESC |
  310. ATH9K_INT_RXEOL |
  311. ATH9K_INT_RXORN |
  312. ATH9K_INT_TXURN |
  313. ATH9K_INT_TXDESC |
  314. ATH9K_INT_MIB |
  315. ATH9K_INT_RXPHY |
  316. ATH9K_INT_RXKCM |
  317. ATH9K_INT_SWBA |
  318. ATH9K_INT_BMISS |
  319. ATH9K_INT_GPIO,
  320. ATH9K_INT_NOCARD = 0xffffffff
  321. };
  322. #define CHANNEL_CCK 0x00020
  323. #define CHANNEL_OFDM 0x00040
  324. #define CHANNEL_2GHZ 0x00080
  325. #define CHANNEL_5GHZ 0x00100
  326. #define CHANNEL_PASSIVE 0x00200
  327. #define CHANNEL_DYN 0x00400
  328. #define CHANNEL_HALF 0x04000
  329. #define CHANNEL_QUARTER 0x08000
  330. #define CHANNEL_HT20 0x10000
  331. #define CHANNEL_HT40PLUS 0x20000
  332. #define CHANNEL_HT40MINUS 0x40000
  333. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  334. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  335. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  336. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  337. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  338. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  339. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  340. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  341. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  342. #define CHANNEL_ALL \
  343. (CHANNEL_OFDM| \
  344. CHANNEL_CCK| \
  345. CHANNEL_2GHZ | \
  346. CHANNEL_5GHZ | \
  347. CHANNEL_HT20 | \
  348. CHANNEL_HT40PLUS | \
  349. CHANNEL_HT40MINUS)
  350. #define MAX_RTT_TABLE_ENTRY 6
  351. #define MAX_IQCAL_MEASUREMENT 8
  352. #define MAX_CL_TAB_ENTRY 16
  353. #define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j))
  354. struct ath9k_hw_cal_data {
  355. u16 channel;
  356. u32 channelFlags;
  357. u32 chanmode;
  358. int32_t CalValid;
  359. int8_t iCoff;
  360. int8_t qCoff;
  361. bool rtt_done;
  362. bool paprd_packet_sent;
  363. bool paprd_done;
  364. bool nfcal_pending;
  365. bool nfcal_interference;
  366. bool done_txiqcal_once;
  367. bool done_txclcal_once;
  368. u16 small_signal_gain[AR9300_MAX_CHAINS];
  369. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  370. u32 num_measures[AR9300_MAX_CHAINS];
  371. int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
  372. u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
  373. u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
  374. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  375. };
  376. struct ath9k_channel {
  377. struct ieee80211_channel *chan;
  378. u16 channel;
  379. u32 channelFlags;
  380. u32 chanmode;
  381. s16 noisefloor;
  382. };
  383. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  384. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  385. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  386. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  387. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  388. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  389. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  390. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  391. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  392. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  393. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  394. ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  395. /* These macros check chanmode and not channelFlags */
  396. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  397. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  398. ((_c)->chanmode == CHANNEL_G_HT20))
  399. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  400. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  401. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  402. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  403. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  404. enum ath9k_power_mode {
  405. ATH9K_PM_AWAKE = 0,
  406. ATH9K_PM_FULL_SLEEP,
  407. ATH9K_PM_NETWORK_SLEEP,
  408. ATH9K_PM_UNDEFINED
  409. };
  410. enum ser_reg_mode {
  411. SER_REG_MODE_OFF = 0,
  412. SER_REG_MODE_ON = 1,
  413. SER_REG_MODE_AUTO = 2,
  414. };
  415. enum ath9k_rx_qtype {
  416. ATH9K_RX_QUEUE_HP,
  417. ATH9K_RX_QUEUE_LP,
  418. ATH9K_RX_QUEUE_MAX,
  419. };
  420. struct ath9k_beacon_state {
  421. u32 bs_nexttbtt;
  422. u32 bs_nextdtim;
  423. u32 bs_intval;
  424. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  425. u32 bs_dtimperiod;
  426. u16 bs_cfpperiod;
  427. u16 bs_cfpmaxduration;
  428. u32 bs_cfpnext;
  429. u16 bs_timoffset;
  430. u16 bs_bmissthreshold;
  431. u32 bs_sleepduration;
  432. u32 bs_tsfoor_threshold;
  433. };
  434. struct chan_centers {
  435. u16 synth_center;
  436. u16 ctl_center;
  437. u16 ext_center;
  438. };
  439. enum {
  440. ATH9K_RESET_POWER_ON,
  441. ATH9K_RESET_WARM,
  442. ATH9K_RESET_COLD,
  443. };
  444. struct ath9k_hw_version {
  445. u32 magic;
  446. u16 devid;
  447. u16 subvendorid;
  448. u32 macVersion;
  449. u16 macRev;
  450. u16 phyRev;
  451. u16 analog5GhzRev;
  452. u16 analog2GhzRev;
  453. enum ath_usb_dev usbdev;
  454. };
  455. /* Generic TSF timer definitions */
  456. #define ATH_MAX_GEN_TIMER 16
  457. #define AR_GENTMR_BIT(_index) (1 << (_index))
  458. /*
  459. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  460. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  461. */
  462. #define debruijn32 0x077CB531U
  463. struct ath_gen_timer_configuration {
  464. u32 next_addr;
  465. u32 period_addr;
  466. u32 mode_addr;
  467. u32 mode_mask;
  468. };
  469. struct ath_gen_timer {
  470. void (*trigger)(void *arg);
  471. void (*overflow)(void *arg);
  472. void *arg;
  473. u8 index;
  474. };
  475. struct ath_gen_timer_table {
  476. u32 gen_timer_index[32];
  477. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  478. union {
  479. unsigned long timer_bits;
  480. u16 val;
  481. } timer_mask;
  482. };
  483. struct ath_hw_antcomb_conf {
  484. u8 main_lna_conf;
  485. u8 alt_lna_conf;
  486. u8 fast_div_bias;
  487. u8 main_gaintb;
  488. u8 alt_gaintb;
  489. int lna1_lna2_delta;
  490. u8 div_group;
  491. };
  492. /**
  493. * struct ath_hw_radar_conf - radar detection initialization parameters
  494. *
  495. * @pulse_inband: threshold for checking the ratio of in-band power
  496. * to total power for short radar pulses (half dB steps)
  497. * @pulse_inband_step: threshold for checking an in-band power to total
  498. * power ratio increase for short radar pulses (half dB steps)
  499. * @pulse_height: threshold for detecting the beginning of a short
  500. * radar pulse (dB step)
  501. * @pulse_rssi: threshold for detecting if a short radar pulse is
  502. * gone (dB step)
  503. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  504. *
  505. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  506. * @radar_inband: threshold for checking the ratio of in-band power
  507. * to total power for long radar pulses (half dB steps)
  508. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  509. *
  510. * @ext_channel: enable extension channel radar detection
  511. */
  512. struct ath_hw_radar_conf {
  513. unsigned int pulse_inband;
  514. unsigned int pulse_inband_step;
  515. unsigned int pulse_height;
  516. unsigned int pulse_rssi;
  517. unsigned int pulse_maxlen;
  518. unsigned int radar_rssi;
  519. unsigned int radar_inband;
  520. int fir_power;
  521. bool ext_channel;
  522. };
  523. /**
  524. * struct ath_hw_private_ops - callbacks used internally by hardware code
  525. *
  526. * This structure contains private callbacks designed to only be used internally
  527. * by the hardware core.
  528. *
  529. * @init_cal_settings: setup types of calibrations supported
  530. * @init_cal: starts actual calibration
  531. *
  532. * @init_mode_gain_regs: Initialize TX/RX gain registers
  533. *
  534. * @rf_set_freq: change frequency
  535. * @spur_mitigate_freq: spur mitigation
  536. * @set_rf_regs:
  537. * @compute_pll_control: compute the PLL control value to use for
  538. * AR_RTC_PLL_CONTROL for a given channel
  539. * @setup_calibration: set up calibration
  540. * @iscal_supported: used to query if a type of calibration is supported
  541. *
  542. * @ani_cache_ini_regs: cache the values for ANI from the initial
  543. * register settings through the register initialization.
  544. */
  545. struct ath_hw_private_ops {
  546. /* Calibration ops */
  547. void (*init_cal_settings)(struct ath_hw *ah);
  548. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  549. void (*init_mode_gain_regs)(struct ath_hw *ah);
  550. void (*setup_calibration)(struct ath_hw *ah,
  551. struct ath9k_cal_list *currCal);
  552. /* PHY ops */
  553. int (*rf_set_freq)(struct ath_hw *ah,
  554. struct ath9k_channel *chan);
  555. void (*spur_mitigate_freq)(struct ath_hw *ah,
  556. struct ath9k_channel *chan);
  557. bool (*set_rf_regs)(struct ath_hw *ah,
  558. struct ath9k_channel *chan,
  559. u16 modesIndex);
  560. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  561. void (*init_bb)(struct ath_hw *ah,
  562. struct ath9k_channel *chan);
  563. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  564. void (*olc_init)(struct ath_hw *ah);
  565. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  566. void (*mark_phy_inactive)(struct ath_hw *ah);
  567. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  568. bool (*rfbus_req)(struct ath_hw *ah);
  569. void (*rfbus_done)(struct ath_hw *ah);
  570. void (*restore_chainmask)(struct ath_hw *ah);
  571. u32 (*compute_pll_control)(struct ath_hw *ah,
  572. struct ath9k_channel *chan);
  573. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  574. int param);
  575. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  576. void (*set_radar_params)(struct ath_hw *ah,
  577. struct ath_hw_radar_conf *conf);
  578. int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
  579. u8 *ini_reloaded);
  580. /* ANI */
  581. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  582. };
  583. /**
  584. * struct ath_spec_scan - parameters for Atheros spectral scan
  585. *
  586. * @enabled: enable/disable spectral scan
  587. * @short_repeat: controls whether the chip is in spectral scan mode
  588. * for 4 usec (enabled) or 204 usec (disabled)
  589. * @count: number of scan results requested. There are special meanings
  590. * in some chip revisions:
  591. * AR92xx: highest bit set (>=128) for endless mode
  592. * (spectral scan won't stopped until explicitly disabled)
  593. * AR9300 and newer: 0 for endless mode
  594. * @endless: true if endless mode is intended. Otherwise, count value is
  595. * corrected to the next possible value.
  596. * @period: time duration between successive spectral scan entry points
  597. * (period*256*Tclk). Tclk = ath_common->clockrate
  598. * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
  599. *
  600. * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
  601. * Typically it's 44MHz in 2/5GHz on later chips, but there's
  602. * a "fast clock" check for this in 5GHz.
  603. *
  604. */
  605. struct ath_spec_scan {
  606. bool enabled;
  607. bool short_repeat;
  608. bool endless;
  609. u8 count;
  610. u8 period;
  611. u8 fft_period;
  612. };
  613. /**
  614. * struct ath_hw_ops - callbacks used by hardware code and driver code
  615. *
  616. * This structure contains callbacks designed to to be used internally by
  617. * hardware code and also by the lower level driver.
  618. *
  619. * @config_pci_powersave:
  620. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  621. *
  622. * @spectral_scan_config: set parameters for spectral scan and enable/disable it
  623. * @spectral_scan_trigger: trigger a spectral scan run
  624. * @spectral_scan_wait: wait for a spectral scan run to finish
  625. */
  626. struct ath_hw_ops {
  627. void (*config_pci_powersave)(struct ath_hw *ah,
  628. bool power_off);
  629. void (*rx_enable)(struct ath_hw *ah);
  630. void (*set_desc_link)(void *ds, u32 link);
  631. bool (*calibrate)(struct ath_hw *ah,
  632. struct ath9k_channel *chan,
  633. u8 rxchainmask,
  634. bool longcal);
  635. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  636. void (*set_txdesc)(struct ath_hw *ah, void *ds,
  637. struct ath_tx_info *i);
  638. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  639. struct ath_tx_status *ts);
  640. void (*antdiv_comb_conf_get)(struct ath_hw *ah,
  641. struct ath_hw_antcomb_conf *antconf);
  642. void (*antdiv_comb_conf_set)(struct ath_hw *ah,
  643. struct ath_hw_antcomb_conf *antconf);
  644. void (*spectral_scan_config)(struct ath_hw *ah,
  645. struct ath_spec_scan *param);
  646. void (*spectral_scan_trigger)(struct ath_hw *ah);
  647. void (*spectral_scan_wait)(struct ath_hw *ah);
  648. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  649. void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
  650. #endif
  651. };
  652. struct ath_nf_limits {
  653. s16 max;
  654. s16 min;
  655. s16 nominal;
  656. };
  657. enum ath_cal_list {
  658. TX_IQ_CAL = BIT(0),
  659. TX_IQ_ON_AGC_CAL = BIT(1),
  660. TX_CL_CAL = BIT(2),
  661. };
  662. /* ah_flags */
  663. #define AH_USE_EEPROM 0x1
  664. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  665. #define AH_FASTCC 0x4
  666. struct ath_hw {
  667. struct ath_ops reg_ops;
  668. struct device *dev;
  669. struct ieee80211_hw *hw;
  670. struct ath_common common;
  671. struct ath9k_hw_version hw_version;
  672. struct ath9k_ops_config config;
  673. struct ath9k_hw_capabilities caps;
  674. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  675. struct ath9k_channel *curchan;
  676. union {
  677. struct ar5416_eeprom_def def;
  678. struct ar5416_eeprom_4k map4k;
  679. struct ar9287_eeprom map9287;
  680. struct ar9300_eeprom ar9300_eep;
  681. } eeprom;
  682. const struct eeprom_ops *eep_ops;
  683. bool sw_mgmt_crypto;
  684. bool is_pciexpress;
  685. bool aspm_enabled;
  686. bool is_monitoring;
  687. bool need_an_top2_fixup;
  688. u16 tx_trig_level;
  689. u32 nf_regs[6];
  690. struct ath_nf_limits nf_2g;
  691. struct ath_nf_limits nf_5g;
  692. u16 rfsilent;
  693. u32 rfkill_gpio;
  694. u32 rfkill_polarity;
  695. u32 ah_flags;
  696. bool reset_power_on;
  697. bool htc_reset_init;
  698. enum nl80211_iftype opmode;
  699. enum ath9k_power_mode power_mode;
  700. s8 noise;
  701. struct ath9k_hw_cal_data *caldata;
  702. struct ath9k_pacal_info pacal_info;
  703. struct ar5416Stats stats;
  704. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  705. enum ath9k_int imask;
  706. u32 imrs2_reg;
  707. u32 txok_interrupt_mask;
  708. u32 txerr_interrupt_mask;
  709. u32 txdesc_interrupt_mask;
  710. u32 txeol_interrupt_mask;
  711. u32 txurn_interrupt_mask;
  712. atomic_t intr_ref_cnt;
  713. bool chip_fullsleep;
  714. u32 atim_window;
  715. u32 modes_index;
  716. /* Calibration */
  717. u32 supp_cals;
  718. struct ath9k_cal_list iq_caldata;
  719. struct ath9k_cal_list adcgain_caldata;
  720. struct ath9k_cal_list adcdc_caldata;
  721. struct ath9k_cal_list *cal_list;
  722. struct ath9k_cal_list *cal_list_last;
  723. struct ath9k_cal_list *cal_list_curr;
  724. #define totalPowerMeasI meas0.unsign
  725. #define totalPowerMeasQ meas1.unsign
  726. #define totalIqCorrMeas meas2.sign
  727. #define totalAdcIOddPhase meas0.unsign
  728. #define totalAdcIEvenPhase meas1.unsign
  729. #define totalAdcQOddPhase meas2.unsign
  730. #define totalAdcQEvenPhase meas3.unsign
  731. #define totalAdcDcOffsetIOddPhase meas0.sign
  732. #define totalAdcDcOffsetIEvenPhase meas1.sign
  733. #define totalAdcDcOffsetQOddPhase meas2.sign
  734. #define totalAdcDcOffsetQEvenPhase meas3.sign
  735. union {
  736. u32 unsign[AR5416_MAX_CHAINS];
  737. int32_t sign[AR5416_MAX_CHAINS];
  738. } meas0;
  739. union {
  740. u32 unsign[AR5416_MAX_CHAINS];
  741. int32_t sign[AR5416_MAX_CHAINS];
  742. } meas1;
  743. union {
  744. u32 unsign[AR5416_MAX_CHAINS];
  745. int32_t sign[AR5416_MAX_CHAINS];
  746. } meas2;
  747. union {
  748. u32 unsign[AR5416_MAX_CHAINS];
  749. int32_t sign[AR5416_MAX_CHAINS];
  750. } meas3;
  751. u16 cal_samples;
  752. u8 enabled_cals;
  753. u32 sta_id1_defaults;
  754. u32 misc_mode;
  755. /* Private to hardware code */
  756. struct ath_hw_private_ops private_ops;
  757. /* Accessed by the lower level driver */
  758. struct ath_hw_ops ops;
  759. /* Used to program the radio on non single-chip devices */
  760. u32 *analogBank6Data;
  761. int coverage_class;
  762. u32 slottime;
  763. u32 globaltxtimeout;
  764. /* ANI */
  765. u32 aniperiod;
  766. enum ath9k_ani_cmd ani_function;
  767. u32 ani_skip_count;
  768. struct ar5416AniState ani;
  769. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  770. struct ath_btcoex_hw btcoex_hw;
  771. #endif
  772. u32 intr_txqs;
  773. u8 txchainmask;
  774. u8 rxchainmask;
  775. struct ath_hw_radar_conf radar_conf;
  776. u32 originalGain[22];
  777. int initPDADC;
  778. int PDADCdelta;
  779. int led_pin;
  780. u32 gpio_mask;
  781. u32 gpio_val;
  782. struct ar5416IniArray iniModes;
  783. struct ar5416IniArray iniCommon;
  784. struct ar5416IniArray iniBB_RfGain;
  785. struct ar5416IniArray iniBank6;
  786. struct ar5416IniArray iniAddac;
  787. struct ar5416IniArray iniPcieSerdes;
  788. struct ar5416IniArray iniPcieSerdesLowPower;
  789. struct ar5416IniArray iniModesFastClock;
  790. struct ar5416IniArray iniAdditional;
  791. struct ar5416IniArray iniModesRxGain;
  792. struct ar5416IniArray ini_modes_rx_gain_bounds;
  793. struct ar5416IniArray iniModesTxGain;
  794. struct ar5416IniArray iniCckfirNormal;
  795. struct ar5416IniArray iniCckfirJapan2484;
  796. struct ar5416IniArray iniModes_9271_ANI_reg;
  797. struct ar5416IniArray ini_radio_post_sys2ant;
  798. struct ar5416IniArray ini_modes_rxgain_5g_xlna;
  799. struct ar5416IniArray ini_modes_rxgain_bb_core;
  800. struct ar5416IniArray ini_modes_rxgain_bb_postamble;
  801. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  802. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  803. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  804. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  805. u32 intr_gen_timer_trigger;
  806. u32 intr_gen_timer_thresh;
  807. struct ath_gen_timer_table hw_gen_timers;
  808. struct ar9003_txs *ts_ring;
  809. u32 ts_paddr_start;
  810. u32 ts_paddr_end;
  811. u16 ts_tail;
  812. u16 ts_size;
  813. u32 bb_watchdog_last_status;
  814. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  815. u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
  816. unsigned int paprd_target_power;
  817. unsigned int paprd_training_power;
  818. unsigned int paprd_ratemask;
  819. unsigned int paprd_ratemask_ht40;
  820. bool paprd_table_write_done;
  821. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  822. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  823. /*
  824. * Store the permanent value of Reg 0x4004in WARegVal
  825. * so we dont have to R/M/W. We should not be reading
  826. * this register when in sleep states.
  827. */
  828. u32 WARegVal;
  829. /* Enterprise mode cap */
  830. u32 ent_mode;
  831. #ifdef CONFIG_PM_SLEEP
  832. u32 wow_event_mask;
  833. #endif
  834. bool is_clk_25mhz;
  835. int (*get_mac_revision)(void);
  836. int (*external_reset)(void);
  837. const struct firmware *eeprom_blob;
  838. };
  839. struct ath_bus_ops {
  840. enum ath_bus_type ath_bus_type;
  841. void (*read_cachesize)(struct ath_common *common, int *csz);
  842. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  843. void (*bt_coex_prep)(struct ath_common *common);
  844. void (*aspm_init)(struct ath_common *common);
  845. };
  846. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  847. {
  848. return &ah->common;
  849. }
  850. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  851. {
  852. return &(ath9k_hw_common(ah)->regulatory);
  853. }
  854. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  855. {
  856. return &ah->private_ops;
  857. }
  858. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  859. {
  860. return &ah->ops;
  861. }
  862. static inline u8 get_streams(int mask)
  863. {
  864. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  865. }
  866. /* Initialization, Detach, Reset */
  867. void ath9k_hw_deinit(struct ath_hw *ah);
  868. int ath9k_hw_init(struct ath_hw *ah);
  869. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  870. struct ath9k_hw_cal_data *caldata, bool fastcc);
  871. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  872. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  873. /* GPIO / RFKILL / Antennae */
  874. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  875. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  876. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  877. u32 ah_signal_type);
  878. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  879. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  880. /* General Operation */
  881. void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
  882. int hw_delay);
  883. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  884. void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
  885. int column, unsigned int *writecnt);
  886. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  887. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  888. u8 phy, int kbps,
  889. u32 frameLen, u16 rateix, bool shortPreamble);
  890. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  891. struct ath9k_channel *chan,
  892. struct chan_centers *centers);
  893. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  894. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  895. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  896. bool ath9k_hw_disable(struct ath_hw *ah);
  897. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  898. void ath9k_hw_setopmode(struct ath_hw *ah);
  899. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  900. void ath9k_hw_write_associd(struct ath_hw *ah);
  901. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  902. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  903. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  904. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  905. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
  906. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  907. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  908. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  909. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  910. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  911. const struct ath9k_beacon_state *bs);
  912. bool ath9k_hw_check_alive(struct ath_hw *ah);
  913. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  914. #ifdef CONFIG_ATH9K_DEBUGFS
  915. void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause);
  916. #else
  917. static inline void ath9k_debug_sync_cause(struct ath_common *common,
  918. u32 sync_cause) {}
  919. #endif
  920. /* Generic hw timer primitives */
  921. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  922. void (*trigger)(void *),
  923. void (*overflow)(void *),
  924. void *arg,
  925. u8 timer_index);
  926. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  927. struct ath_gen_timer *timer,
  928. u32 timer_next,
  929. u32 timer_period);
  930. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  931. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  932. void ath_gen_timer_isr(struct ath_hw *hw);
  933. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  934. /* PHY */
  935. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  936. u32 *coef_mantissa, u32 *coef_exponent);
  937. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
  938. bool test);
  939. /*
  940. * Code Specific to AR5008, AR9001 or AR9002,
  941. * we stuff these here to avoid callbacks for AR9003.
  942. */
  943. int ar9002_hw_rf_claim(struct ath_hw *ah);
  944. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  945. /*
  946. * Code specific to AR9003, we stuff these here to avoid callbacks
  947. * for older families
  948. */
  949. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  950. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  951. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  952. void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
  953. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  954. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  955. struct ath9k_hw_cal_data *caldata,
  956. int chain);
  957. int ar9003_paprd_create_curve(struct ath_hw *ah,
  958. struct ath9k_hw_cal_data *caldata, int chain);
  959. void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  960. int ar9003_paprd_init_table(struct ath_hw *ah);
  961. bool ar9003_paprd_is_done(struct ath_hw *ah);
  962. bool ar9003_is_paprd_enabled(struct ath_hw *ah);
  963. void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
  964. /* Hardware family op attach helpers */
  965. int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  966. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  967. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  968. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  969. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  970. int ar9002_hw_attach_ops(struct ath_hw *ah);
  971. void ar9003_hw_attach_ops(struct ath_hw *ah);
  972. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  973. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  974. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  975. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  976. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  977. {
  978. return ah->btcoex_hw.enabled;
  979. }
  980. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  981. {
  982. return ah->common.btcoex_enabled &&
  983. (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
  984. }
  985. void ath9k_hw_btcoex_enable(struct ath_hw *ah);
  986. static inline enum ath_btcoex_scheme
  987. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  988. {
  989. return ah->btcoex_hw.scheme;
  990. }
  991. #else
  992. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  993. {
  994. return false;
  995. }
  996. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  997. {
  998. return false;
  999. }
  1000. static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  1001. {
  1002. }
  1003. static inline enum ath_btcoex_scheme
  1004. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  1005. {
  1006. return ATH_BTCOEX_CFG_NONE;
  1007. }
  1008. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  1009. #ifdef CONFIG_PM_SLEEP
  1010. const char *ath9k_hw_wow_event_to_string(u32 wow_event);
  1011. void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
  1012. u8 *user_mask, int pattern_count,
  1013. int pattern_len);
  1014. u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
  1015. void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
  1016. #else
  1017. static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event)
  1018. {
  1019. return NULL;
  1020. }
  1021. static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
  1022. u8 *user_pattern,
  1023. u8 *user_mask,
  1024. int pattern_count,
  1025. int pattern_len)
  1026. {
  1027. }
  1028. static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
  1029. {
  1030. return 0;
  1031. }
  1032. static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
  1033. {
  1034. }
  1035. #endif
  1036. #define ATH9K_CLOCK_RATE_CCK 22
  1037. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  1038. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  1039. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  1040. #endif