ar5008_phy.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #include "hw-ops.h"
  18. #include "../regd.h"
  19. #include "ar9002_phy.h"
  20. #include "ar5008_initvals.h"
  21. /* All code below is for AR5008, AR9001, AR9002 */
  22. static const int firstep_table[] =
  23. /* level: 0 1 2 3 4 5 6 7 8 */
  24. { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
  25. static const int cycpwrThr1_table[] =
  26. /* level: 0 1 2 3 4 5 6 7 8 */
  27. { -6, -4, -2, 0, 2, 4, 6, 8 }; /* lvl 0-7, default 3 */
  28. /*
  29. * register values to turn OFDM weak signal detection OFF
  30. */
  31. static const int m1ThreshLow_off = 127;
  32. static const int m2ThreshLow_off = 127;
  33. static const int m1Thresh_off = 127;
  34. static const int m2Thresh_off = 127;
  35. static const int m2CountThr_off = 31;
  36. static const int m2CountThrLow_off = 63;
  37. static const int m1ThreshLowExt_off = 127;
  38. static const int m2ThreshLowExt_off = 127;
  39. static const int m1ThreshExt_off = 127;
  40. static const int m2ThreshExt_off = 127;
  41. static const struct ar5416IniArray bank0 = STATIC_INI_ARRAY(ar5416Bank0);
  42. static const struct ar5416IniArray bank1 = STATIC_INI_ARRAY(ar5416Bank1);
  43. static const struct ar5416IniArray bank2 = STATIC_INI_ARRAY(ar5416Bank2);
  44. static const struct ar5416IniArray bank3 = STATIC_INI_ARRAY(ar5416Bank3);
  45. static const struct ar5416IniArray bank7 = STATIC_INI_ARRAY(ar5416Bank7);
  46. static void ar5008_write_bank6(struct ath_hw *ah, unsigned int *writecnt)
  47. {
  48. struct ar5416IniArray *array = &ah->iniBank6;
  49. u32 *data = ah->analogBank6Data;
  50. int r;
  51. ENABLE_REGWRITE_BUFFER(ah);
  52. for (r = 0; r < array->ia_rows; r++) {
  53. REG_WRITE(ah, INI_RA(array, r, 0), data[r]);
  54. DO_DELAY(*writecnt);
  55. }
  56. REGWRITE_BUFFER_FLUSH(ah);
  57. }
  58. /**
  59. * ar5008_hw_phy_modify_rx_buffer() - perform analog swizzling of parameters
  60. * @rfbuf:
  61. * @reg32:
  62. * @numBits:
  63. * @firstBit:
  64. * @column:
  65. *
  66. * Performs analog "swizzling" of parameters into their location.
  67. * Used on external AR2133/AR5133 radios.
  68. */
  69. static void ar5008_hw_phy_modify_rx_buffer(u32 *rfBuf, u32 reg32,
  70. u32 numBits, u32 firstBit,
  71. u32 column)
  72. {
  73. u32 tmp32, mask, arrayEntry, lastBit;
  74. int32_t bitPosition, bitsLeft;
  75. tmp32 = ath9k_hw_reverse_bits(reg32, numBits);
  76. arrayEntry = (firstBit - 1) / 8;
  77. bitPosition = (firstBit - 1) % 8;
  78. bitsLeft = numBits;
  79. while (bitsLeft > 0) {
  80. lastBit = (bitPosition + bitsLeft > 8) ?
  81. 8 : bitPosition + bitsLeft;
  82. mask = (((1 << lastBit) - 1) ^ ((1 << bitPosition) - 1)) <<
  83. (column * 8);
  84. rfBuf[arrayEntry] &= ~mask;
  85. rfBuf[arrayEntry] |= ((tmp32 << bitPosition) <<
  86. (column * 8)) & mask;
  87. bitsLeft -= 8 - bitPosition;
  88. tmp32 = tmp32 >> (8 - bitPosition);
  89. bitPosition = 0;
  90. arrayEntry++;
  91. }
  92. }
  93. /*
  94. * Fix on 2.4 GHz band for orientation sensitivity issue by increasing
  95. * rf_pwd_icsyndiv.
  96. *
  97. * Theoretical Rules:
  98. * if 2 GHz band
  99. * if forceBiasAuto
  100. * if synth_freq < 2412
  101. * bias = 0
  102. * else if 2412 <= synth_freq <= 2422
  103. * bias = 1
  104. * else // synth_freq > 2422
  105. * bias = 2
  106. * else if forceBias > 0
  107. * bias = forceBias & 7
  108. * else
  109. * no change, use value from ini file
  110. * else
  111. * no change, invalid band
  112. *
  113. * 1st Mod:
  114. * 2422 also uses value of 2
  115. * <approved>
  116. *
  117. * 2nd Mod:
  118. * Less than 2412 uses value of 0, 2412 and above uses value of 2
  119. */
  120. static void ar5008_hw_force_bias(struct ath_hw *ah, u16 synth_freq)
  121. {
  122. struct ath_common *common = ath9k_hw_common(ah);
  123. u32 tmp_reg;
  124. int reg_writes = 0;
  125. u32 new_bias = 0;
  126. if (!AR_SREV_5416(ah) || synth_freq >= 3000)
  127. return;
  128. BUG_ON(AR_SREV_9280_20_OR_LATER(ah));
  129. if (synth_freq < 2412)
  130. new_bias = 0;
  131. else if (synth_freq < 2422)
  132. new_bias = 1;
  133. else
  134. new_bias = 2;
  135. /* pre-reverse this field */
  136. tmp_reg = ath9k_hw_reverse_bits(new_bias, 3);
  137. ath_dbg(common, CONFIG, "Force rf_pwd_icsyndiv to %1d on %4d\n",
  138. new_bias, synth_freq);
  139. /* swizzle rf_pwd_icsyndiv */
  140. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data, tmp_reg, 3, 181, 3);
  141. /* write Bank 6 with new params */
  142. ar5008_write_bank6(ah, &reg_writes);
  143. }
  144. /**
  145. * ar5008_hw_set_channel - tune to a channel on the external AR2133/AR5133 radios
  146. * @ah: atheros hardware structure
  147. * @chan:
  148. *
  149. * For the external AR2133/AR5133 radios, takes the MHz channel value and set
  150. * the channel value. Assumes writes enabled to analog bus and bank6 register
  151. * cache in ah->analogBank6Data.
  152. */
  153. static int ar5008_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
  154. {
  155. struct ath_common *common = ath9k_hw_common(ah);
  156. u32 channelSel = 0;
  157. u32 bModeSynth = 0;
  158. u32 aModeRefSel = 0;
  159. u32 reg32 = 0;
  160. u16 freq;
  161. struct chan_centers centers;
  162. ath9k_hw_get_channel_centers(ah, chan, &centers);
  163. freq = centers.synth_center;
  164. if (freq < 4800) {
  165. u32 txctl;
  166. if (((freq - 2192) % 5) == 0) {
  167. channelSel = ((freq - 672) * 2 - 3040) / 10;
  168. bModeSynth = 0;
  169. } else if (((freq - 2224) % 5) == 0) {
  170. channelSel = ((freq - 704) * 2 - 3040) / 10;
  171. bModeSynth = 1;
  172. } else {
  173. ath_err(common, "Invalid channel %u MHz\n", freq);
  174. return -EINVAL;
  175. }
  176. channelSel = (channelSel << 2) & 0xff;
  177. channelSel = ath9k_hw_reverse_bits(channelSel, 8);
  178. txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
  179. if (freq == 2484) {
  180. REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
  181. txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
  182. } else {
  183. REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
  184. txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
  185. }
  186. } else if ((freq % 20) == 0 && freq >= 5120) {
  187. channelSel =
  188. ath9k_hw_reverse_bits(((freq - 4800) / 20 << 2), 8);
  189. aModeRefSel = ath9k_hw_reverse_bits(1, 2);
  190. } else if ((freq % 10) == 0) {
  191. channelSel =
  192. ath9k_hw_reverse_bits(((freq - 4800) / 10 << 1), 8);
  193. if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah))
  194. aModeRefSel = ath9k_hw_reverse_bits(2, 2);
  195. else
  196. aModeRefSel = ath9k_hw_reverse_bits(1, 2);
  197. } else if ((freq % 5) == 0) {
  198. channelSel = ath9k_hw_reverse_bits((freq - 4800) / 5, 8);
  199. aModeRefSel = ath9k_hw_reverse_bits(1, 2);
  200. } else {
  201. ath_err(common, "Invalid channel %u MHz\n", freq);
  202. return -EINVAL;
  203. }
  204. ar5008_hw_force_bias(ah, freq);
  205. reg32 =
  206. (channelSel << 8) | (aModeRefSel << 2) | (bModeSynth << 1) |
  207. (1 << 5) | 0x1;
  208. REG_WRITE(ah, AR_PHY(0x37), reg32);
  209. ah->curchan = chan;
  210. return 0;
  211. }
  212. /**
  213. * ar5008_hw_spur_mitigate - convert baseband spur frequency for external radios
  214. * @ah: atheros hardware structure
  215. * @chan:
  216. *
  217. * For non single-chip solutions. Converts to baseband spur frequency given the
  218. * input channel frequency and compute register settings below.
  219. */
  220. static void ar5008_hw_spur_mitigate(struct ath_hw *ah,
  221. struct ath9k_channel *chan)
  222. {
  223. int bb_spur = AR_NO_SPUR;
  224. int bin, cur_bin;
  225. int spur_freq_sd;
  226. int spur_delta_phase;
  227. int denominator;
  228. int upper, lower, cur_vit_mask;
  229. int tmp, new;
  230. int i;
  231. static int pilot_mask_reg[4] = {
  232. AR_PHY_TIMING7, AR_PHY_TIMING8,
  233. AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
  234. };
  235. static int chan_mask_reg[4] = {
  236. AR_PHY_TIMING9, AR_PHY_TIMING10,
  237. AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
  238. };
  239. static int inc[4] = { 0, 100, 0, 0 };
  240. int8_t mask_m[123];
  241. int8_t mask_p[123];
  242. int8_t mask_amt;
  243. int tmp_mask;
  244. int cur_bb_spur;
  245. bool is2GHz = IS_CHAN_2GHZ(chan);
  246. memset(&mask_m, 0, sizeof(int8_t) * 123);
  247. memset(&mask_p, 0, sizeof(int8_t) * 123);
  248. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  249. cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
  250. if (AR_NO_SPUR == cur_bb_spur)
  251. break;
  252. cur_bb_spur = cur_bb_spur - (chan->channel * 10);
  253. if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
  254. bb_spur = cur_bb_spur;
  255. break;
  256. }
  257. }
  258. if (AR_NO_SPUR == bb_spur)
  259. return;
  260. bin = bb_spur * 32;
  261. tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
  262. new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
  263. AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
  264. AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
  265. AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
  266. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
  267. new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
  268. AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
  269. AR_PHY_SPUR_REG_MASK_RATE_SELECT |
  270. AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
  271. SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
  272. REG_WRITE(ah, AR_PHY_SPUR_REG, new);
  273. spur_delta_phase = ((bb_spur * 524288) / 100) &
  274. AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  275. denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
  276. spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
  277. new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
  278. SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
  279. SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
  280. REG_WRITE(ah, AR_PHY_TIMING11, new);
  281. cur_bin = -6000;
  282. upper = bin + 100;
  283. lower = bin - 100;
  284. for (i = 0; i < 4; i++) {
  285. int pilot_mask = 0;
  286. int chan_mask = 0;
  287. int bp = 0;
  288. for (bp = 0; bp < 30; bp++) {
  289. if ((cur_bin > lower) && (cur_bin < upper)) {
  290. pilot_mask = pilot_mask | 0x1 << bp;
  291. chan_mask = chan_mask | 0x1 << bp;
  292. }
  293. cur_bin += 100;
  294. }
  295. cur_bin += inc[i];
  296. REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
  297. REG_WRITE(ah, chan_mask_reg[i], chan_mask);
  298. }
  299. cur_vit_mask = 6100;
  300. upper = bin + 120;
  301. lower = bin - 120;
  302. for (i = 0; i < 123; i++) {
  303. if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
  304. /* workaround for gcc bug #37014 */
  305. volatile int tmp_v = abs(cur_vit_mask - bin);
  306. if (tmp_v < 75)
  307. mask_amt = 1;
  308. else
  309. mask_amt = 0;
  310. if (cur_vit_mask < 0)
  311. mask_m[abs(cur_vit_mask / 100)] = mask_amt;
  312. else
  313. mask_p[cur_vit_mask / 100] = mask_amt;
  314. }
  315. cur_vit_mask -= 100;
  316. }
  317. tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
  318. | (mask_m[48] << 26) | (mask_m[49] << 24)
  319. | (mask_m[50] << 22) | (mask_m[51] << 20)
  320. | (mask_m[52] << 18) | (mask_m[53] << 16)
  321. | (mask_m[54] << 14) | (mask_m[55] << 12)
  322. | (mask_m[56] << 10) | (mask_m[57] << 8)
  323. | (mask_m[58] << 6) | (mask_m[59] << 4)
  324. | (mask_m[60] << 2) | (mask_m[61] << 0);
  325. REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
  326. REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
  327. tmp_mask = (mask_m[31] << 28)
  328. | (mask_m[32] << 26) | (mask_m[33] << 24)
  329. | (mask_m[34] << 22) | (mask_m[35] << 20)
  330. | (mask_m[36] << 18) | (mask_m[37] << 16)
  331. | (mask_m[48] << 14) | (mask_m[39] << 12)
  332. | (mask_m[40] << 10) | (mask_m[41] << 8)
  333. | (mask_m[42] << 6) | (mask_m[43] << 4)
  334. | (mask_m[44] << 2) | (mask_m[45] << 0);
  335. REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
  336. REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
  337. tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
  338. | (mask_m[18] << 26) | (mask_m[18] << 24)
  339. | (mask_m[20] << 22) | (mask_m[20] << 20)
  340. | (mask_m[22] << 18) | (mask_m[22] << 16)
  341. | (mask_m[24] << 14) | (mask_m[24] << 12)
  342. | (mask_m[25] << 10) | (mask_m[26] << 8)
  343. | (mask_m[27] << 6) | (mask_m[28] << 4)
  344. | (mask_m[29] << 2) | (mask_m[30] << 0);
  345. REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
  346. REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
  347. tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
  348. | (mask_m[2] << 26) | (mask_m[3] << 24)
  349. | (mask_m[4] << 22) | (mask_m[5] << 20)
  350. | (mask_m[6] << 18) | (mask_m[7] << 16)
  351. | (mask_m[8] << 14) | (mask_m[9] << 12)
  352. | (mask_m[10] << 10) | (mask_m[11] << 8)
  353. | (mask_m[12] << 6) | (mask_m[13] << 4)
  354. | (mask_m[14] << 2) | (mask_m[15] << 0);
  355. REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
  356. REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
  357. tmp_mask = (mask_p[15] << 28)
  358. | (mask_p[14] << 26) | (mask_p[13] << 24)
  359. | (mask_p[12] << 22) | (mask_p[11] << 20)
  360. | (mask_p[10] << 18) | (mask_p[9] << 16)
  361. | (mask_p[8] << 14) | (mask_p[7] << 12)
  362. | (mask_p[6] << 10) | (mask_p[5] << 8)
  363. | (mask_p[4] << 6) | (mask_p[3] << 4)
  364. | (mask_p[2] << 2) | (mask_p[1] << 0);
  365. REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
  366. REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
  367. tmp_mask = (mask_p[30] << 28)
  368. | (mask_p[29] << 26) | (mask_p[28] << 24)
  369. | (mask_p[27] << 22) | (mask_p[26] << 20)
  370. | (mask_p[25] << 18) | (mask_p[24] << 16)
  371. | (mask_p[23] << 14) | (mask_p[22] << 12)
  372. | (mask_p[21] << 10) | (mask_p[20] << 8)
  373. | (mask_p[19] << 6) | (mask_p[18] << 4)
  374. | (mask_p[17] << 2) | (mask_p[16] << 0);
  375. REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
  376. REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
  377. tmp_mask = (mask_p[45] << 28)
  378. | (mask_p[44] << 26) | (mask_p[43] << 24)
  379. | (mask_p[42] << 22) | (mask_p[41] << 20)
  380. | (mask_p[40] << 18) | (mask_p[39] << 16)
  381. | (mask_p[38] << 14) | (mask_p[37] << 12)
  382. | (mask_p[36] << 10) | (mask_p[35] << 8)
  383. | (mask_p[34] << 6) | (mask_p[33] << 4)
  384. | (mask_p[32] << 2) | (mask_p[31] << 0);
  385. REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
  386. REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
  387. tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
  388. | (mask_p[59] << 26) | (mask_p[58] << 24)
  389. | (mask_p[57] << 22) | (mask_p[56] << 20)
  390. | (mask_p[55] << 18) | (mask_p[54] << 16)
  391. | (mask_p[53] << 14) | (mask_p[52] << 12)
  392. | (mask_p[51] << 10) | (mask_p[50] << 8)
  393. | (mask_p[49] << 6) | (mask_p[48] << 4)
  394. | (mask_p[47] << 2) | (mask_p[46] << 0);
  395. REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
  396. REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
  397. }
  398. /**
  399. * ar5008_hw_rf_alloc_ext_banks - allocates banks for external radio programming
  400. * @ah: atheros hardware structure
  401. *
  402. * Only required for older devices with external AR2133/AR5133 radios.
  403. */
  404. static int ar5008_hw_rf_alloc_ext_banks(struct ath_hw *ah)
  405. {
  406. int size = ah->iniBank6.ia_rows * sizeof(u32);
  407. if (AR_SREV_9280_20_OR_LATER(ah))
  408. return 0;
  409. ah->analogBank6Data = devm_kzalloc(ah->dev, size, GFP_KERNEL);
  410. if (!ah->analogBank6Data)
  411. return -ENOMEM;
  412. return 0;
  413. }
  414. /* *
  415. * ar5008_hw_set_rf_regs - programs rf registers based on EEPROM
  416. * @ah: atheros hardware structure
  417. * @chan:
  418. * @modesIndex:
  419. *
  420. * Used for the external AR2133/AR5133 radios.
  421. *
  422. * Reads the EEPROM header info from the device structure and programs
  423. * all rf registers. This routine requires access to the analog
  424. * rf device. This is not required for single-chip devices.
  425. */
  426. static bool ar5008_hw_set_rf_regs(struct ath_hw *ah,
  427. struct ath9k_channel *chan,
  428. u16 modesIndex)
  429. {
  430. u32 eepMinorRev;
  431. u32 ob5GHz = 0, db5GHz = 0;
  432. u32 ob2GHz = 0, db2GHz = 0;
  433. int regWrites = 0;
  434. int i;
  435. /*
  436. * Software does not need to program bank data
  437. * for single chip devices, that is AR9280 or anything
  438. * after that.
  439. */
  440. if (AR_SREV_9280_20_OR_LATER(ah))
  441. return true;
  442. /* Setup rf parameters */
  443. eepMinorRev = ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV);
  444. for (i = 0; i < ah->iniBank6.ia_rows; i++)
  445. ah->analogBank6Data[i] = INI_RA(&ah->iniBank6, i, modesIndex);
  446. /* Only the 5 or 2 GHz OB/DB need to be set for a mode */
  447. if (eepMinorRev >= 2) {
  448. if (IS_CHAN_2GHZ(chan)) {
  449. ob2GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_2);
  450. db2GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_2);
  451. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  452. ob2GHz, 3, 197, 0);
  453. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  454. db2GHz, 3, 194, 0);
  455. } else {
  456. ob5GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_5);
  457. db5GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_5);
  458. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  459. ob5GHz, 3, 203, 0);
  460. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  461. db5GHz, 3, 200, 0);
  462. }
  463. }
  464. /* Write Analog registers */
  465. REG_WRITE_ARRAY(&bank0, 1, regWrites);
  466. REG_WRITE_ARRAY(&bank1, 1, regWrites);
  467. REG_WRITE_ARRAY(&bank2, 1, regWrites);
  468. REG_WRITE_ARRAY(&bank3, modesIndex, regWrites);
  469. ar5008_write_bank6(ah, &regWrites);
  470. REG_WRITE_ARRAY(&bank7, 1, regWrites);
  471. return true;
  472. }
  473. static void ar5008_hw_init_bb(struct ath_hw *ah,
  474. struct ath9k_channel *chan)
  475. {
  476. u32 synthDelay;
  477. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  478. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
  479. ath9k_hw_synth_delay(ah, chan, synthDelay);
  480. }
  481. static void ar5008_hw_init_chain_masks(struct ath_hw *ah)
  482. {
  483. int rx_chainmask, tx_chainmask;
  484. rx_chainmask = ah->rxchainmask;
  485. tx_chainmask = ah->txchainmask;
  486. switch (rx_chainmask) {
  487. case 0x5:
  488. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  489. AR_PHY_SWAP_ALT_CHAIN);
  490. case 0x3:
  491. if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
  492. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
  493. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
  494. break;
  495. }
  496. case 0x1:
  497. case 0x2:
  498. case 0x7:
  499. ENABLE_REGWRITE_BUFFER(ah);
  500. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  501. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  502. break;
  503. default:
  504. ENABLE_REGWRITE_BUFFER(ah);
  505. break;
  506. }
  507. REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
  508. REGWRITE_BUFFER_FLUSH(ah);
  509. if (tx_chainmask == 0x5) {
  510. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  511. AR_PHY_SWAP_ALT_CHAIN);
  512. }
  513. if (AR_SREV_9100(ah))
  514. REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
  515. REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
  516. }
  517. static void ar5008_hw_override_ini(struct ath_hw *ah,
  518. struct ath9k_channel *chan)
  519. {
  520. u32 val;
  521. /*
  522. * Set the RX_ABORT and RX_DIS and clear if off only after
  523. * RXE is set for MAC. This prevents frames with corrupted
  524. * descriptor status.
  525. */
  526. REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
  527. if (AR_SREV_9280_20_OR_LATER(ah)) {
  528. /*
  529. * For AR9280 and above, there is a new feature that allows
  530. * Multicast search based on both MAC Address and Key ID.
  531. * By default, this feature is enabled. But since the driver
  532. * is not using this feature, we switch it off; otherwise
  533. * multicast search based on MAC addr only will fail.
  534. */
  535. val = REG_READ(ah, AR_PCU_MISC_MODE2) &
  536. (~AR_ADHOC_MCAST_KEYID_ENABLE);
  537. if (!AR_SREV_9271(ah))
  538. val &= ~AR_PCU_MISC_MODE2_HWWAR1;
  539. if (AR_SREV_9287_11_OR_LATER(ah))
  540. val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
  541. REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
  542. }
  543. REG_SET_BIT(ah, AR_PHY_CCK_DETECT,
  544. AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
  545. if (AR_SREV_9280_20_OR_LATER(ah))
  546. return;
  547. /*
  548. * Disable BB clock gating
  549. * Necessary to avoid issues on AR5416 2.0
  550. */
  551. REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
  552. /*
  553. * Disable RIFS search on some chips to avoid baseband
  554. * hang issues.
  555. */
  556. if (AR_SREV_9100(ah) || AR_SREV_9160(ah)) {
  557. val = REG_READ(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS);
  558. val &= ~AR_PHY_RIFS_INIT_DELAY;
  559. REG_WRITE(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS, val);
  560. }
  561. }
  562. static void ar5008_hw_set_channel_regs(struct ath_hw *ah,
  563. struct ath9k_channel *chan)
  564. {
  565. u32 phymode;
  566. u32 enableDacFifo = 0;
  567. if (AR_SREV_9285_12_OR_LATER(ah))
  568. enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
  569. AR_PHY_FC_ENABLE_DAC_FIFO);
  570. phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
  571. | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
  572. if (IS_CHAN_HT40(chan)) {
  573. phymode |= AR_PHY_FC_DYN2040_EN;
  574. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  575. (chan->chanmode == CHANNEL_G_HT40PLUS))
  576. phymode |= AR_PHY_FC_DYN2040_PRI_CH;
  577. }
  578. REG_WRITE(ah, AR_PHY_TURBO, phymode);
  579. ath9k_hw_set11nmac2040(ah);
  580. ENABLE_REGWRITE_BUFFER(ah);
  581. REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
  582. REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
  583. REGWRITE_BUFFER_FLUSH(ah);
  584. }
  585. static int ar5008_hw_process_ini(struct ath_hw *ah,
  586. struct ath9k_channel *chan)
  587. {
  588. struct ath_common *common = ath9k_hw_common(ah);
  589. int i, regWrites = 0;
  590. u32 modesIndex, freqIndex;
  591. switch (chan->chanmode) {
  592. case CHANNEL_A:
  593. case CHANNEL_A_HT20:
  594. modesIndex = 1;
  595. freqIndex = 1;
  596. break;
  597. case CHANNEL_A_HT40PLUS:
  598. case CHANNEL_A_HT40MINUS:
  599. modesIndex = 2;
  600. freqIndex = 1;
  601. break;
  602. case CHANNEL_G:
  603. case CHANNEL_G_HT20:
  604. case CHANNEL_B:
  605. modesIndex = 4;
  606. freqIndex = 2;
  607. break;
  608. case CHANNEL_G_HT40PLUS:
  609. case CHANNEL_G_HT40MINUS:
  610. modesIndex = 3;
  611. freqIndex = 2;
  612. break;
  613. default:
  614. return -EINVAL;
  615. }
  616. /*
  617. * Set correct baseband to analog shift setting to
  618. * access analog chips.
  619. */
  620. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  621. /* Write ADDAC shifts */
  622. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
  623. if (ah->eep_ops->set_addac)
  624. ah->eep_ops->set_addac(ah, chan);
  625. REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
  626. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
  627. ENABLE_REGWRITE_BUFFER(ah);
  628. for (i = 0; i < ah->iniModes.ia_rows; i++) {
  629. u32 reg = INI_RA(&ah->iniModes, i, 0);
  630. u32 val = INI_RA(&ah->iniModes, i, modesIndex);
  631. if (reg == AR_AN_TOP2 && ah->need_an_top2_fixup)
  632. val &= ~AR_AN_TOP2_PWDCLKIND;
  633. REG_WRITE(ah, reg, val);
  634. if (reg >= 0x7800 && reg < 0x78a0
  635. && ah->config.analog_shiftreg
  636. && (common->bus_ops->ath_bus_type != ATH_USB)) {
  637. udelay(100);
  638. }
  639. DO_DELAY(regWrites);
  640. }
  641. REGWRITE_BUFFER_FLUSH(ah);
  642. if (AR_SREV_9280(ah) || AR_SREV_9287_11_OR_LATER(ah))
  643. REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
  644. if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
  645. AR_SREV_9287_11_OR_LATER(ah))
  646. REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
  647. if (AR_SREV_9271_10(ah)) {
  648. REG_SET_BIT(ah, AR_PHY_SPECTRAL_SCAN, AR_PHY_SPECTRAL_SCAN_ENA);
  649. REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_ADC_ON, 0xa);
  650. }
  651. ENABLE_REGWRITE_BUFFER(ah);
  652. /* Write common array parameters */
  653. for (i = 0; i < ah->iniCommon.ia_rows; i++) {
  654. u32 reg = INI_RA(&ah->iniCommon, i, 0);
  655. u32 val = INI_RA(&ah->iniCommon, i, 1);
  656. REG_WRITE(ah, reg, val);
  657. if (reg >= 0x7800 && reg < 0x78a0
  658. && ah->config.analog_shiftreg
  659. && (common->bus_ops->ath_bus_type != ATH_USB)) {
  660. udelay(100);
  661. }
  662. DO_DELAY(regWrites);
  663. }
  664. REGWRITE_BUFFER_FLUSH(ah);
  665. REG_WRITE_ARRAY(&ah->iniBB_RfGain, freqIndex, regWrites);
  666. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  667. REG_WRITE_ARRAY(&ah->iniModesFastClock, modesIndex,
  668. regWrites);
  669. ar5008_hw_override_ini(ah, chan);
  670. ar5008_hw_set_channel_regs(ah, chan);
  671. ar5008_hw_init_chain_masks(ah);
  672. ath9k_olc_init(ah);
  673. ath9k_hw_apply_txpower(ah, chan, false);
  674. /* Write analog registers */
  675. if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
  676. ath_err(ath9k_hw_common(ah), "ar5416SetRfRegs failed\n");
  677. return -EIO;
  678. }
  679. return 0;
  680. }
  681. static void ar5008_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
  682. {
  683. u32 rfMode = 0;
  684. if (chan == NULL)
  685. return;
  686. rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
  687. ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
  688. if (!AR_SREV_9280_20_OR_LATER(ah))
  689. rfMode |= (IS_CHAN_5GHZ(chan)) ?
  690. AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
  691. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  692. rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
  693. REG_WRITE(ah, AR_PHY_MODE, rfMode);
  694. }
  695. static void ar5008_hw_mark_phy_inactive(struct ath_hw *ah)
  696. {
  697. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
  698. }
  699. static void ar5008_hw_set_delta_slope(struct ath_hw *ah,
  700. struct ath9k_channel *chan)
  701. {
  702. u32 coef_scaled, ds_coef_exp, ds_coef_man;
  703. u32 clockMhzScaled = 0x64000000;
  704. struct chan_centers centers;
  705. if (IS_CHAN_HALF_RATE(chan))
  706. clockMhzScaled = clockMhzScaled >> 1;
  707. else if (IS_CHAN_QUARTER_RATE(chan))
  708. clockMhzScaled = clockMhzScaled >> 2;
  709. ath9k_hw_get_channel_centers(ah, chan, &centers);
  710. coef_scaled = clockMhzScaled / centers.synth_center;
  711. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  712. &ds_coef_exp);
  713. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  714. AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
  715. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  716. AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
  717. coef_scaled = (9 * coef_scaled) / 10;
  718. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  719. &ds_coef_exp);
  720. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  721. AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
  722. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  723. AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
  724. }
  725. static bool ar5008_hw_rfbus_req(struct ath_hw *ah)
  726. {
  727. REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
  728. return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
  729. AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
  730. }
  731. static void ar5008_hw_rfbus_done(struct ath_hw *ah)
  732. {
  733. u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  734. ath9k_hw_synth_delay(ah, ah->curchan, synthDelay);
  735. REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
  736. }
  737. static void ar5008_restore_chainmask(struct ath_hw *ah)
  738. {
  739. int rx_chainmask = ah->rxchainmask;
  740. if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
  741. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  742. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  743. }
  744. }
  745. static u32 ar9160_hw_compute_pll_control(struct ath_hw *ah,
  746. struct ath9k_channel *chan)
  747. {
  748. u32 pll;
  749. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  750. if (chan && IS_CHAN_HALF_RATE(chan))
  751. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  752. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  753. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  754. if (chan && IS_CHAN_5GHZ(chan))
  755. pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
  756. else
  757. pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
  758. return pll;
  759. }
  760. static u32 ar5008_hw_compute_pll_control(struct ath_hw *ah,
  761. struct ath9k_channel *chan)
  762. {
  763. u32 pll;
  764. pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
  765. if (chan && IS_CHAN_HALF_RATE(chan))
  766. pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
  767. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  768. pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
  769. if (chan && IS_CHAN_5GHZ(chan))
  770. pll |= SM(0xa, AR_RTC_PLL_DIV);
  771. else
  772. pll |= SM(0xb, AR_RTC_PLL_DIV);
  773. return pll;
  774. }
  775. static bool ar5008_hw_ani_control_new(struct ath_hw *ah,
  776. enum ath9k_ani_cmd cmd,
  777. int param)
  778. {
  779. struct ath_common *common = ath9k_hw_common(ah);
  780. struct ath9k_channel *chan = ah->curchan;
  781. struct ar5416AniState *aniState = &ah->ani;
  782. s32 value, value2;
  783. switch (cmd & ah->ani_function) {
  784. case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
  785. /*
  786. * on == 1 means ofdm weak signal detection is ON
  787. * on == 1 is the default, for less noise immunity
  788. *
  789. * on == 0 means ofdm weak signal detection is OFF
  790. * on == 0 means more noise imm
  791. */
  792. u32 on = param ? 1 : 0;
  793. /*
  794. * make register setting for default
  795. * (weak sig detect ON) come from INI file
  796. */
  797. int m1ThreshLow = on ?
  798. aniState->iniDef.m1ThreshLow : m1ThreshLow_off;
  799. int m2ThreshLow = on ?
  800. aniState->iniDef.m2ThreshLow : m2ThreshLow_off;
  801. int m1Thresh = on ?
  802. aniState->iniDef.m1Thresh : m1Thresh_off;
  803. int m2Thresh = on ?
  804. aniState->iniDef.m2Thresh : m2Thresh_off;
  805. int m2CountThr = on ?
  806. aniState->iniDef.m2CountThr : m2CountThr_off;
  807. int m2CountThrLow = on ?
  808. aniState->iniDef.m2CountThrLow : m2CountThrLow_off;
  809. int m1ThreshLowExt = on ?
  810. aniState->iniDef.m1ThreshLowExt : m1ThreshLowExt_off;
  811. int m2ThreshLowExt = on ?
  812. aniState->iniDef.m2ThreshLowExt : m2ThreshLowExt_off;
  813. int m1ThreshExt = on ?
  814. aniState->iniDef.m1ThreshExt : m1ThreshExt_off;
  815. int m2ThreshExt = on ?
  816. aniState->iniDef.m2ThreshExt : m2ThreshExt_off;
  817. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  818. AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
  819. m1ThreshLow);
  820. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  821. AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
  822. m2ThreshLow);
  823. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  824. AR_PHY_SFCORR_M1_THRESH, m1Thresh);
  825. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  826. AR_PHY_SFCORR_M2_THRESH, m2Thresh);
  827. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  828. AR_PHY_SFCORR_M2COUNT_THR, m2CountThr);
  829. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  830. AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
  831. m2CountThrLow);
  832. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  833. AR_PHY_SFCORR_EXT_M1_THRESH_LOW, m1ThreshLowExt);
  834. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  835. AR_PHY_SFCORR_EXT_M2_THRESH_LOW, m2ThreshLowExt);
  836. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  837. AR_PHY_SFCORR_EXT_M1_THRESH, m1ThreshExt);
  838. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  839. AR_PHY_SFCORR_EXT_M2_THRESH, m2ThreshExt);
  840. if (on)
  841. REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
  842. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  843. else
  844. REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
  845. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  846. if (on != aniState->ofdmWeakSigDetect) {
  847. ath_dbg(common, ANI,
  848. "** ch %d: ofdm weak signal: %s=>%s\n",
  849. chan->channel,
  850. aniState->ofdmWeakSigDetect ?
  851. "on" : "off",
  852. on ? "on" : "off");
  853. if (on)
  854. ah->stats.ast_ani_ofdmon++;
  855. else
  856. ah->stats.ast_ani_ofdmoff++;
  857. aniState->ofdmWeakSigDetect = on;
  858. }
  859. break;
  860. }
  861. case ATH9K_ANI_FIRSTEP_LEVEL:{
  862. u32 level = param;
  863. if (level >= ARRAY_SIZE(firstep_table)) {
  864. ath_dbg(common, ANI,
  865. "ATH9K_ANI_FIRSTEP_LEVEL: level out of range (%u > %zu)\n",
  866. level, ARRAY_SIZE(firstep_table));
  867. return false;
  868. }
  869. /*
  870. * make register setting relative to default
  871. * from INI file & cap value
  872. */
  873. value = firstep_table[level] -
  874. firstep_table[ATH9K_ANI_FIRSTEP_LVL] +
  875. aniState->iniDef.firstep;
  876. if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
  877. value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
  878. if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
  879. value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
  880. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
  881. AR_PHY_FIND_SIG_FIRSTEP,
  882. value);
  883. /*
  884. * we need to set first step low register too
  885. * make register setting relative to default
  886. * from INI file & cap value
  887. */
  888. value2 = firstep_table[level] -
  889. firstep_table[ATH9K_ANI_FIRSTEP_LVL] +
  890. aniState->iniDef.firstepLow;
  891. if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
  892. value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
  893. if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
  894. value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
  895. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
  896. AR_PHY_FIND_SIG_FIRSTEP_LOW, value2);
  897. if (level != aniState->firstepLevel) {
  898. ath_dbg(common, ANI,
  899. "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
  900. chan->channel,
  901. aniState->firstepLevel,
  902. level,
  903. ATH9K_ANI_FIRSTEP_LVL,
  904. value,
  905. aniState->iniDef.firstep);
  906. ath_dbg(common, ANI,
  907. "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
  908. chan->channel,
  909. aniState->firstepLevel,
  910. level,
  911. ATH9K_ANI_FIRSTEP_LVL,
  912. value2,
  913. aniState->iniDef.firstepLow);
  914. if (level > aniState->firstepLevel)
  915. ah->stats.ast_ani_stepup++;
  916. else if (level < aniState->firstepLevel)
  917. ah->stats.ast_ani_stepdown++;
  918. aniState->firstepLevel = level;
  919. }
  920. break;
  921. }
  922. case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
  923. u32 level = param;
  924. if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
  925. ath_dbg(common, ANI,
  926. "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level out of range (%u > %zu)\n",
  927. level, ARRAY_SIZE(cycpwrThr1_table));
  928. return false;
  929. }
  930. /*
  931. * make register setting relative to default
  932. * from INI file & cap value
  933. */
  934. value = cycpwrThr1_table[level] -
  935. cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL] +
  936. aniState->iniDef.cycpwrThr1;
  937. if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
  938. value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
  939. if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
  940. value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
  941. REG_RMW_FIELD(ah, AR_PHY_TIMING5,
  942. AR_PHY_TIMING5_CYCPWR_THR1,
  943. value);
  944. /*
  945. * set AR_PHY_EXT_CCA for extension channel
  946. * make register setting relative to default
  947. * from INI file & cap value
  948. */
  949. value2 = cycpwrThr1_table[level] -
  950. cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL] +
  951. aniState->iniDef.cycpwrThr1Ext;
  952. if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
  953. value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
  954. if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
  955. value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
  956. REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
  957. AR_PHY_EXT_TIMING5_CYCPWR_THR1, value2);
  958. if (level != aniState->spurImmunityLevel) {
  959. ath_dbg(common, ANI,
  960. "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
  961. chan->channel,
  962. aniState->spurImmunityLevel,
  963. level,
  964. ATH9K_ANI_SPUR_IMMUNE_LVL,
  965. value,
  966. aniState->iniDef.cycpwrThr1);
  967. ath_dbg(common, ANI,
  968. "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
  969. chan->channel,
  970. aniState->spurImmunityLevel,
  971. level,
  972. ATH9K_ANI_SPUR_IMMUNE_LVL,
  973. value2,
  974. aniState->iniDef.cycpwrThr1Ext);
  975. if (level > aniState->spurImmunityLevel)
  976. ah->stats.ast_ani_spurup++;
  977. else if (level < aniState->spurImmunityLevel)
  978. ah->stats.ast_ani_spurdown++;
  979. aniState->spurImmunityLevel = level;
  980. }
  981. break;
  982. }
  983. case ATH9K_ANI_MRC_CCK:
  984. /*
  985. * You should not see this as AR5008, AR9001, AR9002
  986. * does not have hardware support for MRC CCK.
  987. */
  988. WARN_ON(1);
  989. break;
  990. case ATH9K_ANI_PRESENT:
  991. break;
  992. default:
  993. ath_dbg(common, ANI, "invalid cmd %u\n", cmd);
  994. return false;
  995. }
  996. ath_dbg(common, ANI,
  997. "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
  998. aniState->spurImmunityLevel,
  999. aniState->ofdmWeakSigDetect ? "on" : "off",
  1000. aniState->firstepLevel,
  1001. aniState->mrcCCK ? "on" : "off",
  1002. aniState->listenTime,
  1003. aniState->ofdmPhyErrCount,
  1004. aniState->cckPhyErrCount);
  1005. return true;
  1006. }
  1007. static void ar5008_hw_do_getnf(struct ath_hw *ah,
  1008. int16_t nfarray[NUM_NF_READINGS])
  1009. {
  1010. int16_t nf;
  1011. nf = MS(REG_READ(ah, AR_PHY_CCA), AR_PHY_MINCCA_PWR);
  1012. nfarray[0] = sign_extend32(nf, 8);
  1013. nf = MS(REG_READ(ah, AR_PHY_CH1_CCA), AR_PHY_CH1_MINCCA_PWR);
  1014. nfarray[1] = sign_extend32(nf, 8);
  1015. nf = MS(REG_READ(ah, AR_PHY_CH2_CCA), AR_PHY_CH2_MINCCA_PWR);
  1016. nfarray[2] = sign_extend32(nf, 8);
  1017. if (!IS_CHAN_HT40(ah->curchan))
  1018. return;
  1019. nf = MS(REG_READ(ah, AR_PHY_EXT_CCA), AR_PHY_EXT_MINCCA_PWR);
  1020. nfarray[3] = sign_extend32(nf, 8);
  1021. nf = MS(REG_READ(ah, AR_PHY_CH1_EXT_CCA), AR_PHY_CH1_EXT_MINCCA_PWR);
  1022. nfarray[4] = sign_extend32(nf, 8);
  1023. nf = MS(REG_READ(ah, AR_PHY_CH2_EXT_CCA), AR_PHY_CH2_EXT_MINCCA_PWR);
  1024. nfarray[5] = sign_extend32(nf, 8);
  1025. }
  1026. /*
  1027. * Initialize the ANI register values with default (ini) values.
  1028. * This routine is called during a (full) hardware reset after
  1029. * all the registers are initialised from the INI.
  1030. */
  1031. static void ar5008_hw_ani_cache_ini_regs(struct ath_hw *ah)
  1032. {
  1033. struct ath_common *common = ath9k_hw_common(ah);
  1034. struct ath9k_channel *chan = ah->curchan;
  1035. struct ar5416AniState *aniState = &ah->ani;
  1036. struct ath9k_ani_default *iniDef;
  1037. u32 val;
  1038. iniDef = &aniState->iniDef;
  1039. ath_dbg(common, ANI, "ver %d.%d opmode %u chan %d Mhz/0x%x\n",
  1040. ah->hw_version.macVersion,
  1041. ah->hw_version.macRev,
  1042. ah->opmode,
  1043. chan->channel,
  1044. chan->channelFlags);
  1045. val = REG_READ(ah, AR_PHY_SFCORR);
  1046. iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
  1047. iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
  1048. iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
  1049. val = REG_READ(ah, AR_PHY_SFCORR_LOW);
  1050. iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
  1051. iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
  1052. iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
  1053. val = REG_READ(ah, AR_PHY_SFCORR_EXT);
  1054. iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
  1055. iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
  1056. iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
  1057. iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
  1058. iniDef->firstep = REG_READ_FIELD(ah,
  1059. AR_PHY_FIND_SIG,
  1060. AR_PHY_FIND_SIG_FIRSTEP);
  1061. iniDef->firstepLow = REG_READ_FIELD(ah,
  1062. AR_PHY_FIND_SIG_LOW,
  1063. AR_PHY_FIND_SIG_FIRSTEP_LOW);
  1064. iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
  1065. AR_PHY_TIMING5,
  1066. AR_PHY_TIMING5_CYCPWR_THR1);
  1067. iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
  1068. AR_PHY_EXT_CCA,
  1069. AR_PHY_EXT_TIMING5_CYCPWR_THR1);
  1070. /* these levels just got reset to defaults by the INI */
  1071. aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL;
  1072. aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL;
  1073. aniState->ofdmWeakSigDetect = true;
  1074. aniState->mrcCCK = false; /* not available on pre AR9003 */
  1075. }
  1076. static void ar5008_hw_set_nf_limits(struct ath_hw *ah)
  1077. {
  1078. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_5416_2GHZ;
  1079. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_5416_2GHZ;
  1080. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_5416_2GHZ;
  1081. ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_5416_5GHZ;
  1082. ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_5416_5GHZ;
  1083. ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_5416_5GHZ;
  1084. }
  1085. static void ar5008_hw_set_radar_params(struct ath_hw *ah,
  1086. struct ath_hw_radar_conf *conf)
  1087. {
  1088. u32 radar_0 = 0, radar_1 = 0;
  1089. if (!conf) {
  1090. REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
  1091. return;
  1092. }
  1093. radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
  1094. radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
  1095. radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
  1096. radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
  1097. radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
  1098. radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
  1099. radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
  1100. radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
  1101. radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
  1102. radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
  1103. radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
  1104. REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
  1105. REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
  1106. if (conf->ext_channel)
  1107. REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
  1108. else
  1109. REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
  1110. }
  1111. static void ar5008_hw_set_radar_conf(struct ath_hw *ah)
  1112. {
  1113. struct ath_hw_radar_conf *conf = &ah->radar_conf;
  1114. conf->fir_power = -33;
  1115. conf->radar_rssi = 20;
  1116. conf->pulse_height = 10;
  1117. conf->pulse_rssi = 24;
  1118. conf->pulse_inband = 15;
  1119. conf->pulse_maxlen = 255;
  1120. conf->pulse_inband_step = 12;
  1121. conf->radar_inband = 8;
  1122. }
  1123. int ar5008_hw_attach_phy_ops(struct ath_hw *ah)
  1124. {
  1125. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  1126. static const u32 ar5416_cca_regs[6] = {
  1127. AR_PHY_CCA,
  1128. AR_PHY_CH1_CCA,
  1129. AR_PHY_CH2_CCA,
  1130. AR_PHY_EXT_CCA,
  1131. AR_PHY_CH1_EXT_CCA,
  1132. AR_PHY_CH2_EXT_CCA
  1133. };
  1134. int ret;
  1135. ret = ar5008_hw_rf_alloc_ext_banks(ah);
  1136. if (ret)
  1137. return ret;
  1138. priv_ops->rf_set_freq = ar5008_hw_set_channel;
  1139. priv_ops->spur_mitigate_freq = ar5008_hw_spur_mitigate;
  1140. priv_ops->set_rf_regs = ar5008_hw_set_rf_regs;
  1141. priv_ops->set_channel_regs = ar5008_hw_set_channel_regs;
  1142. priv_ops->init_bb = ar5008_hw_init_bb;
  1143. priv_ops->process_ini = ar5008_hw_process_ini;
  1144. priv_ops->set_rfmode = ar5008_hw_set_rfmode;
  1145. priv_ops->mark_phy_inactive = ar5008_hw_mark_phy_inactive;
  1146. priv_ops->set_delta_slope = ar5008_hw_set_delta_slope;
  1147. priv_ops->rfbus_req = ar5008_hw_rfbus_req;
  1148. priv_ops->rfbus_done = ar5008_hw_rfbus_done;
  1149. priv_ops->restore_chainmask = ar5008_restore_chainmask;
  1150. priv_ops->do_getnf = ar5008_hw_do_getnf;
  1151. priv_ops->set_radar_params = ar5008_hw_set_radar_params;
  1152. priv_ops->ani_control = ar5008_hw_ani_control_new;
  1153. priv_ops->ani_cache_ini_regs = ar5008_hw_ani_cache_ini_regs;
  1154. if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah))
  1155. priv_ops->compute_pll_control = ar9160_hw_compute_pll_control;
  1156. else
  1157. priv_ops->compute_pll_control = ar5008_hw_compute_pll_control;
  1158. ar5008_hw_set_nf_limits(ah);
  1159. ar5008_hw_set_radar_conf(ah);
  1160. memcpy(ah->nf_regs, ar5416_cca_regs, sizeof(ah->nf_regs));
  1161. return 0;
  1162. }