net_driver.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2011 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. /* Common definitions for all Efx net driver code */
  11. #ifndef EFX_NET_DRIVER_H
  12. #define EFX_NET_DRIVER_H
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/ethtool.h>
  16. #include <linux/if_vlan.h>
  17. #include <linux/timer.h>
  18. #include <linux/mdio.h>
  19. #include <linux/list.h>
  20. #include <linux/pci.h>
  21. #include <linux/device.h>
  22. #include <linux/highmem.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/mutex.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/i2c.h>
  27. #include <linux/mtd/mtd.h>
  28. #include "enum.h"
  29. #include "bitfield.h"
  30. #include "filter.h"
  31. /**************************************************************************
  32. *
  33. * Build definitions
  34. *
  35. **************************************************************************/
  36. #define EFX_DRIVER_VERSION "3.2"
  37. #ifdef DEBUG
  38. #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
  39. #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
  40. #else
  41. #define EFX_BUG_ON_PARANOID(x) do {} while (0)
  42. #define EFX_WARN_ON_PARANOID(x) do {} while (0)
  43. #endif
  44. /**************************************************************************
  45. *
  46. * Efx data structures
  47. *
  48. **************************************************************************/
  49. #define EFX_MAX_CHANNELS 32U
  50. #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
  51. #define EFX_EXTRA_CHANNEL_IOV 0
  52. #define EFX_EXTRA_CHANNEL_PTP 1
  53. #define EFX_MAX_EXTRA_CHANNELS 2U
  54. /* Checksum generation is a per-queue option in hardware, so each
  55. * queue visible to the networking core is backed by two hardware TX
  56. * queues. */
  57. #define EFX_MAX_TX_TC 2
  58. #define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
  59. #define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
  60. #define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
  61. #define EFX_TXQ_TYPES 4
  62. #define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
  63. /* Maximum possible MTU the driver supports */
  64. #define EFX_MAX_MTU (9 * 1024)
  65. /* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
  66. * and should be a multiple of the cache line size.
  67. */
  68. #define EFX_RX_USR_BUF_SIZE (2048 - 256)
  69. /* If possible, we should ensure cache line alignment at start and end
  70. * of every buffer. Otherwise, we just need to ensure 4-byte
  71. * alignment of the network header.
  72. */
  73. #if NET_IP_ALIGN == 0
  74. #define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
  75. #else
  76. #define EFX_RX_BUF_ALIGNMENT 4
  77. #endif
  78. /* Forward declare Precision Time Protocol (PTP) support structure. */
  79. struct efx_ptp_data;
  80. struct efx_self_tests;
  81. /**
  82. * struct efx_buffer - A general-purpose DMA buffer
  83. * @addr: host base address of the buffer
  84. * @dma_addr: DMA base address of the buffer
  85. * @len: Buffer length, in bytes
  86. *
  87. * The NIC uses these buffers for its interrupt status registers and
  88. * MAC stats dumps.
  89. */
  90. struct efx_buffer {
  91. void *addr;
  92. dma_addr_t dma_addr;
  93. unsigned int len;
  94. };
  95. /**
  96. * struct efx_special_buffer - DMA buffer entered into buffer table
  97. * @buf: Standard &struct efx_buffer
  98. * @index: Buffer index within controller;s buffer table
  99. * @entries: Number of buffer table entries
  100. *
  101. * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
  102. * Event and descriptor rings are addressed via one or more buffer
  103. * table entries (and so can be physically non-contiguous, although we
  104. * currently do not take advantage of that). On Falcon and Siena we
  105. * have to take care of allocating and initialising the entries
  106. * ourselves. On later hardware this is managed by the firmware and
  107. * @index and @entries are left as 0.
  108. */
  109. struct efx_special_buffer {
  110. struct efx_buffer buf;
  111. unsigned int index;
  112. unsigned int entries;
  113. };
  114. /**
  115. * struct efx_tx_buffer - buffer state for a TX descriptor
  116. * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
  117. * freed when descriptor completes
  118. * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
  119. * freed when descriptor completes.
  120. * @dma_addr: DMA address of the fragment.
  121. * @flags: Flags for allocation and DMA mapping type
  122. * @len: Length of this fragment.
  123. * This field is zero when the queue slot is empty.
  124. * @unmap_len: Length of this fragment to unmap
  125. */
  126. struct efx_tx_buffer {
  127. union {
  128. const struct sk_buff *skb;
  129. void *heap_buf;
  130. };
  131. dma_addr_t dma_addr;
  132. unsigned short flags;
  133. unsigned short len;
  134. unsigned short unmap_len;
  135. };
  136. #define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
  137. #define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
  138. #define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
  139. #define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
  140. /**
  141. * struct efx_tx_queue - An Efx TX queue
  142. *
  143. * This is a ring buffer of TX fragments.
  144. * Since the TX completion path always executes on the same
  145. * CPU and the xmit path can operate on different CPUs,
  146. * performance is increased by ensuring that the completion
  147. * path and the xmit path operate on different cache lines.
  148. * This is particularly important if the xmit path is always
  149. * executing on one CPU which is different from the completion
  150. * path. There is also a cache line for members which are
  151. * read but not written on the fast path.
  152. *
  153. * @efx: The associated Efx NIC
  154. * @queue: DMA queue number
  155. * @channel: The associated channel
  156. * @core_txq: The networking core TX queue structure
  157. * @buffer: The software buffer ring
  158. * @tsoh_page: Array of pages of TSO header buffers
  159. * @txd: The hardware descriptor ring
  160. * @ptr_mask: The size of the ring minus 1.
  161. * @initialised: Has hardware queue been initialised?
  162. * @read_count: Current read pointer.
  163. * This is the number of buffers that have been removed from both rings.
  164. * @old_write_count: The value of @write_count when last checked.
  165. * This is here for performance reasons. The xmit path will
  166. * only get the up-to-date value of @write_count if this
  167. * variable indicates that the queue is empty. This is to
  168. * avoid cache-line ping-pong between the xmit path and the
  169. * completion path.
  170. * @merge_events: Number of TX merged completion events
  171. * @insert_count: Current insert pointer
  172. * This is the number of buffers that have been added to the
  173. * software ring.
  174. * @write_count: Current write pointer
  175. * This is the number of buffers that have been added to the
  176. * hardware ring.
  177. * @old_read_count: The value of read_count when last checked.
  178. * This is here for performance reasons. The xmit path will
  179. * only get the up-to-date value of read_count if this
  180. * variable indicates that the queue is full. This is to
  181. * avoid cache-line ping-pong between the xmit path and the
  182. * completion path.
  183. * @tso_bursts: Number of times TSO xmit invoked by kernel
  184. * @tso_long_headers: Number of packets with headers too long for standard
  185. * blocks
  186. * @tso_packets: Number of packets via the TSO xmit path
  187. * @pushes: Number of times the TX push feature has been used
  188. * @empty_read_count: If the completion path has seen the queue as empty
  189. * and the transmission path has not yet checked this, the value of
  190. * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
  191. */
  192. struct efx_tx_queue {
  193. /* Members which don't change on the fast path */
  194. struct efx_nic *efx ____cacheline_aligned_in_smp;
  195. unsigned queue;
  196. struct efx_channel *channel;
  197. struct netdev_queue *core_txq;
  198. struct efx_tx_buffer *buffer;
  199. struct efx_buffer *tsoh_page;
  200. struct efx_special_buffer txd;
  201. unsigned int ptr_mask;
  202. bool initialised;
  203. /* Members used mainly on the completion path */
  204. unsigned int read_count ____cacheline_aligned_in_smp;
  205. unsigned int old_write_count;
  206. unsigned int merge_events;
  207. /* Members used only on the xmit path */
  208. unsigned int insert_count ____cacheline_aligned_in_smp;
  209. unsigned int write_count;
  210. unsigned int old_read_count;
  211. unsigned int tso_bursts;
  212. unsigned int tso_long_headers;
  213. unsigned int tso_packets;
  214. unsigned int pushes;
  215. /* Members shared between paths and sometimes updated */
  216. unsigned int empty_read_count ____cacheline_aligned_in_smp;
  217. #define EFX_EMPTY_COUNT_VALID 0x80000000
  218. atomic_t flush_outstanding;
  219. };
  220. /**
  221. * struct efx_rx_buffer - An Efx RX data buffer
  222. * @dma_addr: DMA base address of the buffer
  223. * @page: The associated page buffer.
  224. * Will be %NULL if the buffer slot is currently free.
  225. * @page_offset: If pending: offset in @page of DMA base address.
  226. * If completed: offset in @page of Ethernet header.
  227. * @len: If pending: length for DMA descriptor.
  228. * If completed: received length, excluding hash prefix.
  229. * @flags: Flags for buffer and packet state. These are only set on the
  230. * first buffer of a scattered packet.
  231. */
  232. struct efx_rx_buffer {
  233. dma_addr_t dma_addr;
  234. struct page *page;
  235. u16 page_offset;
  236. u16 len;
  237. u16 flags;
  238. };
  239. #define EFX_RX_BUF_LAST_IN_PAGE 0x0001
  240. #define EFX_RX_PKT_CSUMMED 0x0002
  241. #define EFX_RX_PKT_DISCARD 0x0004
  242. #define EFX_RX_PKT_TCP 0x0040
  243. #define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
  244. /**
  245. * struct efx_rx_page_state - Page-based rx buffer state
  246. *
  247. * Inserted at the start of every page allocated for receive buffers.
  248. * Used to facilitate sharing dma mappings between recycled rx buffers
  249. * and those passed up to the kernel.
  250. *
  251. * @refcnt: Number of struct efx_rx_buffer's referencing this page.
  252. * When refcnt falls to zero, the page is unmapped for dma
  253. * @dma_addr: The dma address of this page.
  254. */
  255. struct efx_rx_page_state {
  256. unsigned refcnt;
  257. dma_addr_t dma_addr;
  258. unsigned int __pad[0] ____cacheline_aligned;
  259. };
  260. /**
  261. * struct efx_rx_queue - An Efx RX queue
  262. * @efx: The associated Efx NIC
  263. * @core_index: Index of network core RX queue. Will be >= 0 iff this
  264. * is associated with a real RX queue.
  265. * @buffer: The software buffer ring
  266. * @rxd: The hardware descriptor ring
  267. * @ptr_mask: The size of the ring minus 1.
  268. * @refill_enabled: Enable refill whenever fill level is low
  269. * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
  270. * @rxq_flush_pending.
  271. * @added_count: Number of buffers added to the receive queue.
  272. * @notified_count: Number of buffers given to NIC (<= @added_count).
  273. * @removed_count: Number of buffers removed from the receive queue.
  274. * @scatter_n: Number of buffers used by current packet
  275. * @page_ring: The ring to store DMA mapped pages for reuse.
  276. * @page_add: Counter to calculate the write pointer for the recycle ring.
  277. * @page_remove: Counter to calculate the read pointer for the recycle ring.
  278. * @page_recycle_count: The number of pages that have been recycled.
  279. * @page_recycle_failed: The number of pages that couldn't be recycled because
  280. * the kernel still held a reference to them.
  281. * @page_recycle_full: The number of pages that were released because the
  282. * recycle ring was full.
  283. * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
  284. * @max_fill: RX descriptor maximum fill level (<= ring size)
  285. * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
  286. * (<= @max_fill)
  287. * @min_fill: RX descriptor minimum non-zero fill level.
  288. * This records the minimum fill level observed when a ring
  289. * refill was triggered.
  290. * @recycle_count: RX buffer recycle counter.
  291. * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
  292. */
  293. struct efx_rx_queue {
  294. struct efx_nic *efx;
  295. int core_index;
  296. struct efx_rx_buffer *buffer;
  297. struct efx_special_buffer rxd;
  298. unsigned int ptr_mask;
  299. bool refill_enabled;
  300. bool flush_pending;
  301. unsigned int added_count;
  302. unsigned int notified_count;
  303. unsigned int removed_count;
  304. unsigned int scatter_n;
  305. struct page **page_ring;
  306. unsigned int page_add;
  307. unsigned int page_remove;
  308. unsigned int page_recycle_count;
  309. unsigned int page_recycle_failed;
  310. unsigned int page_recycle_full;
  311. unsigned int page_ptr_mask;
  312. unsigned int max_fill;
  313. unsigned int fast_fill_trigger;
  314. unsigned int min_fill;
  315. unsigned int min_overfill;
  316. unsigned int recycle_count;
  317. struct timer_list slow_fill;
  318. unsigned int slow_fill_count;
  319. };
  320. enum efx_rx_alloc_method {
  321. RX_ALLOC_METHOD_AUTO = 0,
  322. RX_ALLOC_METHOD_SKB = 1,
  323. RX_ALLOC_METHOD_PAGE = 2,
  324. };
  325. /**
  326. * struct efx_channel - An Efx channel
  327. *
  328. * A channel comprises an event queue, at least one TX queue, at least
  329. * one RX queue, and an associated tasklet for processing the event
  330. * queue.
  331. *
  332. * @efx: Associated Efx NIC
  333. * @channel: Channel instance number
  334. * @type: Channel type definition
  335. * @eventq_init: Event queue initialised flag
  336. * @enabled: Channel enabled indicator
  337. * @irq: IRQ number (MSI and MSI-X only)
  338. * @irq_moderation: IRQ moderation value (in hardware ticks)
  339. * @napi_dev: Net device used with NAPI
  340. * @napi_str: NAPI control structure
  341. * @eventq: Event queue buffer
  342. * @eventq_mask: Event queue pointer mask
  343. * @eventq_read_ptr: Event queue read pointer
  344. * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
  345. * @irq_count: Number of IRQs since last adaptive moderation decision
  346. * @irq_mod_score: IRQ moderation score
  347. * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
  348. * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
  349. * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
  350. * @n_rx_mcast_mismatch: Count of unmatched multicast frames
  351. * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
  352. * @n_rx_overlength: Count of RX_OVERLENGTH errors
  353. * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
  354. * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
  355. * lack of descriptors
  356. * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
  357. * __efx_rx_packet(), or zero if there is none
  358. * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
  359. * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
  360. * @rx_queue: RX queue for this channel
  361. * @tx_queue: TX queues for this channel
  362. */
  363. struct efx_channel {
  364. struct efx_nic *efx;
  365. int channel;
  366. const struct efx_channel_type *type;
  367. bool eventq_init;
  368. bool enabled;
  369. int irq;
  370. unsigned int irq_moderation;
  371. struct net_device *napi_dev;
  372. struct napi_struct napi_str;
  373. struct efx_special_buffer eventq;
  374. unsigned int eventq_mask;
  375. unsigned int eventq_read_ptr;
  376. int event_test_cpu;
  377. unsigned int irq_count;
  378. unsigned int irq_mod_score;
  379. #ifdef CONFIG_RFS_ACCEL
  380. unsigned int rfs_filters_added;
  381. #endif
  382. unsigned n_rx_tobe_disc;
  383. unsigned n_rx_ip_hdr_chksum_err;
  384. unsigned n_rx_tcp_udp_chksum_err;
  385. unsigned n_rx_mcast_mismatch;
  386. unsigned n_rx_frm_trunc;
  387. unsigned n_rx_overlength;
  388. unsigned n_skbuff_leaks;
  389. unsigned int n_rx_nodesc_trunc;
  390. unsigned int rx_pkt_n_frags;
  391. unsigned int rx_pkt_index;
  392. struct efx_rx_queue rx_queue;
  393. struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
  394. };
  395. /**
  396. * struct efx_msi_context - Context for each MSI
  397. * @efx: The associated NIC
  398. * @index: Index of the channel/IRQ
  399. * @name: Name of the channel/IRQ
  400. *
  401. * Unlike &struct efx_channel, this is never reallocated and is always
  402. * safe for the IRQ handler to access.
  403. */
  404. struct efx_msi_context {
  405. struct efx_nic *efx;
  406. unsigned int index;
  407. char name[IFNAMSIZ + 6];
  408. };
  409. /**
  410. * struct efx_channel_type - distinguishes traffic and extra channels
  411. * @handle_no_channel: Handle failure to allocate an extra channel
  412. * @pre_probe: Set up extra state prior to initialisation
  413. * @post_remove: Tear down extra state after finalisation, if allocated.
  414. * May be called on channels that have not been probed.
  415. * @get_name: Generate the channel's name (used for its IRQ handler)
  416. * @copy: Copy the channel state prior to reallocation. May be %NULL if
  417. * reallocation is not supported.
  418. * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
  419. * @keep_eventq: Flag for whether event queue should be kept initialised
  420. * while the device is stopped
  421. */
  422. struct efx_channel_type {
  423. void (*handle_no_channel)(struct efx_nic *);
  424. int (*pre_probe)(struct efx_channel *);
  425. void (*post_remove)(struct efx_channel *);
  426. void (*get_name)(struct efx_channel *, char *buf, size_t len);
  427. struct efx_channel *(*copy)(const struct efx_channel *);
  428. bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
  429. bool keep_eventq;
  430. };
  431. enum efx_led_mode {
  432. EFX_LED_OFF = 0,
  433. EFX_LED_ON = 1,
  434. EFX_LED_DEFAULT = 2
  435. };
  436. #define STRING_TABLE_LOOKUP(val, member) \
  437. ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
  438. extern const char *const efx_loopback_mode_names[];
  439. extern const unsigned int efx_loopback_mode_max;
  440. #define LOOPBACK_MODE(efx) \
  441. STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
  442. extern const char *const efx_reset_type_names[];
  443. extern const unsigned int efx_reset_type_max;
  444. #define RESET_TYPE(type) \
  445. STRING_TABLE_LOOKUP(type, efx_reset_type)
  446. enum efx_int_mode {
  447. /* Be careful if altering to correct macro below */
  448. EFX_INT_MODE_MSIX = 0,
  449. EFX_INT_MODE_MSI = 1,
  450. EFX_INT_MODE_LEGACY = 2,
  451. EFX_INT_MODE_MAX /* Insert any new items before this */
  452. };
  453. #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
  454. enum nic_state {
  455. STATE_UNINIT = 0, /* device being probed/removed or is frozen */
  456. STATE_READY = 1, /* hardware ready and netdev registered */
  457. STATE_DISABLED = 2, /* device disabled due to hardware errors */
  458. STATE_RECOVERY = 3, /* device recovering from PCI error */
  459. };
  460. /*
  461. * Alignment of the skb->head which wraps a page-allocated RX buffer
  462. *
  463. * The skb allocated to wrap an rx_buffer can have this alignment. Since
  464. * the data is memcpy'd from the rx_buf, it does not need to be equal to
  465. * NET_IP_ALIGN.
  466. */
  467. #define EFX_PAGE_SKB_ALIGN 2
  468. /* Forward declaration */
  469. struct efx_nic;
  470. /* Pseudo bit-mask flow control field */
  471. #define EFX_FC_RX FLOW_CTRL_RX
  472. #define EFX_FC_TX FLOW_CTRL_TX
  473. #define EFX_FC_AUTO 4
  474. /**
  475. * struct efx_link_state - Current state of the link
  476. * @up: Link is up
  477. * @fd: Link is full-duplex
  478. * @fc: Actual flow control flags
  479. * @speed: Link speed (Mbps)
  480. */
  481. struct efx_link_state {
  482. bool up;
  483. bool fd;
  484. u8 fc;
  485. unsigned int speed;
  486. };
  487. static inline bool efx_link_state_equal(const struct efx_link_state *left,
  488. const struct efx_link_state *right)
  489. {
  490. return left->up == right->up && left->fd == right->fd &&
  491. left->fc == right->fc && left->speed == right->speed;
  492. }
  493. /**
  494. * struct efx_phy_operations - Efx PHY operations table
  495. * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
  496. * efx->loopback_modes.
  497. * @init: Initialise PHY
  498. * @fini: Shut down PHY
  499. * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
  500. * @poll: Update @link_state and report whether it changed.
  501. * Serialised by the mac_lock.
  502. * @get_settings: Get ethtool settings. Serialised by the mac_lock.
  503. * @set_settings: Set ethtool settings. Serialised by the mac_lock.
  504. * @set_npage_adv: Set abilities advertised in (Extended) Next Page
  505. * (only needed where AN bit is set in mmds)
  506. * @test_alive: Test that PHY is 'alive' (online)
  507. * @test_name: Get the name of a PHY-specific test/result
  508. * @run_tests: Run tests and record results as appropriate (offline).
  509. * Flags are the ethtool tests flags.
  510. */
  511. struct efx_phy_operations {
  512. int (*probe) (struct efx_nic *efx);
  513. int (*init) (struct efx_nic *efx);
  514. void (*fini) (struct efx_nic *efx);
  515. void (*remove) (struct efx_nic *efx);
  516. int (*reconfigure) (struct efx_nic *efx);
  517. bool (*poll) (struct efx_nic *efx);
  518. void (*get_settings) (struct efx_nic *efx,
  519. struct ethtool_cmd *ecmd);
  520. int (*set_settings) (struct efx_nic *efx,
  521. struct ethtool_cmd *ecmd);
  522. void (*set_npage_adv) (struct efx_nic *efx, u32);
  523. int (*test_alive) (struct efx_nic *efx);
  524. const char *(*test_name) (struct efx_nic *efx, unsigned int index);
  525. int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
  526. int (*get_module_eeprom) (struct efx_nic *efx,
  527. struct ethtool_eeprom *ee,
  528. u8 *data);
  529. int (*get_module_info) (struct efx_nic *efx,
  530. struct ethtool_modinfo *modinfo);
  531. };
  532. /**
  533. * enum efx_phy_mode - PHY operating mode flags
  534. * @PHY_MODE_NORMAL: on and should pass traffic
  535. * @PHY_MODE_TX_DISABLED: on with TX disabled
  536. * @PHY_MODE_LOW_POWER: set to low power through MDIO
  537. * @PHY_MODE_OFF: switched off through external control
  538. * @PHY_MODE_SPECIAL: on but will not pass traffic
  539. */
  540. enum efx_phy_mode {
  541. PHY_MODE_NORMAL = 0,
  542. PHY_MODE_TX_DISABLED = 1,
  543. PHY_MODE_LOW_POWER = 2,
  544. PHY_MODE_OFF = 4,
  545. PHY_MODE_SPECIAL = 8,
  546. };
  547. static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
  548. {
  549. return !!(mode & ~PHY_MODE_TX_DISABLED);
  550. }
  551. /**
  552. * struct efx_hw_stat_desc - Description of a hardware statistic
  553. * @name: Name of the statistic as visible through ethtool, or %NULL if
  554. * it should not be exposed
  555. * @dma_width: Width in bits (0 for non-DMA statistics)
  556. * @offset: Offset within stats (ignored for non-DMA statistics)
  557. */
  558. struct efx_hw_stat_desc {
  559. const char *name;
  560. u16 dma_width;
  561. u16 offset;
  562. };
  563. /* Number of bits used in a multicast filter hash address */
  564. #define EFX_MCAST_HASH_BITS 8
  565. /* Number of (single-bit) entries in a multicast filter hash */
  566. #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
  567. /* An Efx multicast filter hash */
  568. union efx_multicast_hash {
  569. u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
  570. efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
  571. };
  572. struct efx_vf;
  573. struct vfdi_status;
  574. /**
  575. * struct efx_nic - an Efx NIC
  576. * @name: Device name (net device name or bus id before net device registered)
  577. * @pci_dev: The PCI device
  578. * @type: Controller type attributes
  579. * @legacy_irq: IRQ number
  580. * @workqueue: Workqueue for port reconfigures and the HW monitor.
  581. * Work items do not hold and must not acquire RTNL.
  582. * @workqueue_name: Name of workqueue
  583. * @reset_work: Scheduled reset workitem
  584. * @membase_phys: Memory BAR value as physical address
  585. * @membase: Memory BAR value
  586. * @interrupt_mode: Interrupt mode
  587. * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
  588. * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
  589. * @irq_rx_moderation: IRQ moderation time for RX event queues
  590. * @msg_enable: Log message enable flags
  591. * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
  592. * @reset_pending: Bitmask for pending resets
  593. * @tx_queue: TX DMA queues
  594. * @rx_queue: RX DMA queues
  595. * @channel: Channels
  596. * @msi_context: Context for each MSI
  597. * @extra_channel_types: Types of extra (non-traffic) channels that
  598. * should be allocated for this NIC
  599. * @rxq_entries: Size of receive queues requested by user.
  600. * @txq_entries: Size of transmit queues requested by user.
  601. * @txq_stop_thresh: TX queue fill level at or above which we stop it.
  602. * @txq_wake_thresh: TX queue fill level at or below which we wake it.
  603. * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
  604. * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
  605. * @sram_lim_qw: Qword address limit of SRAM
  606. * @next_buffer_table: First available buffer table id
  607. * @n_channels: Number of channels in use
  608. * @n_rx_channels: Number of channels used for RX (= number of RX queues)
  609. * @n_tx_channels: Number of channels used for TX
  610. * @rx_dma_len: Current maximum RX DMA length
  611. * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
  612. * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
  613. * for use in sk_buff::truesize
  614. * @rx_prefix_size: Size of RX prefix before packet data
  615. * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
  616. * (valid only if @rx_prefix_size != 0; always negative)
  617. * @rx_packet_len_offset: Offset of RX packet length from start of packet data
  618. * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
  619. * @rx_hash_key: Toeplitz hash key for RSS
  620. * @rx_indir_table: Indirection table for RSS
  621. * @rx_scatter: Scatter mode enabled for receives
  622. * @int_error_count: Number of internal errors seen recently
  623. * @int_error_expire: Time at which error count will be expired
  624. * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
  625. * acknowledge but do nothing else.
  626. * @irq_status: Interrupt status buffer
  627. * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
  628. * @irq_level: IRQ level/index for IRQs not triggered by an event queue
  629. * @selftest_work: Work item for asynchronous self-test
  630. * @mtd_list: List of MTDs attached to the NIC
  631. * @nic_data: Hardware dependent state
  632. * @mcdi: Management-Controller-to-Driver Interface state
  633. * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
  634. * efx_monitor() and efx_reconfigure_port()
  635. * @port_enabled: Port enabled indicator.
  636. * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
  637. * efx_mac_work() with kernel interfaces. Safe to read under any
  638. * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
  639. * be held to modify it.
  640. * @port_initialized: Port initialized?
  641. * @net_dev: Operating system network device. Consider holding the rtnl lock
  642. * @stats_buffer: DMA buffer for statistics
  643. * @phy_type: PHY type
  644. * @phy_op: PHY interface
  645. * @phy_data: PHY private data (including PHY-specific stats)
  646. * @mdio: PHY MDIO interface
  647. * @mdio_bus: PHY MDIO bus ID (only used by Siena)
  648. * @phy_mode: PHY operating mode. Serialised by @mac_lock.
  649. * @link_advertising: Autonegotiation advertising flags
  650. * @link_state: Current state of the link
  651. * @n_link_state_changes: Number of times the link has changed state
  652. * @unicast_filter: Flag for Falcon-arch simple unicast filter.
  653. * Protected by @mac_lock.
  654. * @multicast_hash: Multicast hash table for Falcon-arch.
  655. * Protected by @mac_lock.
  656. * @wanted_fc: Wanted flow control flags
  657. * @fc_disable: When non-zero flow control is disabled. Typically used to
  658. * ensure that network back pressure doesn't delay dma queue flushes.
  659. * Serialised by the rtnl lock.
  660. * @mac_work: Work item for changing MAC promiscuity and multicast hash
  661. * @loopback_mode: Loopback status
  662. * @loopback_modes: Supported loopback mode bitmask
  663. * @loopback_selftest: Offline self-test private state
  664. * @filter_lock: Filter table lock
  665. * @filter_state: Architecture-dependent filter table state
  666. * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
  667. * indexed by filter ID
  668. * @rps_expire_index: Next index to check for expiry in @rps_flow_id
  669. * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
  670. * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
  671. * Decremented when the efx_flush_rx_queue() is called.
  672. * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
  673. * completed (either success or failure). Not used when MCDI is used to
  674. * flush receive queues.
  675. * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
  676. * @vf: Array of &struct efx_vf objects.
  677. * @vf_count: Number of VFs intended to be enabled.
  678. * @vf_init_count: Number of VFs that have been fully initialised.
  679. * @vi_scale: log2 number of vnics per VF.
  680. * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
  681. * @vfdi_status: Common VFDI status page to be dmad to VF address space.
  682. * @local_addr_list: List of local addresses. Protected by %local_lock.
  683. * @local_page_list: List of DMA addressable pages used to broadcast
  684. * %local_addr_list. Protected by %local_lock.
  685. * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
  686. * @peer_work: Work item to broadcast peer addresses to VMs.
  687. * @ptp_data: PTP state data
  688. * @monitor_work: Hardware monitor workitem
  689. * @biu_lock: BIU (bus interface unit) lock
  690. * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
  691. * field is used by efx_test_interrupts() to verify that an
  692. * interrupt has occurred.
  693. * @stats_lock: Statistics update lock. Must be held when calling
  694. * efx_nic_type::{update,start,stop}_stats.
  695. *
  696. * This is stored in the private area of the &struct net_device.
  697. */
  698. struct efx_nic {
  699. /* The following fields should be written very rarely */
  700. char name[IFNAMSIZ];
  701. struct pci_dev *pci_dev;
  702. unsigned int port_num;
  703. const struct efx_nic_type *type;
  704. int legacy_irq;
  705. bool eeh_disabled_legacy_irq;
  706. struct workqueue_struct *workqueue;
  707. char workqueue_name[16];
  708. struct work_struct reset_work;
  709. resource_size_t membase_phys;
  710. void __iomem *membase;
  711. enum efx_int_mode interrupt_mode;
  712. unsigned int timer_quantum_ns;
  713. bool irq_rx_adaptive;
  714. unsigned int irq_rx_moderation;
  715. u32 msg_enable;
  716. enum nic_state state;
  717. unsigned long reset_pending;
  718. struct efx_channel *channel[EFX_MAX_CHANNELS];
  719. struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
  720. const struct efx_channel_type *
  721. extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
  722. unsigned rxq_entries;
  723. unsigned txq_entries;
  724. unsigned int txq_stop_thresh;
  725. unsigned int txq_wake_thresh;
  726. unsigned tx_dc_base;
  727. unsigned rx_dc_base;
  728. unsigned sram_lim_qw;
  729. unsigned next_buffer_table;
  730. unsigned int max_channels;
  731. unsigned n_channels;
  732. unsigned n_rx_channels;
  733. unsigned rss_spread;
  734. unsigned tx_channel_offset;
  735. unsigned n_tx_channels;
  736. unsigned int rx_dma_len;
  737. unsigned int rx_buffer_order;
  738. unsigned int rx_buffer_truesize;
  739. unsigned int rx_page_buf_step;
  740. unsigned int rx_bufs_per_page;
  741. unsigned int rx_pages_per_batch;
  742. unsigned int rx_prefix_size;
  743. int rx_packet_hash_offset;
  744. int rx_packet_len_offset;
  745. u8 rx_hash_key[40];
  746. u32 rx_indir_table[128];
  747. bool rx_scatter;
  748. unsigned int_error_count;
  749. unsigned long int_error_expire;
  750. bool irq_soft_enabled;
  751. struct efx_buffer irq_status;
  752. unsigned irq_zero_count;
  753. unsigned irq_level;
  754. struct delayed_work selftest_work;
  755. #ifdef CONFIG_SFC_MTD
  756. struct list_head mtd_list;
  757. #endif
  758. void *nic_data;
  759. struct efx_mcdi_data *mcdi;
  760. struct mutex mac_lock;
  761. struct work_struct mac_work;
  762. bool port_enabled;
  763. bool port_initialized;
  764. struct net_device *net_dev;
  765. struct efx_buffer stats_buffer;
  766. unsigned int phy_type;
  767. const struct efx_phy_operations *phy_op;
  768. void *phy_data;
  769. struct mdio_if_info mdio;
  770. unsigned int mdio_bus;
  771. enum efx_phy_mode phy_mode;
  772. u32 link_advertising;
  773. struct efx_link_state link_state;
  774. unsigned int n_link_state_changes;
  775. bool unicast_filter;
  776. union efx_multicast_hash multicast_hash;
  777. u8 wanted_fc;
  778. unsigned fc_disable;
  779. atomic_t rx_reset;
  780. enum efx_loopback_mode loopback_mode;
  781. u64 loopback_modes;
  782. void *loopback_selftest;
  783. spinlock_t filter_lock;
  784. void *filter_state;
  785. #ifdef CONFIG_RFS_ACCEL
  786. u32 *rps_flow_id;
  787. unsigned int rps_expire_index;
  788. #endif
  789. atomic_t drain_pending;
  790. atomic_t rxq_flush_pending;
  791. atomic_t rxq_flush_outstanding;
  792. wait_queue_head_t flush_wq;
  793. #ifdef CONFIG_SFC_SRIOV
  794. struct efx_channel *vfdi_channel;
  795. struct efx_vf *vf;
  796. unsigned vf_count;
  797. unsigned vf_init_count;
  798. unsigned vi_scale;
  799. unsigned vf_buftbl_base;
  800. struct efx_buffer vfdi_status;
  801. struct list_head local_addr_list;
  802. struct list_head local_page_list;
  803. struct mutex local_lock;
  804. struct work_struct peer_work;
  805. #endif
  806. struct efx_ptp_data *ptp_data;
  807. /* The following fields may be written more often */
  808. struct delayed_work monitor_work ____cacheline_aligned_in_smp;
  809. spinlock_t biu_lock;
  810. int last_irq_cpu;
  811. spinlock_t stats_lock;
  812. };
  813. static inline int efx_dev_registered(struct efx_nic *efx)
  814. {
  815. return efx->net_dev->reg_state == NETREG_REGISTERED;
  816. }
  817. static inline unsigned int efx_port_num(struct efx_nic *efx)
  818. {
  819. return efx->port_num;
  820. }
  821. struct efx_mtd_partition {
  822. struct list_head node;
  823. struct mtd_info mtd;
  824. const char *dev_type_name;
  825. const char *type_name;
  826. char name[IFNAMSIZ + 20];
  827. };
  828. /**
  829. * struct efx_nic_type - Efx device type definition
  830. * @mem_map_size: Get memory BAR mapped size
  831. * @probe: Probe the controller
  832. * @remove: Free resources allocated by probe()
  833. * @init: Initialise the controller
  834. * @dimension_resources: Dimension controller resources (buffer table,
  835. * and VIs once the available interrupt resources are clear)
  836. * @fini: Shut down the controller
  837. * @monitor: Periodic function for polling link state and hardware monitor
  838. * @map_reset_reason: Map ethtool reset reason to a reset method
  839. * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
  840. * @reset: Reset the controller hardware and possibly the PHY. This will
  841. * be called while the controller is uninitialised.
  842. * @probe_port: Probe the MAC and PHY
  843. * @remove_port: Free resources allocated by probe_port()
  844. * @handle_global_event: Handle a "global" event (may be %NULL)
  845. * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
  846. * @prepare_flush: Prepare the hardware for flushing the DMA queues
  847. * (for Falcon architecture)
  848. * @finish_flush: Clean up after flushing the DMA queues (for Falcon
  849. * architecture)
  850. * @describe_stats: Describe statistics for ethtool
  851. * @update_stats: Update statistics not provided by event handling.
  852. * Either argument may be %NULL.
  853. * @start_stats: Start the regular fetching of statistics
  854. * @stop_stats: Stop the regular fetching of statistics
  855. * @set_id_led: Set state of identifying LED or revert to automatic function
  856. * @push_irq_moderation: Apply interrupt moderation value
  857. * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
  858. * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
  859. * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
  860. * to the hardware. Serialised by the mac_lock.
  861. * @check_mac_fault: Check MAC fault state. True if fault present.
  862. * @get_wol: Get WoL configuration from driver state
  863. * @set_wol: Push WoL configuration to the NIC
  864. * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
  865. * @test_chip: Test registers. May use efx_farch_test_registers(), and is
  866. * expected to reset the NIC.
  867. * @test_nvram: Test validity of NVRAM contents
  868. * @mcdi_request: Send an MCDI request with the given header and SDU.
  869. * The SDU length may be any value from 0 up to the protocol-
  870. * defined maximum, but its buffer will be padded to a multiple
  871. * of 4 bytes.
  872. * @mcdi_poll_response: Test whether an MCDI response is available.
  873. * @mcdi_read_response: Read the MCDI response PDU. The offset will
  874. * be a multiple of 4. The length may not be, but the buffer
  875. * will be padded so it is safe to round up.
  876. * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
  877. * return an appropriate error code for aborting any current
  878. * request; otherwise return 0.
  879. * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
  880. * be separately enabled after this.
  881. * @irq_test_generate: Generate a test IRQ
  882. * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
  883. * queue must be separately disabled before this.
  884. * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
  885. * a pointer to the &struct efx_msi_context for the channel.
  886. * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
  887. * is a pointer to the &struct efx_nic.
  888. * @tx_probe: Allocate resources for TX queue
  889. * @tx_init: Initialise TX queue on the NIC
  890. * @tx_remove: Free resources for TX queue
  891. * @tx_write: Write TX descriptors and doorbell
  892. * @rx_push_indir_table: Write RSS indirection table to the NIC
  893. * @rx_probe: Allocate resources for RX queue
  894. * @rx_init: Initialise RX queue on the NIC
  895. * @rx_remove: Free resources for RX queue
  896. * @rx_write: Write RX descriptors and doorbell
  897. * @rx_defer_refill: Generate a refill reminder event
  898. * @ev_probe: Allocate resources for event queue
  899. * @ev_init: Initialise event queue on the NIC
  900. * @ev_fini: Deinitialise event queue on the NIC
  901. * @ev_remove: Free resources for event queue
  902. * @ev_process: Process events for a queue, up to the given NAPI quota
  903. * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
  904. * @ev_test_generate: Generate a test event
  905. * @filter_table_probe: Probe filter capabilities and set up filter software state
  906. * @filter_table_restore: Restore filters removed from hardware
  907. * @filter_table_remove: Remove filters from hardware and tear down software state
  908. * @filter_update_rx_scatter: Update filters after change to rx scatter setting
  909. * @filter_insert: add or replace a filter
  910. * @filter_remove_safe: remove a filter by ID, carefully
  911. * @filter_get_safe: retrieve a filter by ID, carefully
  912. * @filter_clear_rx: remove RX filters by priority
  913. * @filter_count_rx_used: Get the number of filters in use at a given priority
  914. * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
  915. * @filter_get_rx_ids: Get list of RX filters at a given priority
  916. * @filter_rfs_insert: Add or replace a filter for RFS. This must be
  917. * atomic. The hardware change may be asynchronous but should
  918. * not be delayed for long. It may fail if this can't be done
  919. * atomically.
  920. * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
  921. * This must check whether the specified table entry is used by RFS
  922. * and that rps_may_expire_flow() returns true for it.
  923. * @mtd_probe: Probe and add MTD partitions associated with this net device,
  924. * using efx_mtd_add()
  925. * @mtd_rename: Set an MTD partition name using the net device name
  926. * @mtd_read: Read from an MTD partition
  927. * @mtd_erase: Erase part of an MTD partition
  928. * @mtd_write: Write to an MTD partition
  929. * @mtd_sync: Wait for write-back to complete on MTD partition. This
  930. * also notifies the driver that a writer has finished using this
  931. * partition.
  932. * @revision: Hardware architecture revision
  933. * @txd_ptr_tbl_base: TX descriptor ring base address
  934. * @rxd_ptr_tbl_base: RX descriptor ring base address
  935. * @buf_tbl_base: Buffer table base address
  936. * @evq_ptr_tbl_base: Event queue pointer table base address
  937. * @evq_rptr_tbl_base: Event queue read-pointer table base address
  938. * @max_dma_mask: Maximum possible DMA mask
  939. * @rx_prefix_size: Size of RX prefix before packet data
  940. * @rx_hash_offset: Offset of RX flow hash within prefix
  941. * @rx_buffer_padding: Size of padding at end of RX packet
  942. * @can_rx_scatter: NIC is able to scatter packet to multiple buffers
  943. * @max_interrupt_mode: Highest capability interrupt mode supported
  944. * from &enum efx_init_mode.
  945. * @timer_period_max: Maximum period of interrupt timer (in ticks)
  946. * @offload_features: net_device feature flags for protocol offload
  947. * features implemented in hardware
  948. * @mcdi_max_ver: Maximum MCDI version supported
  949. */
  950. struct efx_nic_type {
  951. unsigned int (*mem_map_size)(struct efx_nic *efx);
  952. int (*probe)(struct efx_nic *efx);
  953. void (*remove)(struct efx_nic *efx);
  954. int (*init)(struct efx_nic *efx);
  955. void (*dimension_resources)(struct efx_nic *efx);
  956. void (*fini)(struct efx_nic *efx);
  957. void (*monitor)(struct efx_nic *efx);
  958. enum reset_type (*map_reset_reason)(enum reset_type reason);
  959. int (*map_reset_flags)(u32 *flags);
  960. int (*reset)(struct efx_nic *efx, enum reset_type method);
  961. int (*probe_port)(struct efx_nic *efx);
  962. void (*remove_port)(struct efx_nic *efx);
  963. bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
  964. int (*fini_dmaq)(struct efx_nic *efx);
  965. void (*prepare_flush)(struct efx_nic *efx);
  966. void (*finish_flush)(struct efx_nic *efx);
  967. size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
  968. size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
  969. struct rtnl_link_stats64 *core_stats);
  970. void (*start_stats)(struct efx_nic *efx);
  971. void (*stop_stats)(struct efx_nic *efx);
  972. void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
  973. void (*push_irq_moderation)(struct efx_channel *channel);
  974. int (*reconfigure_port)(struct efx_nic *efx);
  975. void (*prepare_enable_fc_tx)(struct efx_nic *efx);
  976. int (*reconfigure_mac)(struct efx_nic *efx);
  977. bool (*check_mac_fault)(struct efx_nic *efx);
  978. void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
  979. int (*set_wol)(struct efx_nic *efx, u32 type);
  980. void (*resume_wol)(struct efx_nic *efx);
  981. int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
  982. int (*test_nvram)(struct efx_nic *efx);
  983. void (*mcdi_request)(struct efx_nic *efx,
  984. const efx_dword_t *hdr, size_t hdr_len,
  985. const efx_dword_t *sdu, size_t sdu_len);
  986. bool (*mcdi_poll_response)(struct efx_nic *efx);
  987. void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
  988. size_t pdu_offset, size_t pdu_len);
  989. int (*mcdi_poll_reboot)(struct efx_nic *efx);
  990. void (*irq_enable_master)(struct efx_nic *efx);
  991. void (*irq_test_generate)(struct efx_nic *efx);
  992. void (*irq_disable_non_ev)(struct efx_nic *efx);
  993. irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
  994. irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
  995. int (*tx_probe)(struct efx_tx_queue *tx_queue);
  996. void (*tx_init)(struct efx_tx_queue *tx_queue);
  997. void (*tx_remove)(struct efx_tx_queue *tx_queue);
  998. void (*tx_write)(struct efx_tx_queue *tx_queue);
  999. void (*rx_push_indir_table)(struct efx_nic *efx);
  1000. int (*rx_probe)(struct efx_rx_queue *rx_queue);
  1001. void (*rx_init)(struct efx_rx_queue *rx_queue);
  1002. void (*rx_remove)(struct efx_rx_queue *rx_queue);
  1003. void (*rx_write)(struct efx_rx_queue *rx_queue);
  1004. void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
  1005. int (*ev_probe)(struct efx_channel *channel);
  1006. void (*ev_init)(struct efx_channel *channel);
  1007. void (*ev_fini)(struct efx_channel *channel);
  1008. void (*ev_remove)(struct efx_channel *channel);
  1009. int (*ev_process)(struct efx_channel *channel, int quota);
  1010. void (*ev_read_ack)(struct efx_channel *channel);
  1011. void (*ev_test_generate)(struct efx_channel *channel);
  1012. int (*filter_table_probe)(struct efx_nic *efx);
  1013. void (*filter_table_restore)(struct efx_nic *efx);
  1014. void (*filter_table_remove)(struct efx_nic *efx);
  1015. void (*filter_update_rx_scatter)(struct efx_nic *efx);
  1016. s32 (*filter_insert)(struct efx_nic *efx,
  1017. struct efx_filter_spec *spec, bool replace);
  1018. int (*filter_remove_safe)(struct efx_nic *efx,
  1019. enum efx_filter_priority priority,
  1020. u32 filter_id);
  1021. int (*filter_get_safe)(struct efx_nic *efx,
  1022. enum efx_filter_priority priority,
  1023. u32 filter_id, struct efx_filter_spec *);
  1024. void (*filter_clear_rx)(struct efx_nic *efx,
  1025. enum efx_filter_priority priority);
  1026. u32 (*filter_count_rx_used)(struct efx_nic *efx,
  1027. enum efx_filter_priority priority);
  1028. u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
  1029. s32 (*filter_get_rx_ids)(struct efx_nic *efx,
  1030. enum efx_filter_priority priority,
  1031. u32 *buf, u32 size);
  1032. #ifdef CONFIG_RFS_ACCEL
  1033. s32 (*filter_rfs_insert)(struct efx_nic *efx,
  1034. struct efx_filter_spec *spec);
  1035. bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
  1036. unsigned int index);
  1037. #endif
  1038. #ifdef CONFIG_SFC_MTD
  1039. int (*mtd_probe)(struct efx_nic *efx);
  1040. void (*mtd_rename)(struct efx_mtd_partition *part);
  1041. int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
  1042. size_t *retlen, u8 *buffer);
  1043. int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
  1044. int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
  1045. size_t *retlen, const u8 *buffer);
  1046. int (*mtd_sync)(struct mtd_info *mtd);
  1047. #endif
  1048. void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
  1049. int revision;
  1050. unsigned int txd_ptr_tbl_base;
  1051. unsigned int rxd_ptr_tbl_base;
  1052. unsigned int buf_tbl_base;
  1053. unsigned int evq_ptr_tbl_base;
  1054. unsigned int evq_rptr_tbl_base;
  1055. u64 max_dma_mask;
  1056. unsigned int rx_prefix_size;
  1057. unsigned int rx_hash_offset;
  1058. unsigned int rx_buffer_padding;
  1059. bool can_rx_scatter;
  1060. unsigned int max_interrupt_mode;
  1061. unsigned int timer_period_max;
  1062. netdev_features_t offload_features;
  1063. int mcdi_max_ver;
  1064. unsigned int max_rx_ip_filters;
  1065. };
  1066. /**************************************************************************
  1067. *
  1068. * Prototypes and inline functions
  1069. *
  1070. *************************************************************************/
  1071. static inline struct efx_channel *
  1072. efx_get_channel(struct efx_nic *efx, unsigned index)
  1073. {
  1074. EFX_BUG_ON_PARANOID(index >= efx->n_channels);
  1075. return efx->channel[index];
  1076. }
  1077. /* Iterate over all used channels */
  1078. #define efx_for_each_channel(_channel, _efx) \
  1079. for (_channel = (_efx)->channel[0]; \
  1080. _channel; \
  1081. _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
  1082. (_efx)->channel[_channel->channel + 1] : NULL)
  1083. /* Iterate over all used channels in reverse */
  1084. #define efx_for_each_channel_rev(_channel, _efx) \
  1085. for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
  1086. _channel; \
  1087. _channel = _channel->channel ? \
  1088. (_efx)->channel[_channel->channel - 1] : NULL)
  1089. static inline struct efx_tx_queue *
  1090. efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
  1091. {
  1092. EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
  1093. type >= EFX_TXQ_TYPES);
  1094. return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
  1095. }
  1096. static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
  1097. {
  1098. return channel->channel - channel->efx->tx_channel_offset <
  1099. channel->efx->n_tx_channels;
  1100. }
  1101. static inline struct efx_tx_queue *
  1102. efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
  1103. {
  1104. EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
  1105. type >= EFX_TXQ_TYPES);
  1106. return &channel->tx_queue[type];
  1107. }
  1108. static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
  1109. {
  1110. return !(tx_queue->efx->net_dev->num_tc < 2 &&
  1111. tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
  1112. }
  1113. /* Iterate over all TX queues belonging to a channel */
  1114. #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
  1115. if (!efx_channel_has_tx_queues(_channel)) \
  1116. ; \
  1117. else \
  1118. for (_tx_queue = (_channel)->tx_queue; \
  1119. _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
  1120. efx_tx_queue_used(_tx_queue); \
  1121. _tx_queue++)
  1122. /* Iterate over all possible TX queues belonging to a channel */
  1123. #define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
  1124. if (!efx_channel_has_tx_queues(_channel)) \
  1125. ; \
  1126. else \
  1127. for (_tx_queue = (_channel)->tx_queue; \
  1128. _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
  1129. _tx_queue++)
  1130. static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
  1131. {
  1132. return channel->rx_queue.core_index >= 0;
  1133. }
  1134. static inline struct efx_rx_queue *
  1135. efx_channel_get_rx_queue(struct efx_channel *channel)
  1136. {
  1137. EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
  1138. return &channel->rx_queue;
  1139. }
  1140. /* Iterate over all RX queues belonging to a channel */
  1141. #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
  1142. if (!efx_channel_has_rx_queue(_channel)) \
  1143. ; \
  1144. else \
  1145. for (_rx_queue = &(_channel)->rx_queue; \
  1146. _rx_queue; \
  1147. _rx_queue = NULL)
  1148. static inline struct efx_channel *
  1149. efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
  1150. {
  1151. return container_of(rx_queue, struct efx_channel, rx_queue);
  1152. }
  1153. static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
  1154. {
  1155. return efx_rx_queue_channel(rx_queue)->channel;
  1156. }
  1157. /* Returns a pointer to the specified receive buffer in the RX
  1158. * descriptor queue.
  1159. */
  1160. static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
  1161. unsigned int index)
  1162. {
  1163. return &rx_queue->buffer[index];
  1164. }
  1165. /**
  1166. * EFX_MAX_FRAME_LEN - calculate maximum frame length
  1167. *
  1168. * This calculates the maximum frame length that will be used for a
  1169. * given MTU. The frame length will be equal to the MTU plus a
  1170. * constant amount of header space and padding. This is the quantity
  1171. * that the net driver will program into the MAC as the maximum frame
  1172. * length.
  1173. *
  1174. * The 10G MAC requires 8-byte alignment on the frame
  1175. * length, so we round up to the nearest 8.
  1176. *
  1177. * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
  1178. * XGMII cycle). If the frame length reaches the maximum value in the
  1179. * same cycle, the XMAC can miss the IPG altogether. We work around
  1180. * this by adding a further 16 bytes.
  1181. */
  1182. #define EFX_MAX_FRAME_LEN(mtu) \
  1183. ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
  1184. static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
  1185. {
  1186. return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
  1187. }
  1188. static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
  1189. {
  1190. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1191. }
  1192. #endif /* EFX_NET_DRIVER_H */