sh_eth.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/delay.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/mdio-bitbang.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/phy.h>
  35. #include <linux/cache.h>
  36. #include <linux/io.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/slab.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/clk.h>
  42. #include <linux/sh_eth.h>
  43. #include "sh_eth.h"
  44. #define SH_ETH_DEF_MSG_ENABLE \
  45. (NETIF_MSG_LINK | \
  46. NETIF_MSG_TIMER | \
  47. NETIF_MSG_RX_ERR| \
  48. NETIF_MSG_TX_ERR)
  49. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  50. [EDSR] = 0x0000,
  51. [EDMR] = 0x0400,
  52. [EDTRR] = 0x0408,
  53. [EDRRR] = 0x0410,
  54. [EESR] = 0x0428,
  55. [EESIPR] = 0x0430,
  56. [TDLAR] = 0x0010,
  57. [TDFAR] = 0x0014,
  58. [TDFXR] = 0x0018,
  59. [TDFFR] = 0x001c,
  60. [RDLAR] = 0x0030,
  61. [RDFAR] = 0x0034,
  62. [RDFXR] = 0x0038,
  63. [RDFFR] = 0x003c,
  64. [TRSCER] = 0x0438,
  65. [RMFCR] = 0x0440,
  66. [TFTR] = 0x0448,
  67. [FDR] = 0x0450,
  68. [RMCR] = 0x0458,
  69. [RPADIR] = 0x0460,
  70. [FCFTR] = 0x0468,
  71. [CSMR] = 0x04E4,
  72. [ECMR] = 0x0500,
  73. [ECSR] = 0x0510,
  74. [ECSIPR] = 0x0518,
  75. [PIR] = 0x0520,
  76. [PSR] = 0x0528,
  77. [PIPR] = 0x052c,
  78. [RFLR] = 0x0508,
  79. [APR] = 0x0554,
  80. [MPR] = 0x0558,
  81. [PFTCR] = 0x055c,
  82. [PFRCR] = 0x0560,
  83. [TPAUSER] = 0x0564,
  84. [GECMR] = 0x05b0,
  85. [BCULR] = 0x05b4,
  86. [MAHR] = 0x05c0,
  87. [MALR] = 0x05c8,
  88. [TROCR] = 0x0700,
  89. [CDCR] = 0x0708,
  90. [LCCR] = 0x0710,
  91. [CEFCR] = 0x0740,
  92. [FRECR] = 0x0748,
  93. [TSFRCR] = 0x0750,
  94. [TLFRCR] = 0x0758,
  95. [RFCR] = 0x0760,
  96. [CERCR] = 0x0768,
  97. [CEECR] = 0x0770,
  98. [MAFCR] = 0x0778,
  99. [RMII_MII] = 0x0790,
  100. [ARSTR] = 0x0000,
  101. [TSU_CTRST] = 0x0004,
  102. [TSU_FWEN0] = 0x0010,
  103. [TSU_FWEN1] = 0x0014,
  104. [TSU_FCM] = 0x0018,
  105. [TSU_BSYSL0] = 0x0020,
  106. [TSU_BSYSL1] = 0x0024,
  107. [TSU_PRISL0] = 0x0028,
  108. [TSU_PRISL1] = 0x002c,
  109. [TSU_FWSL0] = 0x0030,
  110. [TSU_FWSL1] = 0x0034,
  111. [TSU_FWSLC] = 0x0038,
  112. [TSU_QTAG0] = 0x0040,
  113. [TSU_QTAG1] = 0x0044,
  114. [TSU_FWSR] = 0x0050,
  115. [TSU_FWINMK] = 0x0054,
  116. [TSU_ADQT0] = 0x0048,
  117. [TSU_ADQT1] = 0x004c,
  118. [TSU_VTAG0] = 0x0058,
  119. [TSU_VTAG1] = 0x005c,
  120. [TSU_ADSBSY] = 0x0060,
  121. [TSU_TEN] = 0x0064,
  122. [TSU_POST1] = 0x0070,
  123. [TSU_POST2] = 0x0074,
  124. [TSU_POST3] = 0x0078,
  125. [TSU_POST4] = 0x007c,
  126. [TSU_ADRH0] = 0x0100,
  127. [TSU_ADRL0] = 0x0104,
  128. [TSU_ADRH31] = 0x01f8,
  129. [TSU_ADRL31] = 0x01fc,
  130. [TXNLCR0] = 0x0080,
  131. [TXALCR0] = 0x0084,
  132. [RXNLCR0] = 0x0088,
  133. [RXALCR0] = 0x008c,
  134. [FWNLCR0] = 0x0090,
  135. [FWALCR0] = 0x0094,
  136. [TXNLCR1] = 0x00a0,
  137. [TXALCR1] = 0x00a0,
  138. [RXNLCR1] = 0x00a8,
  139. [RXALCR1] = 0x00ac,
  140. [FWNLCR1] = 0x00b0,
  141. [FWALCR1] = 0x00b4,
  142. };
  143. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  144. [ECMR] = 0x0300,
  145. [RFLR] = 0x0308,
  146. [ECSR] = 0x0310,
  147. [ECSIPR] = 0x0318,
  148. [PIR] = 0x0320,
  149. [PSR] = 0x0328,
  150. [RDMLR] = 0x0340,
  151. [IPGR] = 0x0350,
  152. [APR] = 0x0354,
  153. [MPR] = 0x0358,
  154. [RFCF] = 0x0360,
  155. [TPAUSER] = 0x0364,
  156. [TPAUSECR] = 0x0368,
  157. [MAHR] = 0x03c0,
  158. [MALR] = 0x03c8,
  159. [TROCR] = 0x03d0,
  160. [CDCR] = 0x03d4,
  161. [LCCR] = 0x03d8,
  162. [CNDCR] = 0x03dc,
  163. [CEFCR] = 0x03e4,
  164. [FRECR] = 0x03e8,
  165. [TSFRCR] = 0x03ec,
  166. [TLFRCR] = 0x03f0,
  167. [RFCR] = 0x03f4,
  168. [MAFCR] = 0x03f8,
  169. [EDMR] = 0x0200,
  170. [EDTRR] = 0x0208,
  171. [EDRRR] = 0x0210,
  172. [TDLAR] = 0x0218,
  173. [RDLAR] = 0x0220,
  174. [EESR] = 0x0228,
  175. [EESIPR] = 0x0230,
  176. [TRSCER] = 0x0238,
  177. [RMFCR] = 0x0240,
  178. [TFTR] = 0x0248,
  179. [FDR] = 0x0250,
  180. [RMCR] = 0x0258,
  181. [TFUCR] = 0x0264,
  182. [RFOCR] = 0x0268,
  183. [RMIIMODE] = 0x026c,
  184. [FCFTR] = 0x0270,
  185. [TRIMD] = 0x027c,
  186. };
  187. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  188. [ECMR] = 0x0100,
  189. [RFLR] = 0x0108,
  190. [ECSR] = 0x0110,
  191. [ECSIPR] = 0x0118,
  192. [PIR] = 0x0120,
  193. [PSR] = 0x0128,
  194. [RDMLR] = 0x0140,
  195. [IPGR] = 0x0150,
  196. [APR] = 0x0154,
  197. [MPR] = 0x0158,
  198. [TPAUSER] = 0x0164,
  199. [RFCF] = 0x0160,
  200. [TPAUSECR] = 0x0168,
  201. [BCFRR] = 0x016c,
  202. [MAHR] = 0x01c0,
  203. [MALR] = 0x01c8,
  204. [TROCR] = 0x01d0,
  205. [CDCR] = 0x01d4,
  206. [LCCR] = 0x01d8,
  207. [CNDCR] = 0x01dc,
  208. [CEFCR] = 0x01e4,
  209. [FRECR] = 0x01e8,
  210. [TSFRCR] = 0x01ec,
  211. [TLFRCR] = 0x01f0,
  212. [RFCR] = 0x01f4,
  213. [MAFCR] = 0x01f8,
  214. [RTRATE] = 0x01fc,
  215. [EDMR] = 0x0000,
  216. [EDTRR] = 0x0008,
  217. [EDRRR] = 0x0010,
  218. [TDLAR] = 0x0018,
  219. [RDLAR] = 0x0020,
  220. [EESR] = 0x0028,
  221. [EESIPR] = 0x0030,
  222. [TRSCER] = 0x0038,
  223. [RMFCR] = 0x0040,
  224. [TFTR] = 0x0048,
  225. [FDR] = 0x0050,
  226. [RMCR] = 0x0058,
  227. [TFUCR] = 0x0064,
  228. [RFOCR] = 0x0068,
  229. [FCFTR] = 0x0070,
  230. [RPADIR] = 0x0078,
  231. [TRIMD] = 0x007c,
  232. [RBWAR] = 0x00c8,
  233. [RDFAR] = 0x00cc,
  234. [TBRAR] = 0x00d4,
  235. [TDFAR] = 0x00d8,
  236. };
  237. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  238. [ECMR] = 0x0160,
  239. [ECSR] = 0x0164,
  240. [ECSIPR] = 0x0168,
  241. [PIR] = 0x016c,
  242. [MAHR] = 0x0170,
  243. [MALR] = 0x0174,
  244. [RFLR] = 0x0178,
  245. [PSR] = 0x017c,
  246. [TROCR] = 0x0180,
  247. [CDCR] = 0x0184,
  248. [LCCR] = 0x0188,
  249. [CNDCR] = 0x018c,
  250. [CEFCR] = 0x0194,
  251. [FRECR] = 0x0198,
  252. [TSFRCR] = 0x019c,
  253. [TLFRCR] = 0x01a0,
  254. [RFCR] = 0x01a4,
  255. [MAFCR] = 0x01a8,
  256. [IPGR] = 0x01b4,
  257. [APR] = 0x01b8,
  258. [MPR] = 0x01bc,
  259. [TPAUSER] = 0x01c4,
  260. [BCFR] = 0x01cc,
  261. [ARSTR] = 0x0000,
  262. [TSU_CTRST] = 0x0004,
  263. [TSU_FWEN0] = 0x0010,
  264. [TSU_FWEN1] = 0x0014,
  265. [TSU_FCM] = 0x0018,
  266. [TSU_BSYSL0] = 0x0020,
  267. [TSU_BSYSL1] = 0x0024,
  268. [TSU_PRISL0] = 0x0028,
  269. [TSU_PRISL1] = 0x002c,
  270. [TSU_FWSL0] = 0x0030,
  271. [TSU_FWSL1] = 0x0034,
  272. [TSU_FWSLC] = 0x0038,
  273. [TSU_QTAGM0] = 0x0040,
  274. [TSU_QTAGM1] = 0x0044,
  275. [TSU_ADQT0] = 0x0048,
  276. [TSU_ADQT1] = 0x004c,
  277. [TSU_FWSR] = 0x0050,
  278. [TSU_FWINMK] = 0x0054,
  279. [TSU_ADSBSY] = 0x0060,
  280. [TSU_TEN] = 0x0064,
  281. [TSU_POST1] = 0x0070,
  282. [TSU_POST2] = 0x0074,
  283. [TSU_POST3] = 0x0078,
  284. [TSU_POST4] = 0x007c,
  285. [TXNLCR0] = 0x0080,
  286. [TXALCR0] = 0x0084,
  287. [RXNLCR0] = 0x0088,
  288. [RXALCR0] = 0x008c,
  289. [FWNLCR0] = 0x0090,
  290. [FWALCR0] = 0x0094,
  291. [TXNLCR1] = 0x00a0,
  292. [TXALCR1] = 0x00a0,
  293. [RXNLCR1] = 0x00a8,
  294. [RXALCR1] = 0x00ac,
  295. [FWNLCR1] = 0x00b0,
  296. [FWALCR1] = 0x00b4,
  297. [TSU_ADRH0] = 0x0100,
  298. [TSU_ADRL0] = 0x0104,
  299. [TSU_ADRL31] = 0x01fc,
  300. };
  301. static int sh_eth_is_gether(struct sh_eth_private *mdp)
  302. {
  303. if (mdp->reg_offset == sh_eth_offset_gigabit)
  304. return 1;
  305. else
  306. return 0;
  307. }
  308. static void sh_eth_select_mii(struct net_device *ndev)
  309. {
  310. u32 value = 0x0;
  311. struct sh_eth_private *mdp = netdev_priv(ndev);
  312. switch (mdp->phy_interface) {
  313. case PHY_INTERFACE_MODE_GMII:
  314. value = 0x2;
  315. break;
  316. case PHY_INTERFACE_MODE_MII:
  317. value = 0x1;
  318. break;
  319. case PHY_INTERFACE_MODE_RMII:
  320. value = 0x0;
  321. break;
  322. default:
  323. pr_warn("PHY interface mode was not setup. Set to MII.\n");
  324. value = 0x1;
  325. break;
  326. }
  327. sh_eth_write(ndev, value, RMII_MII);
  328. }
  329. static void sh_eth_set_duplex(struct net_device *ndev)
  330. {
  331. struct sh_eth_private *mdp = netdev_priv(ndev);
  332. if (mdp->duplex) /* Full */
  333. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  334. else /* Half */
  335. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  336. }
  337. /* There is CPU dependent code */
  338. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  339. {
  340. struct sh_eth_private *mdp = netdev_priv(ndev);
  341. switch (mdp->speed) {
  342. case 10: /* 10BASE */
  343. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  344. break;
  345. case 100:/* 100BASE */
  346. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  347. break;
  348. default:
  349. break;
  350. }
  351. }
  352. /* R8A7778/9 */
  353. static struct sh_eth_cpu_data r8a777x_data = {
  354. .set_duplex = sh_eth_set_duplex,
  355. .set_rate = sh_eth_set_rate_r8a777x,
  356. .register_type = SH_ETH_REG_FAST_RCAR,
  357. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  358. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  359. .eesipr_value = 0x01ff009f,
  360. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  361. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  362. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  363. EESR_ECI,
  364. .apr = 1,
  365. .mpr = 1,
  366. .tpauser = 1,
  367. .hw_swap = 1,
  368. };
  369. /* R8A7790 */
  370. static struct sh_eth_cpu_data r8a7790_data = {
  371. .set_duplex = sh_eth_set_duplex,
  372. .set_rate = sh_eth_set_rate_r8a777x,
  373. .register_type = SH_ETH_REG_FAST_RCAR,
  374. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  375. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  376. .eesipr_value = 0x01ff009f,
  377. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  378. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  379. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  380. EESR_ECI,
  381. .apr = 1,
  382. .mpr = 1,
  383. .tpauser = 1,
  384. .hw_swap = 1,
  385. .rmiimode = 1,
  386. };
  387. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  388. {
  389. struct sh_eth_private *mdp = netdev_priv(ndev);
  390. switch (mdp->speed) {
  391. case 10: /* 10BASE */
  392. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  393. break;
  394. case 100:/* 100BASE */
  395. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  396. break;
  397. default:
  398. break;
  399. }
  400. }
  401. /* SH7724 */
  402. static struct sh_eth_cpu_data sh7724_data = {
  403. .set_duplex = sh_eth_set_duplex,
  404. .set_rate = sh_eth_set_rate_sh7724,
  405. .register_type = SH_ETH_REG_FAST_SH4,
  406. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  407. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  408. .eesipr_value = 0x01ff009f,
  409. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  410. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  411. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  412. EESR_ECI,
  413. .apr = 1,
  414. .mpr = 1,
  415. .tpauser = 1,
  416. .hw_swap = 1,
  417. .rpadir = 1,
  418. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  419. };
  420. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  421. {
  422. struct sh_eth_private *mdp = netdev_priv(ndev);
  423. switch (mdp->speed) {
  424. case 10: /* 10BASE */
  425. sh_eth_write(ndev, 0, RTRATE);
  426. break;
  427. case 100:/* 100BASE */
  428. sh_eth_write(ndev, 1, RTRATE);
  429. break;
  430. default:
  431. break;
  432. }
  433. }
  434. /* SH7757 */
  435. static struct sh_eth_cpu_data sh7757_data = {
  436. .set_duplex = sh_eth_set_duplex,
  437. .set_rate = sh_eth_set_rate_sh7757,
  438. .register_type = SH_ETH_REG_FAST_SH4,
  439. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  440. .rmcr_value = 0x00000001,
  441. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  442. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  443. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  444. EESR_ECI,
  445. .irq_flags = IRQF_SHARED,
  446. .apr = 1,
  447. .mpr = 1,
  448. .tpauser = 1,
  449. .hw_swap = 1,
  450. .no_ade = 1,
  451. .rpadir = 1,
  452. .rpadir_value = 2 << 16,
  453. };
  454. #define SH_GIGA_ETH_BASE 0xfee00000UL
  455. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  456. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  457. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  458. {
  459. int i;
  460. unsigned long mahr[2], malr[2];
  461. /* save MAHR and MALR */
  462. for (i = 0; i < 2; i++) {
  463. malr[i] = ioread32((void *)GIGA_MALR(i));
  464. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  465. }
  466. /* reset device */
  467. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  468. mdelay(1);
  469. /* restore MAHR and MALR */
  470. for (i = 0; i < 2; i++) {
  471. iowrite32(malr[i], (void *)GIGA_MALR(i));
  472. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  473. }
  474. }
  475. static void sh_eth_set_rate_giga(struct net_device *ndev)
  476. {
  477. struct sh_eth_private *mdp = netdev_priv(ndev);
  478. switch (mdp->speed) {
  479. case 10: /* 10BASE */
  480. sh_eth_write(ndev, 0x00000000, GECMR);
  481. break;
  482. case 100:/* 100BASE */
  483. sh_eth_write(ndev, 0x00000010, GECMR);
  484. break;
  485. case 1000: /* 1000BASE */
  486. sh_eth_write(ndev, 0x00000020, GECMR);
  487. break;
  488. default:
  489. break;
  490. }
  491. }
  492. /* SH7757(GETHERC) */
  493. static struct sh_eth_cpu_data sh7757_data_giga = {
  494. .chip_reset = sh_eth_chip_reset_giga,
  495. .set_duplex = sh_eth_set_duplex,
  496. .set_rate = sh_eth_set_rate_giga,
  497. .register_type = SH_ETH_REG_GIGABIT,
  498. .ecsr_value = ECSR_ICD | ECSR_MPD,
  499. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  500. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  501. .tx_check = EESR_TC1 | EESR_FTC,
  502. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  503. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  504. EESR_TDE | EESR_ECI,
  505. .fdr_value = 0x0000072f,
  506. .rmcr_value = 0x00000001,
  507. .irq_flags = IRQF_SHARED,
  508. .apr = 1,
  509. .mpr = 1,
  510. .tpauser = 1,
  511. .bculr = 1,
  512. .hw_swap = 1,
  513. .rpadir = 1,
  514. .rpadir_value = 2 << 16,
  515. .no_trimd = 1,
  516. .no_ade = 1,
  517. .tsu = 1,
  518. };
  519. static void sh_eth_chip_reset(struct net_device *ndev)
  520. {
  521. struct sh_eth_private *mdp = netdev_priv(ndev);
  522. /* reset device */
  523. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  524. mdelay(1);
  525. }
  526. static void sh_eth_set_rate_gether(struct net_device *ndev)
  527. {
  528. struct sh_eth_private *mdp = netdev_priv(ndev);
  529. switch (mdp->speed) {
  530. case 10: /* 10BASE */
  531. sh_eth_write(ndev, GECMR_10, GECMR);
  532. break;
  533. case 100:/* 100BASE */
  534. sh_eth_write(ndev, GECMR_100, GECMR);
  535. break;
  536. case 1000: /* 1000BASE */
  537. sh_eth_write(ndev, GECMR_1000, GECMR);
  538. break;
  539. default:
  540. break;
  541. }
  542. }
  543. /* SH7734 */
  544. static struct sh_eth_cpu_data sh7734_data = {
  545. .chip_reset = sh_eth_chip_reset,
  546. .set_duplex = sh_eth_set_duplex,
  547. .set_rate = sh_eth_set_rate_gether,
  548. .register_type = SH_ETH_REG_GIGABIT,
  549. .ecsr_value = ECSR_ICD | ECSR_MPD,
  550. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  551. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  552. .tx_check = EESR_TC1 | EESR_FTC,
  553. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  554. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  555. EESR_TDE | EESR_ECI,
  556. .apr = 1,
  557. .mpr = 1,
  558. .tpauser = 1,
  559. .bculr = 1,
  560. .hw_swap = 1,
  561. .no_trimd = 1,
  562. .no_ade = 1,
  563. .tsu = 1,
  564. .hw_crc = 1,
  565. .select_mii = 1,
  566. };
  567. /* SH7763 */
  568. static struct sh_eth_cpu_data sh7763_data = {
  569. .chip_reset = sh_eth_chip_reset,
  570. .set_duplex = sh_eth_set_duplex,
  571. .set_rate = sh_eth_set_rate_gether,
  572. .register_type = SH_ETH_REG_GIGABIT,
  573. .ecsr_value = ECSR_ICD | ECSR_MPD,
  574. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  575. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  576. .tx_check = EESR_TC1 | EESR_FTC,
  577. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
  578. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
  579. EESR_ECI,
  580. .apr = 1,
  581. .mpr = 1,
  582. .tpauser = 1,
  583. .bculr = 1,
  584. .hw_swap = 1,
  585. .no_trimd = 1,
  586. .no_ade = 1,
  587. .tsu = 1,
  588. .irq_flags = IRQF_SHARED,
  589. };
  590. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  591. {
  592. struct sh_eth_private *mdp = netdev_priv(ndev);
  593. /* reset device */
  594. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  595. mdelay(1);
  596. sh_eth_select_mii(ndev);
  597. }
  598. /* R8A7740 */
  599. static struct sh_eth_cpu_data r8a7740_data = {
  600. .chip_reset = sh_eth_chip_reset_r8a7740,
  601. .set_duplex = sh_eth_set_duplex,
  602. .set_rate = sh_eth_set_rate_gether,
  603. .register_type = SH_ETH_REG_GIGABIT,
  604. .ecsr_value = ECSR_ICD | ECSR_MPD,
  605. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  606. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  607. .tx_check = EESR_TC1 | EESR_FTC,
  608. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  609. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  610. EESR_TDE | EESR_ECI,
  611. .apr = 1,
  612. .mpr = 1,
  613. .tpauser = 1,
  614. .bculr = 1,
  615. .hw_swap = 1,
  616. .no_trimd = 1,
  617. .no_ade = 1,
  618. .tsu = 1,
  619. .select_mii = 1,
  620. .shift_rd0 = 1,
  621. };
  622. static struct sh_eth_cpu_data sh7619_data = {
  623. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  624. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  625. .apr = 1,
  626. .mpr = 1,
  627. .tpauser = 1,
  628. .hw_swap = 1,
  629. };
  630. static struct sh_eth_cpu_data sh771x_data = {
  631. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  632. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  633. .tsu = 1,
  634. };
  635. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  636. {
  637. if (!cd->ecsr_value)
  638. cd->ecsr_value = DEFAULT_ECSR_INIT;
  639. if (!cd->ecsipr_value)
  640. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  641. if (!cd->fcftr_value)
  642. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
  643. DEFAULT_FIFO_F_D_RFD;
  644. if (!cd->fdr_value)
  645. cd->fdr_value = DEFAULT_FDR_INIT;
  646. if (!cd->rmcr_value)
  647. cd->rmcr_value = DEFAULT_RMCR_VALUE;
  648. if (!cd->tx_check)
  649. cd->tx_check = DEFAULT_TX_CHECK;
  650. if (!cd->eesr_err_check)
  651. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  652. }
  653. static int sh_eth_check_reset(struct net_device *ndev)
  654. {
  655. int ret = 0;
  656. int cnt = 100;
  657. while (cnt > 0) {
  658. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  659. break;
  660. mdelay(1);
  661. cnt--;
  662. }
  663. if (cnt <= 0) {
  664. pr_err("Device reset failed\n");
  665. ret = -ETIMEDOUT;
  666. }
  667. return ret;
  668. }
  669. static int sh_eth_reset(struct net_device *ndev)
  670. {
  671. struct sh_eth_private *mdp = netdev_priv(ndev);
  672. int ret = 0;
  673. if (sh_eth_is_gether(mdp)) {
  674. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  675. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  676. EDMR);
  677. ret = sh_eth_check_reset(ndev);
  678. if (ret)
  679. goto out;
  680. /* Table Init */
  681. sh_eth_write(ndev, 0x0, TDLAR);
  682. sh_eth_write(ndev, 0x0, TDFAR);
  683. sh_eth_write(ndev, 0x0, TDFXR);
  684. sh_eth_write(ndev, 0x0, TDFFR);
  685. sh_eth_write(ndev, 0x0, RDLAR);
  686. sh_eth_write(ndev, 0x0, RDFAR);
  687. sh_eth_write(ndev, 0x0, RDFXR);
  688. sh_eth_write(ndev, 0x0, RDFFR);
  689. /* Reset HW CRC register */
  690. if (mdp->cd->hw_crc)
  691. sh_eth_write(ndev, 0x0, CSMR);
  692. /* Select MII mode */
  693. if (mdp->cd->select_mii)
  694. sh_eth_select_mii(ndev);
  695. } else {
  696. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  697. EDMR);
  698. mdelay(3);
  699. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  700. EDMR);
  701. }
  702. out:
  703. return ret;
  704. }
  705. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  706. static void sh_eth_set_receive_align(struct sk_buff *skb)
  707. {
  708. int reserve;
  709. reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
  710. if (reserve)
  711. skb_reserve(skb, reserve);
  712. }
  713. #else
  714. static void sh_eth_set_receive_align(struct sk_buff *skb)
  715. {
  716. skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
  717. }
  718. #endif
  719. /* CPU <-> EDMAC endian convert */
  720. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  721. {
  722. switch (mdp->edmac_endian) {
  723. case EDMAC_LITTLE_ENDIAN:
  724. return cpu_to_le32(x);
  725. case EDMAC_BIG_ENDIAN:
  726. return cpu_to_be32(x);
  727. }
  728. return x;
  729. }
  730. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  731. {
  732. switch (mdp->edmac_endian) {
  733. case EDMAC_LITTLE_ENDIAN:
  734. return le32_to_cpu(x);
  735. case EDMAC_BIG_ENDIAN:
  736. return be32_to_cpu(x);
  737. }
  738. return x;
  739. }
  740. /*
  741. * Program the hardware MAC address from dev->dev_addr.
  742. */
  743. static void update_mac_address(struct net_device *ndev)
  744. {
  745. sh_eth_write(ndev,
  746. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  747. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  748. sh_eth_write(ndev,
  749. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  750. }
  751. /*
  752. * Get MAC address from SuperH MAC address register
  753. *
  754. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  755. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  756. * When you want use this device, you must set MAC address in bootloader.
  757. *
  758. */
  759. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  760. {
  761. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  762. memcpy(ndev->dev_addr, mac, 6);
  763. } else {
  764. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  765. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  766. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  767. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  768. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  769. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  770. }
  771. }
  772. static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  773. {
  774. if (sh_eth_is_gether(mdp))
  775. return EDTRR_TRNS_GETHER;
  776. else
  777. return EDTRR_TRNS_ETHER;
  778. }
  779. struct bb_info {
  780. void (*set_gate)(void *addr);
  781. struct mdiobb_ctrl ctrl;
  782. void *addr;
  783. u32 mmd_msk;/* MMD */
  784. u32 mdo_msk;
  785. u32 mdi_msk;
  786. u32 mdc_msk;
  787. };
  788. /* PHY bit set */
  789. static void bb_set(void *addr, u32 msk)
  790. {
  791. iowrite32(ioread32(addr) | msk, addr);
  792. }
  793. /* PHY bit clear */
  794. static void bb_clr(void *addr, u32 msk)
  795. {
  796. iowrite32((ioread32(addr) & ~msk), addr);
  797. }
  798. /* PHY bit read */
  799. static int bb_read(void *addr, u32 msk)
  800. {
  801. return (ioread32(addr) & msk) != 0;
  802. }
  803. /* Data I/O pin control */
  804. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  805. {
  806. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  807. if (bitbang->set_gate)
  808. bitbang->set_gate(bitbang->addr);
  809. if (bit)
  810. bb_set(bitbang->addr, bitbang->mmd_msk);
  811. else
  812. bb_clr(bitbang->addr, bitbang->mmd_msk);
  813. }
  814. /* Set bit data*/
  815. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  816. {
  817. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  818. if (bitbang->set_gate)
  819. bitbang->set_gate(bitbang->addr);
  820. if (bit)
  821. bb_set(bitbang->addr, bitbang->mdo_msk);
  822. else
  823. bb_clr(bitbang->addr, bitbang->mdo_msk);
  824. }
  825. /* Get bit data*/
  826. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  827. {
  828. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  829. if (bitbang->set_gate)
  830. bitbang->set_gate(bitbang->addr);
  831. return bb_read(bitbang->addr, bitbang->mdi_msk);
  832. }
  833. /* MDC pin control */
  834. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  835. {
  836. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  837. if (bitbang->set_gate)
  838. bitbang->set_gate(bitbang->addr);
  839. if (bit)
  840. bb_set(bitbang->addr, bitbang->mdc_msk);
  841. else
  842. bb_clr(bitbang->addr, bitbang->mdc_msk);
  843. }
  844. /* mdio bus control struct */
  845. static struct mdiobb_ops bb_ops = {
  846. .owner = THIS_MODULE,
  847. .set_mdc = sh_mdc_ctrl,
  848. .set_mdio_dir = sh_mmd_ctrl,
  849. .set_mdio_data = sh_set_mdio,
  850. .get_mdio_data = sh_get_mdio,
  851. };
  852. /* free skb and descriptor buffer */
  853. static void sh_eth_ring_free(struct net_device *ndev)
  854. {
  855. struct sh_eth_private *mdp = netdev_priv(ndev);
  856. int i;
  857. /* Free Rx skb ringbuffer */
  858. if (mdp->rx_skbuff) {
  859. for (i = 0; i < mdp->num_rx_ring; i++) {
  860. if (mdp->rx_skbuff[i])
  861. dev_kfree_skb(mdp->rx_skbuff[i]);
  862. }
  863. }
  864. kfree(mdp->rx_skbuff);
  865. mdp->rx_skbuff = NULL;
  866. /* Free Tx skb ringbuffer */
  867. if (mdp->tx_skbuff) {
  868. for (i = 0; i < mdp->num_tx_ring; i++) {
  869. if (mdp->tx_skbuff[i])
  870. dev_kfree_skb(mdp->tx_skbuff[i]);
  871. }
  872. }
  873. kfree(mdp->tx_skbuff);
  874. mdp->tx_skbuff = NULL;
  875. }
  876. /* format skb and descriptor buffer */
  877. static void sh_eth_ring_format(struct net_device *ndev)
  878. {
  879. struct sh_eth_private *mdp = netdev_priv(ndev);
  880. int i;
  881. struct sk_buff *skb;
  882. struct sh_eth_rxdesc *rxdesc = NULL;
  883. struct sh_eth_txdesc *txdesc = NULL;
  884. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  885. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  886. mdp->cur_rx = mdp->cur_tx = 0;
  887. mdp->dirty_rx = mdp->dirty_tx = 0;
  888. memset(mdp->rx_ring, 0, rx_ringsize);
  889. /* build Rx ring buffer */
  890. for (i = 0; i < mdp->num_rx_ring; i++) {
  891. /* skb */
  892. mdp->rx_skbuff[i] = NULL;
  893. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  894. mdp->rx_skbuff[i] = skb;
  895. if (skb == NULL)
  896. break;
  897. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  898. DMA_FROM_DEVICE);
  899. sh_eth_set_receive_align(skb);
  900. /* RX descriptor */
  901. rxdesc = &mdp->rx_ring[i];
  902. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  903. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  904. /* The size of the buffer is 16 byte boundary. */
  905. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  906. /* Rx descriptor address set */
  907. if (i == 0) {
  908. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  909. if (sh_eth_is_gether(mdp))
  910. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  911. }
  912. }
  913. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  914. /* Mark the last entry as wrapping the ring. */
  915. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  916. memset(mdp->tx_ring, 0, tx_ringsize);
  917. /* build Tx ring buffer */
  918. for (i = 0; i < mdp->num_tx_ring; i++) {
  919. mdp->tx_skbuff[i] = NULL;
  920. txdesc = &mdp->tx_ring[i];
  921. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  922. txdesc->buffer_length = 0;
  923. if (i == 0) {
  924. /* Tx descriptor address set */
  925. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  926. if (sh_eth_is_gether(mdp))
  927. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  928. }
  929. }
  930. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  931. }
  932. /* Get skb and descriptor buffer */
  933. static int sh_eth_ring_init(struct net_device *ndev)
  934. {
  935. struct sh_eth_private *mdp = netdev_priv(ndev);
  936. int rx_ringsize, tx_ringsize, ret = 0;
  937. /*
  938. * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  939. * card needs room to do 8 byte alignment, +2 so we can reserve
  940. * the first 2 bytes, and +16 gets room for the status word from the
  941. * card.
  942. */
  943. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  944. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  945. if (mdp->cd->rpadir)
  946. mdp->rx_buf_sz += NET_IP_ALIGN;
  947. /* Allocate RX and TX skb rings */
  948. mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
  949. sizeof(*mdp->rx_skbuff), GFP_KERNEL);
  950. if (!mdp->rx_skbuff) {
  951. ret = -ENOMEM;
  952. return ret;
  953. }
  954. mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
  955. sizeof(*mdp->tx_skbuff), GFP_KERNEL);
  956. if (!mdp->tx_skbuff) {
  957. ret = -ENOMEM;
  958. goto skb_ring_free;
  959. }
  960. /* Allocate all Rx descriptors. */
  961. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  962. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  963. GFP_KERNEL);
  964. if (!mdp->rx_ring) {
  965. ret = -ENOMEM;
  966. goto desc_ring_free;
  967. }
  968. mdp->dirty_rx = 0;
  969. /* Allocate all Tx descriptors. */
  970. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  971. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  972. GFP_KERNEL);
  973. if (!mdp->tx_ring) {
  974. ret = -ENOMEM;
  975. goto desc_ring_free;
  976. }
  977. return ret;
  978. desc_ring_free:
  979. /* free DMA buffer */
  980. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  981. skb_ring_free:
  982. /* Free Rx and Tx skb ring buffer */
  983. sh_eth_ring_free(ndev);
  984. mdp->tx_ring = NULL;
  985. mdp->rx_ring = NULL;
  986. return ret;
  987. }
  988. static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
  989. {
  990. int ringsize;
  991. if (mdp->rx_ring) {
  992. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  993. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  994. mdp->rx_desc_dma);
  995. mdp->rx_ring = NULL;
  996. }
  997. if (mdp->tx_ring) {
  998. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  999. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1000. mdp->tx_desc_dma);
  1001. mdp->tx_ring = NULL;
  1002. }
  1003. }
  1004. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1005. {
  1006. int ret = 0;
  1007. struct sh_eth_private *mdp = netdev_priv(ndev);
  1008. u32 val;
  1009. /* Soft Reset */
  1010. ret = sh_eth_reset(ndev);
  1011. if (ret)
  1012. goto out;
  1013. if (mdp->cd->rmiimode)
  1014. sh_eth_write(ndev, 0x1, RMIIMODE);
  1015. /* Descriptor format */
  1016. sh_eth_ring_format(ndev);
  1017. if (mdp->cd->rpadir)
  1018. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1019. /* all sh_eth int mask */
  1020. sh_eth_write(ndev, 0, EESIPR);
  1021. #if defined(__LITTLE_ENDIAN)
  1022. if (mdp->cd->hw_swap)
  1023. sh_eth_write(ndev, EDMR_EL, EDMR);
  1024. else
  1025. #endif
  1026. sh_eth_write(ndev, 0, EDMR);
  1027. /* FIFO size set */
  1028. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1029. sh_eth_write(ndev, 0, TFTR);
  1030. /* Frame recv control */
  1031. sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
  1032. sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
  1033. if (mdp->cd->bculr)
  1034. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1035. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1036. if (!mdp->cd->no_trimd)
  1037. sh_eth_write(ndev, 0, TRIMD);
  1038. /* Recv frame limit set register */
  1039. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1040. RFLR);
  1041. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1042. if (start)
  1043. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1044. /* PAUSE Prohibition */
  1045. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1046. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1047. sh_eth_write(ndev, val, ECMR);
  1048. if (mdp->cd->set_rate)
  1049. mdp->cd->set_rate(ndev);
  1050. /* E-MAC Status Register clear */
  1051. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1052. /* E-MAC Interrupt Enable register */
  1053. if (start)
  1054. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1055. /* Set MAC address */
  1056. update_mac_address(ndev);
  1057. /* mask reset */
  1058. if (mdp->cd->apr)
  1059. sh_eth_write(ndev, APR_AP, APR);
  1060. if (mdp->cd->mpr)
  1061. sh_eth_write(ndev, MPR_MP, MPR);
  1062. if (mdp->cd->tpauser)
  1063. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1064. if (start) {
  1065. /* Setting the Rx mode will start the Rx process. */
  1066. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1067. netif_start_queue(ndev);
  1068. }
  1069. out:
  1070. return ret;
  1071. }
  1072. /* free Tx skb function */
  1073. static int sh_eth_txfree(struct net_device *ndev)
  1074. {
  1075. struct sh_eth_private *mdp = netdev_priv(ndev);
  1076. struct sh_eth_txdesc *txdesc;
  1077. int freeNum = 0;
  1078. int entry = 0;
  1079. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1080. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1081. txdesc = &mdp->tx_ring[entry];
  1082. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1083. break;
  1084. /* Free the original skb. */
  1085. if (mdp->tx_skbuff[entry]) {
  1086. dma_unmap_single(&ndev->dev, txdesc->addr,
  1087. txdesc->buffer_length, DMA_TO_DEVICE);
  1088. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1089. mdp->tx_skbuff[entry] = NULL;
  1090. freeNum++;
  1091. }
  1092. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1093. if (entry >= mdp->num_tx_ring - 1)
  1094. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1095. ndev->stats.tx_packets++;
  1096. ndev->stats.tx_bytes += txdesc->buffer_length;
  1097. }
  1098. return freeNum;
  1099. }
  1100. /* Packet receive function */
  1101. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1102. {
  1103. struct sh_eth_private *mdp = netdev_priv(ndev);
  1104. struct sh_eth_rxdesc *rxdesc;
  1105. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1106. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1107. struct sk_buff *skb;
  1108. int exceeded = 0;
  1109. u16 pkt_len = 0;
  1110. u32 desc_status;
  1111. rxdesc = &mdp->rx_ring[entry];
  1112. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1113. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1114. pkt_len = rxdesc->frame_length;
  1115. if (--boguscnt < 0)
  1116. break;
  1117. if (*quota <= 0) {
  1118. exceeded = 1;
  1119. break;
  1120. }
  1121. (*quota)--;
  1122. if (!(desc_status & RDFEND))
  1123. ndev->stats.rx_length_errors++;
  1124. /*
  1125. * In case of almost all GETHER/ETHERs, the Receive Frame State
  1126. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1127. * bit 0. However, in case of the R8A7740's GETHER, the RFS
  1128. * bits are from bit 25 to bit 16. So, the driver needs right
  1129. * shifting by 16.
  1130. */
  1131. if (mdp->cd->shift_rd0)
  1132. desc_status >>= 16;
  1133. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1134. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1135. ndev->stats.rx_errors++;
  1136. if (desc_status & RD_RFS1)
  1137. ndev->stats.rx_crc_errors++;
  1138. if (desc_status & RD_RFS2)
  1139. ndev->stats.rx_frame_errors++;
  1140. if (desc_status & RD_RFS3)
  1141. ndev->stats.rx_length_errors++;
  1142. if (desc_status & RD_RFS4)
  1143. ndev->stats.rx_length_errors++;
  1144. if (desc_status & RD_RFS6)
  1145. ndev->stats.rx_missed_errors++;
  1146. if (desc_status & RD_RFS10)
  1147. ndev->stats.rx_over_errors++;
  1148. } else {
  1149. if (!mdp->cd->hw_swap)
  1150. sh_eth_soft_swap(
  1151. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  1152. pkt_len + 2);
  1153. skb = mdp->rx_skbuff[entry];
  1154. mdp->rx_skbuff[entry] = NULL;
  1155. if (mdp->cd->rpadir)
  1156. skb_reserve(skb, NET_IP_ALIGN);
  1157. skb_put(skb, pkt_len);
  1158. skb->protocol = eth_type_trans(skb, ndev);
  1159. netif_rx(skb);
  1160. ndev->stats.rx_packets++;
  1161. ndev->stats.rx_bytes += pkt_len;
  1162. }
  1163. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  1164. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1165. rxdesc = &mdp->rx_ring[entry];
  1166. }
  1167. /* Refill the Rx ring buffers. */
  1168. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1169. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1170. rxdesc = &mdp->rx_ring[entry];
  1171. /* The size of the buffer is 16 byte boundary. */
  1172. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1173. if (mdp->rx_skbuff[entry] == NULL) {
  1174. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  1175. mdp->rx_skbuff[entry] = skb;
  1176. if (skb == NULL)
  1177. break; /* Better luck next round. */
  1178. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1179. DMA_FROM_DEVICE);
  1180. sh_eth_set_receive_align(skb);
  1181. skb_checksum_none_assert(skb);
  1182. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1183. }
  1184. if (entry >= mdp->num_rx_ring - 1)
  1185. rxdesc->status |=
  1186. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  1187. else
  1188. rxdesc->status |=
  1189. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1190. }
  1191. /* Restart Rx engine if stopped. */
  1192. /* If we don't need to check status, don't. -KDU */
  1193. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1194. /* fix the values for the next receiving if RDE is set */
  1195. if (intr_status & EESR_RDE)
  1196. mdp->cur_rx = mdp->dirty_rx =
  1197. (sh_eth_read(ndev, RDFAR) -
  1198. sh_eth_read(ndev, RDLAR)) >> 4;
  1199. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1200. }
  1201. return exceeded;
  1202. }
  1203. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1204. {
  1205. /* disable tx and rx */
  1206. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1207. ~(ECMR_RE | ECMR_TE), ECMR);
  1208. }
  1209. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1210. {
  1211. /* enable tx and rx */
  1212. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1213. (ECMR_RE | ECMR_TE), ECMR);
  1214. }
  1215. /* error control function */
  1216. static void sh_eth_error(struct net_device *ndev, int intr_status)
  1217. {
  1218. struct sh_eth_private *mdp = netdev_priv(ndev);
  1219. u32 felic_stat;
  1220. u32 link_stat;
  1221. u32 mask;
  1222. if (intr_status & EESR_ECI) {
  1223. felic_stat = sh_eth_read(ndev, ECSR);
  1224. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1225. if (felic_stat & ECSR_ICD)
  1226. ndev->stats.tx_carrier_errors++;
  1227. if (felic_stat & ECSR_LCHNG) {
  1228. /* Link Changed */
  1229. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1230. goto ignore_link;
  1231. } else {
  1232. link_stat = (sh_eth_read(ndev, PSR));
  1233. if (mdp->ether_link_active_low)
  1234. link_stat = ~link_stat;
  1235. }
  1236. if (!(link_stat & PHY_ST_LINK))
  1237. sh_eth_rcv_snd_disable(ndev);
  1238. else {
  1239. /* Link Up */
  1240. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1241. ~DMAC_M_ECI, EESIPR);
  1242. /*clear int */
  1243. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1244. ECSR);
  1245. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1246. DMAC_M_ECI, EESIPR);
  1247. /* enable tx and rx */
  1248. sh_eth_rcv_snd_enable(ndev);
  1249. }
  1250. }
  1251. }
  1252. ignore_link:
  1253. if (intr_status & EESR_TWB) {
  1254. /* Unused write back interrupt */
  1255. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1256. ndev->stats.tx_aborted_errors++;
  1257. if (netif_msg_tx_err(mdp))
  1258. dev_err(&ndev->dev, "Transmit Abort\n");
  1259. }
  1260. }
  1261. if (intr_status & EESR_RABT) {
  1262. /* Receive Abort int */
  1263. if (intr_status & EESR_RFRMER) {
  1264. /* Receive Frame Overflow int */
  1265. ndev->stats.rx_frame_errors++;
  1266. if (netif_msg_rx_err(mdp))
  1267. dev_err(&ndev->dev, "Receive Abort\n");
  1268. }
  1269. }
  1270. if (intr_status & EESR_TDE) {
  1271. /* Transmit Descriptor Empty int */
  1272. ndev->stats.tx_fifo_errors++;
  1273. if (netif_msg_tx_err(mdp))
  1274. dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
  1275. }
  1276. if (intr_status & EESR_TFE) {
  1277. /* FIFO under flow */
  1278. ndev->stats.tx_fifo_errors++;
  1279. if (netif_msg_tx_err(mdp))
  1280. dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
  1281. }
  1282. if (intr_status & EESR_RDE) {
  1283. /* Receive Descriptor Empty int */
  1284. ndev->stats.rx_over_errors++;
  1285. if (netif_msg_rx_err(mdp))
  1286. dev_err(&ndev->dev, "Receive Descriptor Empty\n");
  1287. }
  1288. if (intr_status & EESR_RFE) {
  1289. /* Receive FIFO Overflow int */
  1290. ndev->stats.rx_fifo_errors++;
  1291. if (netif_msg_rx_err(mdp))
  1292. dev_err(&ndev->dev, "Receive FIFO Overflow\n");
  1293. }
  1294. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1295. /* Address Error */
  1296. ndev->stats.tx_fifo_errors++;
  1297. if (netif_msg_tx_err(mdp))
  1298. dev_err(&ndev->dev, "Address Error\n");
  1299. }
  1300. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1301. if (mdp->cd->no_ade)
  1302. mask &= ~EESR_ADE;
  1303. if (intr_status & mask) {
  1304. /* Tx error */
  1305. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1306. /* dmesg */
  1307. dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
  1308. intr_status, mdp->cur_tx);
  1309. dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1310. mdp->dirty_tx, (u32) ndev->state, edtrr);
  1311. /* dirty buffer free */
  1312. sh_eth_txfree(ndev);
  1313. /* SH7712 BUG */
  1314. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1315. /* tx dma start */
  1316. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1317. }
  1318. /* wakeup */
  1319. netif_wake_queue(ndev);
  1320. }
  1321. }
  1322. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1323. {
  1324. struct net_device *ndev = netdev;
  1325. struct sh_eth_private *mdp = netdev_priv(ndev);
  1326. struct sh_eth_cpu_data *cd = mdp->cd;
  1327. irqreturn_t ret = IRQ_NONE;
  1328. unsigned long intr_status, intr_enable;
  1329. spin_lock(&mdp->lock);
  1330. /* Get interrupt status */
  1331. intr_status = sh_eth_read(ndev, EESR);
  1332. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1333. * enabled since it's the one that comes thru regardless of the mask,
  1334. * and we need to fully handle it in sh_eth_error() in order to quench
  1335. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1336. */
  1337. intr_enable = sh_eth_read(ndev, EESIPR);
  1338. intr_status &= intr_enable | DMAC_M_ECI;
  1339. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1340. ret = IRQ_HANDLED;
  1341. else
  1342. goto other_irq;
  1343. if (intr_status & EESR_RX_CHECK) {
  1344. if (napi_schedule_prep(&mdp->napi)) {
  1345. /* Mask Rx interrupts */
  1346. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1347. EESIPR);
  1348. __napi_schedule(&mdp->napi);
  1349. } else {
  1350. dev_warn(&ndev->dev,
  1351. "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
  1352. intr_status, intr_enable);
  1353. }
  1354. }
  1355. /* Tx Check */
  1356. if (intr_status & cd->tx_check) {
  1357. /* Clear Tx interrupts */
  1358. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1359. sh_eth_txfree(ndev);
  1360. netif_wake_queue(ndev);
  1361. }
  1362. if (intr_status & cd->eesr_err_check) {
  1363. /* Clear error interrupts */
  1364. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1365. sh_eth_error(ndev, intr_status);
  1366. }
  1367. other_irq:
  1368. spin_unlock(&mdp->lock);
  1369. return ret;
  1370. }
  1371. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1372. {
  1373. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1374. napi);
  1375. struct net_device *ndev = napi->dev;
  1376. int quota = budget;
  1377. unsigned long intr_status;
  1378. for (;;) {
  1379. intr_status = sh_eth_read(ndev, EESR);
  1380. if (!(intr_status & EESR_RX_CHECK))
  1381. break;
  1382. /* Clear Rx interrupts */
  1383. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1384. if (sh_eth_rx(ndev, intr_status, &quota))
  1385. goto out;
  1386. }
  1387. napi_complete(napi);
  1388. /* Reenable Rx interrupts */
  1389. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1390. out:
  1391. return budget - quota;
  1392. }
  1393. /* PHY state control function */
  1394. static void sh_eth_adjust_link(struct net_device *ndev)
  1395. {
  1396. struct sh_eth_private *mdp = netdev_priv(ndev);
  1397. struct phy_device *phydev = mdp->phydev;
  1398. int new_state = 0;
  1399. if (phydev->link) {
  1400. if (phydev->duplex != mdp->duplex) {
  1401. new_state = 1;
  1402. mdp->duplex = phydev->duplex;
  1403. if (mdp->cd->set_duplex)
  1404. mdp->cd->set_duplex(ndev);
  1405. }
  1406. if (phydev->speed != mdp->speed) {
  1407. new_state = 1;
  1408. mdp->speed = phydev->speed;
  1409. if (mdp->cd->set_rate)
  1410. mdp->cd->set_rate(ndev);
  1411. }
  1412. if (!mdp->link) {
  1413. sh_eth_write(ndev,
  1414. (sh_eth_read(ndev, ECMR) & ~ECMR_TXF), ECMR);
  1415. new_state = 1;
  1416. mdp->link = phydev->link;
  1417. if (mdp->cd->no_psr || mdp->no_ether_link)
  1418. sh_eth_rcv_snd_enable(ndev);
  1419. }
  1420. } else if (mdp->link) {
  1421. new_state = 1;
  1422. mdp->link = 0;
  1423. mdp->speed = 0;
  1424. mdp->duplex = -1;
  1425. if (mdp->cd->no_psr || mdp->no_ether_link)
  1426. sh_eth_rcv_snd_disable(ndev);
  1427. }
  1428. if (new_state && netif_msg_link(mdp))
  1429. phy_print_status(phydev);
  1430. }
  1431. /* PHY init function */
  1432. static int sh_eth_phy_init(struct net_device *ndev)
  1433. {
  1434. struct sh_eth_private *mdp = netdev_priv(ndev);
  1435. char phy_id[MII_BUS_ID_SIZE + 3];
  1436. struct phy_device *phydev = NULL;
  1437. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1438. mdp->mii_bus->id , mdp->phy_id);
  1439. mdp->link = 0;
  1440. mdp->speed = 0;
  1441. mdp->duplex = -1;
  1442. /* Try connect to PHY */
  1443. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1444. mdp->phy_interface);
  1445. if (IS_ERR(phydev)) {
  1446. dev_err(&ndev->dev, "phy_connect failed\n");
  1447. return PTR_ERR(phydev);
  1448. }
  1449. dev_info(&ndev->dev, "attached phy %i to driver %s\n",
  1450. phydev->addr, phydev->drv->name);
  1451. mdp->phydev = phydev;
  1452. return 0;
  1453. }
  1454. /* PHY control start function */
  1455. static int sh_eth_phy_start(struct net_device *ndev)
  1456. {
  1457. struct sh_eth_private *mdp = netdev_priv(ndev);
  1458. int ret;
  1459. ret = sh_eth_phy_init(ndev);
  1460. if (ret)
  1461. return ret;
  1462. /* reset phy - this also wakes it from PDOWN */
  1463. phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
  1464. phy_start(mdp->phydev);
  1465. return 0;
  1466. }
  1467. static int sh_eth_get_settings(struct net_device *ndev,
  1468. struct ethtool_cmd *ecmd)
  1469. {
  1470. struct sh_eth_private *mdp = netdev_priv(ndev);
  1471. unsigned long flags;
  1472. int ret;
  1473. spin_lock_irqsave(&mdp->lock, flags);
  1474. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1475. spin_unlock_irqrestore(&mdp->lock, flags);
  1476. return ret;
  1477. }
  1478. static int sh_eth_set_settings(struct net_device *ndev,
  1479. struct ethtool_cmd *ecmd)
  1480. {
  1481. struct sh_eth_private *mdp = netdev_priv(ndev);
  1482. unsigned long flags;
  1483. int ret;
  1484. spin_lock_irqsave(&mdp->lock, flags);
  1485. /* disable tx and rx */
  1486. sh_eth_rcv_snd_disable(ndev);
  1487. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1488. if (ret)
  1489. goto error_exit;
  1490. if (ecmd->duplex == DUPLEX_FULL)
  1491. mdp->duplex = 1;
  1492. else
  1493. mdp->duplex = 0;
  1494. if (mdp->cd->set_duplex)
  1495. mdp->cd->set_duplex(ndev);
  1496. error_exit:
  1497. mdelay(1);
  1498. /* enable tx and rx */
  1499. sh_eth_rcv_snd_enable(ndev);
  1500. spin_unlock_irqrestore(&mdp->lock, flags);
  1501. return ret;
  1502. }
  1503. static int sh_eth_nway_reset(struct net_device *ndev)
  1504. {
  1505. struct sh_eth_private *mdp = netdev_priv(ndev);
  1506. unsigned long flags;
  1507. int ret;
  1508. spin_lock_irqsave(&mdp->lock, flags);
  1509. ret = phy_start_aneg(mdp->phydev);
  1510. spin_unlock_irqrestore(&mdp->lock, flags);
  1511. return ret;
  1512. }
  1513. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1514. {
  1515. struct sh_eth_private *mdp = netdev_priv(ndev);
  1516. return mdp->msg_enable;
  1517. }
  1518. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1519. {
  1520. struct sh_eth_private *mdp = netdev_priv(ndev);
  1521. mdp->msg_enable = value;
  1522. }
  1523. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1524. "rx_current", "tx_current",
  1525. "rx_dirty", "tx_dirty",
  1526. };
  1527. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1528. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1529. {
  1530. switch (sset) {
  1531. case ETH_SS_STATS:
  1532. return SH_ETH_STATS_LEN;
  1533. default:
  1534. return -EOPNOTSUPP;
  1535. }
  1536. }
  1537. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1538. struct ethtool_stats *stats, u64 *data)
  1539. {
  1540. struct sh_eth_private *mdp = netdev_priv(ndev);
  1541. int i = 0;
  1542. /* device-specific stats */
  1543. data[i++] = mdp->cur_rx;
  1544. data[i++] = mdp->cur_tx;
  1545. data[i++] = mdp->dirty_rx;
  1546. data[i++] = mdp->dirty_tx;
  1547. }
  1548. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1549. {
  1550. switch (stringset) {
  1551. case ETH_SS_STATS:
  1552. memcpy(data, *sh_eth_gstrings_stats,
  1553. sizeof(sh_eth_gstrings_stats));
  1554. break;
  1555. }
  1556. }
  1557. static void sh_eth_get_ringparam(struct net_device *ndev,
  1558. struct ethtool_ringparam *ring)
  1559. {
  1560. struct sh_eth_private *mdp = netdev_priv(ndev);
  1561. ring->rx_max_pending = RX_RING_MAX;
  1562. ring->tx_max_pending = TX_RING_MAX;
  1563. ring->rx_pending = mdp->num_rx_ring;
  1564. ring->tx_pending = mdp->num_tx_ring;
  1565. }
  1566. static int sh_eth_set_ringparam(struct net_device *ndev,
  1567. struct ethtool_ringparam *ring)
  1568. {
  1569. struct sh_eth_private *mdp = netdev_priv(ndev);
  1570. int ret;
  1571. if (ring->tx_pending > TX_RING_MAX ||
  1572. ring->rx_pending > RX_RING_MAX ||
  1573. ring->tx_pending < TX_RING_MIN ||
  1574. ring->rx_pending < RX_RING_MIN)
  1575. return -EINVAL;
  1576. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1577. return -EINVAL;
  1578. if (netif_running(ndev)) {
  1579. netif_tx_disable(ndev);
  1580. /* Disable interrupts by clearing the interrupt mask. */
  1581. sh_eth_write(ndev, 0x0000, EESIPR);
  1582. /* Stop the chip's Tx and Rx processes. */
  1583. sh_eth_write(ndev, 0, EDTRR);
  1584. sh_eth_write(ndev, 0, EDRRR);
  1585. synchronize_irq(ndev->irq);
  1586. }
  1587. /* Free all the skbuffs in the Rx queue. */
  1588. sh_eth_ring_free(ndev);
  1589. /* Free DMA buffer */
  1590. sh_eth_free_dma_buffer(mdp);
  1591. /* Set new parameters */
  1592. mdp->num_rx_ring = ring->rx_pending;
  1593. mdp->num_tx_ring = ring->tx_pending;
  1594. ret = sh_eth_ring_init(ndev);
  1595. if (ret < 0) {
  1596. dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
  1597. return ret;
  1598. }
  1599. ret = sh_eth_dev_init(ndev, false);
  1600. if (ret < 0) {
  1601. dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
  1602. return ret;
  1603. }
  1604. if (netif_running(ndev)) {
  1605. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1606. /* Setting the Rx mode will start the Rx process. */
  1607. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1608. netif_wake_queue(ndev);
  1609. }
  1610. return 0;
  1611. }
  1612. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1613. .get_settings = sh_eth_get_settings,
  1614. .set_settings = sh_eth_set_settings,
  1615. .nway_reset = sh_eth_nway_reset,
  1616. .get_msglevel = sh_eth_get_msglevel,
  1617. .set_msglevel = sh_eth_set_msglevel,
  1618. .get_link = ethtool_op_get_link,
  1619. .get_strings = sh_eth_get_strings,
  1620. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1621. .get_sset_count = sh_eth_get_sset_count,
  1622. .get_ringparam = sh_eth_get_ringparam,
  1623. .set_ringparam = sh_eth_set_ringparam,
  1624. };
  1625. /* network device open function */
  1626. static int sh_eth_open(struct net_device *ndev)
  1627. {
  1628. int ret = 0;
  1629. struct sh_eth_private *mdp = netdev_priv(ndev);
  1630. pm_runtime_get_sync(&mdp->pdev->dev);
  1631. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1632. mdp->cd->irq_flags, ndev->name, ndev);
  1633. if (ret) {
  1634. dev_err(&ndev->dev, "Can not assign IRQ number\n");
  1635. return ret;
  1636. }
  1637. /* Descriptor set */
  1638. ret = sh_eth_ring_init(ndev);
  1639. if (ret)
  1640. goto out_free_irq;
  1641. /* device init */
  1642. ret = sh_eth_dev_init(ndev, true);
  1643. if (ret)
  1644. goto out_free_irq;
  1645. /* PHY control start*/
  1646. ret = sh_eth_phy_start(ndev);
  1647. if (ret)
  1648. goto out_free_irq;
  1649. napi_enable(&mdp->napi);
  1650. return ret;
  1651. out_free_irq:
  1652. free_irq(ndev->irq, ndev);
  1653. pm_runtime_put_sync(&mdp->pdev->dev);
  1654. return ret;
  1655. }
  1656. /* Timeout function */
  1657. static void sh_eth_tx_timeout(struct net_device *ndev)
  1658. {
  1659. struct sh_eth_private *mdp = netdev_priv(ndev);
  1660. struct sh_eth_rxdesc *rxdesc;
  1661. int i;
  1662. netif_stop_queue(ndev);
  1663. if (netif_msg_timer(mdp))
  1664. dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
  1665. " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
  1666. /* tx_errors count up */
  1667. ndev->stats.tx_errors++;
  1668. /* Free all the skbuffs in the Rx queue. */
  1669. for (i = 0; i < mdp->num_rx_ring; i++) {
  1670. rxdesc = &mdp->rx_ring[i];
  1671. rxdesc->status = 0;
  1672. rxdesc->addr = 0xBADF00D0;
  1673. if (mdp->rx_skbuff[i])
  1674. dev_kfree_skb(mdp->rx_skbuff[i]);
  1675. mdp->rx_skbuff[i] = NULL;
  1676. }
  1677. for (i = 0; i < mdp->num_tx_ring; i++) {
  1678. if (mdp->tx_skbuff[i])
  1679. dev_kfree_skb(mdp->tx_skbuff[i]);
  1680. mdp->tx_skbuff[i] = NULL;
  1681. }
  1682. /* device init */
  1683. sh_eth_dev_init(ndev, true);
  1684. }
  1685. /* Packet transmit function */
  1686. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1687. {
  1688. struct sh_eth_private *mdp = netdev_priv(ndev);
  1689. struct sh_eth_txdesc *txdesc;
  1690. u32 entry;
  1691. unsigned long flags;
  1692. spin_lock_irqsave(&mdp->lock, flags);
  1693. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1694. if (!sh_eth_txfree(ndev)) {
  1695. if (netif_msg_tx_queued(mdp))
  1696. dev_warn(&ndev->dev, "TxFD exhausted.\n");
  1697. netif_stop_queue(ndev);
  1698. spin_unlock_irqrestore(&mdp->lock, flags);
  1699. return NETDEV_TX_BUSY;
  1700. }
  1701. }
  1702. spin_unlock_irqrestore(&mdp->lock, flags);
  1703. entry = mdp->cur_tx % mdp->num_tx_ring;
  1704. mdp->tx_skbuff[entry] = skb;
  1705. txdesc = &mdp->tx_ring[entry];
  1706. /* soft swap. */
  1707. if (!mdp->cd->hw_swap)
  1708. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  1709. skb->len + 2);
  1710. txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  1711. DMA_TO_DEVICE);
  1712. if (skb->len < ETHERSMALL)
  1713. txdesc->buffer_length = ETHERSMALL;
  1714. else
  1715. txdesc->buffer_length = skb->len;
  1716. if (entry >= mdp->num_tx_ring - 1)
  1717. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  1718. else
  1719. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  1720. mdp->cur_tx++;
  1721. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  1722. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1723. return NETDEV_TX_OK;
  1724. }
  1725. /* device close function */
  1726. static int sh_eth_close(struct net_device *ndev)
  1727. {
  1728. struct sh_eth_private *mdp = netdev_priv(ndev);
  1729. napi_disable(&mdp->napi);
  1730. netif_stop_queue(ndev);
  1731. /* Disable interrupts by clearing the interrupt mask. */
  1732. sh_eth_write(ndev, 0x0000, EESIPR);
  1733. /* Stop the chip's Tx and Rx processes. */
  1734. sh_eth_write(ndev, 0, EDTRR);
  1735. sh_eth_write(ndev, 0, EDRRR);
  1736. /* PHY Disconnect */
  1737. if (mdp->phydev) {
  1738. phy_stop(mdp->phydev);
  1739. phy_disconnect(mdp->phydev);
  1740. }
  1741. free_irq(ndev->irq, ndev);
  1742. /* Free all the skbuffs in the Rx queue. */
  1743. sh_eth_ring_free(ndev);
  1744. /* free DMA buffer */
  1745. sh_eth_free_dma_buffer(mdp);
  1746. pm_runtime_put_sync(&mdp->pdev->dev);
  1747. return 0;
  1748. }
  1749. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  1750. {
  1751. struct sh_eth_private *mdp = netdev_priv(ndev);
  1752. pm_runtime_get_sync(&mdp->pdev->dev);
  1753. ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
  1754. sh_eth_write(ndev, 0, TROCR); /* (write clear) */
  1755. ndev->stats.collisions += sh_eth_read(ndev, CDCR);
  1756. sh_eth_write(ndev, 0, CDCR); /* (write clear) */
  1757. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
  1758. sh_eth_write(ndev, 0, LCCR); /* (write clear) */
  1759. if (sh_eth_is_gether(mdp)) {
  1760. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
  1761. sh_eth_write(ndev, 0, CERCR); /* (write clear) */
  1762. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
  1763. sh_eth_write(ndev, 0, CEECR); /* (write clear) */
  1764. } else {
  1765. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
  1766. sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
  1767. }
  1768. pm_runtime_put_sync(&mdp->pdev->dev);
  1769. return &ndev->stats;
  1770. }
  1771. /* ioctl to device function */
  1772. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
  1773. int cmd)
  1774. {
  1775. struct sh_eth_private *mdp = netdev_priv(ndev);
  1776. struct phy_device *phydev = mdp->phydev;
  1777. if (!netif_running(ndev))
  1778. return -EINVAL;
  1779. if (!phydev)
  1780. return -ENODEV;
  1781. return phy_mii_ioctl(phydev, rq, cmd);
  1782. }
  1783. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  1784. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  1785. int entry)
  1786. {
  1787. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  1788. }
  1789. static u32 sh_eth_tsu_get_post_mask(int entry)
  1790. {
  1791. return 0x0f << (28 - ((entry % 8) * 4));
  1792. }
  1793. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  1794. {
  1795. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  1796. }
  1797. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  1798. int entry)
  1799. {
  1800. struct sh_eth_private *mdp = netdev_priv(ndev);
  1801. u32 tmp;
  1802. void *reg_offset;
  1803. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1804. tmp = ioread32(reg_offset);
  1805. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  1806. }
  1807. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  1808. int entry)
  1809. {
  1810. struct sh_eth_private *mdp = netdev_priv(ndev);
  1811. u32 post_mask, ref_mask, tmp;
  1812. void *reg_offset;
  1813. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1814. post_mask = sh_eth_tsu_get_post_mask(entry);
  1815. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  1816. tmp = ioread32(reg_offset);
  1817. iowrite32(tmp & ~post_mask, reg_offset);
  1818. /* If other port enables, the function returns "true" */
  1819. return tmp & ref_mask;
  1820. }
  1821. static int sh_eth_tsu_busy(struct net_device *ndev)
  1822. {
  1823. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  1824. struct sh_eth_private *mdp = netdev_priv(ndev);
  1825. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  1826. udelay(10);
  1827. timeout--;
  1828. if (timeout <= 0) {
  1829. dev_err(&ndev->dev, "%s: timeout\n", __func__);
  1830. return -ETIMEDOUT;
  1831. }
  1832. }
  1833. return 0;
  1834. }
  1835. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  1836. const u8 *addr)
  1837. {
  1838. u32 val;
  1839. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  1840. iowrite32(val, reg);
  1841. if (sh_eth_tsu_busy(ndev) < 0)
  1842. return -EBUSY;
  1843. val = addr[4] << 8 | addr[5];
  1844. iowrite32(val, reg + 4);
  1845. if (sh_eth_tsu_busy(ndev) < 0)
  1846. return -EBUSY;
  1847. return 0;
  1848. }
  1849. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  1850. {
  1851. u32 val;
  1852. val = ioread32(reg);
  1853. addr[0] = (val >> 24) & 0xff;
  1854. addr[1] = (val >> 16) & 0xff;
  1855. addr[2] = (val >> 8) & 0xff;
  1856. addr[3] = val & 0xff;
  1857. val = ioread32(reg + 4);
  1858. addr[4] = (val >> 8) & 0xff;
  1859. addr[5] = val & 0xff;
  1860. }
  1861. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  1862. {
  1863. struct sh_eth_private *mdp = netdev_priv(ndev);
  1864. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1865. int i;
  1866. u8 c_addr[ETH_ALEN];
  1867. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1868. sh_eth_tsu_read_entry(reg_offset, c_addr);
  1869. if (memcmp(addr, c_addr, ETH_ALEN) == 0)
  1870. return i;
  1871. }
  1872. return -ENOENT;
  1873. }
  1874. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  1875. {
  1876. u8 blank[ETH_ALEN];
  1877. int entry;
  1878. memset(blank, 0, sizeof(blank));
  1879. entry = sh_eth_tsu_find_entry(ndev, blank);
  1880. return (entry < 0) ? -ENOMEM : entry;
  1881. }
  1882. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  1883. int entry)
  1884. {
  1885. struct sh_eth_private *mdp = netdev_priv(ndev);
  1886. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1887. int ret;
  1888. u8 blank[ETH_ALEN];
  1889. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  1890. ~(1 << (31 - entry)), TSU_TEN);
  1891. memset(blank, 0, sizeof(blank));
  1892. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  1893. if (ret < 0)
  1894. return ret;
  1895. return 0;
  1896. }
  1897. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  1898. {
  1899. struct sh_eth_private *mdp = netdev_priv(ndev);
  1900. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1901. int i, ret;
  1902. if (!mdp->cd->tsu)
  1903. return 0;
  1904. i = sh_eth_tsu_find_entry(ndev, addr);
  1905. if (i < 0) {
  1906. /* No entry found, create one */
  1907. i = sh_eth_tsu_find_empty(ndev);
  1908. if (i < 0)
  1909. return -ENOMEM;
  1910. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  1911. if (ret < 0)
  1912. return ret;
  1913. /* Enable the entry */
  1914. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  1915. (1 << (31 - i)), TSU_TEN);
  1916. }
  1917. /* Entry found or created, enable POST */
  1918. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  1919. return 0;
  1920. }
  1921. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  1922. {
  1923. struct sh_eth_private *mdp = netdev_priv(ndev);
  1924. int i, ret;
  1925. if (!mdp->cd->tsu)
  1926. return 0;
  1927. i = sh_eth_tsu_find_entry(ndev, addr);
  1928. if (i) {
  1929. /* Entry found */
  1930. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  1931. goto done;
  1932. /* Disable the entry if both ports was disabled */
  1933. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  1934. if (ret < 0)
  1935. return ret;
  1936. }
  1937. done:
  1938. return 0;
  1939. }
  1940. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  1941. {
  1942. struct sh_eth_private *mdp = netdev_priv(ndev);
  1943. int i, ret;
  1944. if (unlikely(!mdp->cd->tsu))
  1945. return 0;
  1946. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  1947. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  1948. continue;
  1949. /* Disable the entry if both ports was disabled */
  1950. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  1951. if (ret < 0)
  1952. return ret;
  1953. }
  1954. return 0;
  1955. }
  1956. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  1957. {
  1958. struct sh_eth_private *mdp = netdev_priv(ndev);
  1959. u8 addr[ETH_ALEN];
  1960. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1961. int i;
  1962. if (unlikely(!mdp->cd->tsu))
  1963. return;
  1964. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1965. sh_eth_tsu_read_entry(reg_offset, addr);
  1966. if (is_multicast_ether_addr(addr))
  1967. sh_eth_tsu_del_entry(ndev, addr);
  1968. }
  1969. }
  1970. /* Multicast reception directions set */
  1971. static void sh_eth_set_multicast_list(struct net_device *ndev)
  1972. {
  1973. struct sh_eth_private *mdp = netdev_priv(ndev);
  1974. u32 ecmr_bits;
  1975. int mcast_all = 0;
  1976. unsigned long flags;
  1977. spin_lock_irqsave(&mdp->lock, flags);
  1978. /*
  1979. * Initial condition is MCT = 1, PRM = 0.
  1980. * Depending on ndev->flags, set PRM or clear MCT
  1981. */
  1982. ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
  1983. if (!(ndev->flags & IFF_MULTICAST)) {
  1984. sh_eth_tsu_purge_mcast(ndev);
  1985. mcast_all = 1;
  1986. }
  1987. if (ndev->flags & IFF_ALLMULTI) {
  1988. sh_eth_tsu_purge_mcast(ndev);
  1989. ecmr_bits &= ~ECMR_MCT;
  1990. mcast_all = 1;
  1991. }
  1992. if (ndev->flags & IFF_PROMISC) {
  1993. sh_eth_tsu_purge_all(ndev);
  1994. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  1995. } else if (mdp->cd->tsu) {
  1996. struct netdev_hw_addr *ha;
  1997. netdev_for_each_mc_addr(ha, ndev) {
  1998. if (mcast_all && is_multicast_ether_addr(ha->addr))
  1999. continue;
  2000. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2001. if (!mcast_all) {
  2002. sh_eth_tsu_purge_mcast(ndev);
  2003. ecmr_bits &= ~ECMR_MCT;
  2004. mcast_all = 1;
  2005. }
  2006. }
  2007. }
  2008. } else {
  2009. /* Normal, unicast/broadcast-only mode. */
  2010. ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
  2011. }
  2012. /* update the ethernet mode */
  2013. sh_eth_write(ndev, ecmr_bits, ECMR);
  2014. spin_unlock_irqrestore(&mdp->lock, flags);
  2015. }
  2016. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2017. {
  2018. if (!mdp->port)
  2019. return TSU_VTAG0;
  2020. else
  2021. return TSU_VTAG1;
  2022. }
  2023. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2024. __be16 proto, u16 vid)
  2025. {
  2026. struct sh_eth_private *mdp = netdev_priv(ndev);
  2027. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2028. if (unlikely(!mdp->cd->tsu))
  2029. return -EPERM;
  2030. /* No filtering if vid = 0 */
  2031. if (!vid)
  2032. return 0;
  2033. mdp->vlan_num_ids++;
  2034. /*
  2035. * The controller has one VLAN tag HW filter. So, if the filter is
  2036. * already enabled, the driver disables it and the filte
  2037. */
  2038. if (mdp->vlan_num_ids > 1) {
  2039. /* disable VLAN filter */
  2040. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2041. return 0;
  2042. }
  2043. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2044. vtag_reg_index);
  2045. return 0;
  2046. }
  2047. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2048. __be16 proto, u16 vid)
  2049. {
  2050. struct sh_eth_private *mdp = netdev_priv(ndev);
  2051. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2052. if (unlikely(!mdp->cd->tsu))
  2053. return -EPERM;
  2054. /* No filtering if vid = 0 */
  2055. if (!vid)
  2056. return 0;
  2057. mdp->vlan_num_ids--;
  2058. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2059. return 0;
  2060. }
  2061. /* SuperH's TSU register init function */
  2062. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2063. {
  2064. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2065. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2066. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2067. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2068. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2069. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2070. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2071. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2072. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2073. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2074. if (sh_eth_is_gether(mdp)) {
  2075. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2076. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2077. } else {
  2078. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2079. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2080. }
  2081. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2082. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2083. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2084. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2085. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2086. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2087. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2088. }
  2089. /* MDIO bus release function */
  2090. static int sh_mdio_release(struct net_device *ndev)
  2091. {
  2092. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  2093. /* unregister mdio bus */
  2094. mdiobus_unregister(bus);
  2095. /* remove mdio bus info from net_device */
  2096. dev_set_drvdata(&ndev->dev, NULL);
  2097. /* free bitbang info */
  2098. free_mdio_bitbang(bus);
  2099. return 0;
  2100. }
  2101. /* MDIO bus init function */
  2102. static int sh_mdio_init(struct net_device *ndev, int id,
  2103. struct sh_eth_plat_data *pd)
  2104. {
  2105. int ret, i;
  2106. struct bb_info *bitbang;
  2107. struct sh_eth_private *mdp = netdev_priv(ndev);
  2108. /* create bit control struct for PHY */
  2109. bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
  2110. GFP_KERNEL);
  2111. if (!bitbang) {
  2112. ret = -ENOMEM;
  2113. goto out;
  2114. }
  2115. /* bitbang init */
  2116. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2117. bitbang->set_gate = pd->set_mdio_gate;
  2118. bitbang->mdi_msk = PIR_MDI;
  2119. bitbang->mdo_msk = PIR_MDO;
  2120. bitbang->mmd_msk = PIR_MMD;
  2121. bitbang->mdc_msk = PIR_MDC;
  2122. bitbang->ctrl.ops = &bb_ops;
  2123. /* MII controller setting */
  2124. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2125. if (!mdp->mii_bus) {
  2126. ret = -ENOMEM;
  2127. goto out;
  2128. }
  2129. /* Hook up MII support for ethtool */
  2130. mdp->mii_bus->name = "sh_mii";
  2131. mdp->mii_bus->parent = &ndev->dev;
  2132. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2133. mdp->pdev->name, id);
  2134. /* PHY IRQ */
  2135. mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
  2136. sizeof(int) * PHY_MAX_ADDR,
  2137. GFP_KERNEL);
  2138. if (!mdp->mii_bus->irq) {
  2139. ret = -ENOMEM;
  2140. goto out_free_bus;
  2141. }
  2142. for (i = 0; i < PHY_MAX_ADDR; i++)
  2143. mdp->mii_bus->irq[i] = PHY_POLL;
  2144. /* register mdio bus */
  2145. ret = mdiobus_register(mdp->mii_bus);
  2146. if (ret)
  2147. goto out_free_bus;
  2148. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  2149. return 0;
  2150. out_free_bus:
  2151. free_mdio_bitbang(mdp->mii_bus);
  2152. out:
  2153. return ret;
  2154. }
  2155. static const u16 *sh_eth_get_register_offset(int register_type)
  2156. {
  2157. const u16 *reg_offset = NULL;
  2158. switch (register_type) {
  2159. case SH_ETH_REG_GIGABIT:
  2160. reg_offset = sh_eth_offset_gigabit;
  2161. break;
  2162. case SH_ETH_REG_FAST_RCAR:
  2163. reg_offset = sh_eth_offset_fast_rcar;
  2164. break;
  2165. case SH_ETH_REG_FAST_SH4:
  2166. reg_offset = sh_eth_offset_fast_sh4;
  2167. break;
  2168. case SH_ETH_REG_FAST_SH3_SH2:
  2169. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2170. break;
  2171. default:
  2172. pr_err("Unknown register type (%d)\n", register_type);
  2173. break;
  2174. }
  2175. return reg_offset;
  2176. }
  2177. static const struct net_device_ops sh_eth_netdev_ops = {
  2178. .ndo_open = sh_eth_open,
  2179. .ndo_stop = sh_eth_close,
  2180. .ndo_start_xmit = sh_eth_start_xmit,
  2181. .ndo_get_stats = sh_eth_get_stats,
  2182. .ndo_tx_timeout = sh_eth_tx_timeout,
  2183. .ndo_do_ioctl = sh_eth_do_ioctl,
  2184. .ndo_validate_addr = eth_validate_addr,
  2185. .ndo_set_mac_address = eth_mac_addr,
  2186. .ndo_change_mtu = eth_change_mtu,
  2187. };
  2188. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2189. .ndo_open = sh_eth_open,
  2190. .ndo_stop = sh_eth_close,
  2191. .ndo_start_xmit = sh_eth_start_xmit,
  2192. .ndo_get_stats = sh_eth_get_stats,
  2193. .ndo_set_rx_mode = sh_eth_set_multicast_list,
  2194. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2195. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2196. .ndo_tx_timeout = sh_eth_tx_timeout,
  2197. .ndo_do_ioctl = sh_eth_do_ioctl,
  2198. .ndo_validate_addr = eth_validate_addr,
  2199. .ndo_set_mac_address = eth_mac_addr,
  2200. .ndo_change_mtu = eth_change_mtu,
  2201. };
  2202. static int sh_eth_drv_probe(struct platform_device *pdev)
  2203. {
  2204. int ret, devno = 0;
  2205. struct resource *res;
  2206. struct net_device *ndev = NULL;
  2207. struct sh_eth_private *mdp = NULL;
  2208. struct sh_eth_plat_data *pd = pdev->dev.platform_data;
  2209. const struct platform_device_id *id = platform_get_device_id(pdev);
  2210. /* get base addr */
  2211. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2212. if (unlikely(res == NULL)) {
  2213. dev_err(&pdev->dev, "invalid resource\n");
  2214. ret = -EINVAL;
  2215. goto out;
  2216. }
  2217. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2218. if (!ndev) {
  2219. ret = -ENOMEM;
  2220. goto out;
  2221. }
  2222. /* The sh Ether-specific entries in the device structure. */
  2223. ndev->base_addr = res->start;
  2224. devno = pdev->id;
  2225. if (devno < 0)
  2226. devno = 0;
  2227. ndev->dma = -1;
  2228. ret = platform_get_irq(pdev, 0);
  2229. if (ret < 0) {
  2230. ret = -ENODEV;
  2231. goto out_release;
  2232. }
  2233. ndev->irq = ret;
  2234. SET_NETDEV_DEV(ndev, &pdev->dev);
  2235. mdp = netdev_priv(ndev);
  2236. mdp->num_tx_ring = TX_RING_SIZE;
  2237. mdp->num_rx_ring = RX_RING_SIZE;
  2238. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2239. if (IS_ERR(mdp->addr)) {
  2240. ret = PTR_ERR(mdp->addr);
  2241. goto out_release;
  2242. }
  2243. spin_lock_init(&mdp->lock);
  2244. mdp->pdev = pdev;
  2245. pm_runtime_enable(&pdev->dev);
  2246. pm_runtime_resume(&pdev->dev);
  2247. /* get PHY ID */
  2248. mdp->phy_id = pd->phy;
  2249. mdp->phy_interface = pd->phy_interface;
  2250. /* EDMAC endian */
  2251. mdp->edmac_endian = pd->edmac_endian;
  2252. mdp->no_ether_link = pd->no_ether_link;
  2253. mdp->ether_link_active_low = pd->ether_link_active_low;
  2254. /* set cpu data */
  2255. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2256. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2257. sh_eth_set_default_cpu_data(mdp->cd);
  2258. /* set function */
  2259. if (mdp->cd->tsu)
  2260. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2261. else
  2262. ndev->netdev_ops = &sh_eth_netdev_ops;
  2263. SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
  2264. ndev->watchdog_timeo = TX_TIMEOUT;
  2265. /* debug message level */
  2266. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2267. /* read and set MAC address */
  2268. read_mac_address(ndev, pd->mac_addr);
  2269. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2270. dev_warn(&pdev->dev,
  2271. "no valid MAC address supplied, using a random one.\n");
  2272. eth_hw_addr_random(ndev);
  2273. }
  2274. /* ioremap the TSU registers */
  2275. if (mdp->cd->tsu) {
  2276. struct resource *rtsu;
  2277. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2278. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2279. if (IS_ERR(mdp->tsu_addr)) {
  2280. ret = PTR_ERR(mdp->tsu_addr);
  2281. goto out_release;
  2282. }
  2283. mdp->port = devno % 2;
  2284. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2285. }
  2286. /* initialize first or needed device */
  2287. if (!devno || pd->needs_init) {
  2288. if (mdp->cd->chip_reset)
  2289. mdp->cd->chip_reset(ndev);
  2290. if (mdp->cd->tsu) {
  2291. /* TSU init (Init only)*/
  2292. sh_eth_tsu_init(mdp);
  2293. }
  2294. }
  2295. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2296. /* network device register */
  2297. ret = register_netdev(ndev);
  2298. if (ret)
  2299. goto out_napi_del;
  2300. /* mdio bus init */
  2301. ret = sh_mdio_init(ndev, pdev->id, pd);
  2302. if (ret)
  2303. goto out_unregister;
  2304. /* print device information */
  2305. pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
  2306. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2307. platform_set_drvdata(pdev, ndev);
  2308. return ret;
  2309. out_unregister:
  2310. unregister_netdev(ndev);
  2311. out_napi_del:
  2312. netif_napi_del(&mdp->napi);
  2313. out_release:
  2314. /* net_dev free */
  2315. if (ndev)
  2316. free_netdev(ndev);
  2317. out:
  2318. return ret;
  2319. }
  2320. static int sh_eth_drv_remove(struct platform_device *pdev)
  2321. {
  2322. struct net_device *ndev = platform_get_drvdata(pdev);
  2323. struct sh_eth_private *mdp = netdev_priv(ndev);
  2324. sh_mdio_release(ndev);
  2325. unregister_netdev(ndev);
  2326. netif_napi_del(&mdp->napi);
  2327. pm_runtime_disable(&pdev->dev);
  2328. free_netdev(ndev);
  2329. return 0;
  2330. }
  2331. #ifdef CONFIG_PM
  2332. static int sh_eth_runtime_nop(struct device *dev)
  2333. {
  2334. /*
  2335. * Runtime PM callback shared between ->runtime_suspend()
  2336. * and ->runtime_resume(). Simply returns success.
  2337. *
  2338. * This driver re-initializes all registers after
  2339. * pm_runtime_get_sync() anyway so there is no need
  2340. * to save and restore registers here.
  2341. */
  2342. return 0;
  2343. }
  2344. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2345. .runtime_suspend = sh_eth_runtime_nop,
  2346. .runtime_resume = sh_eth_runtime_nop,
  2347. };
  2348. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2349. #else
  2350. #define SH_ETH_PM_OPS NULL
  2351. #endif
  2352. static struct platform_device_id sh_eth_id_table[] = {
  2353. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2354. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2355. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2356. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2357. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2358. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2359. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2360. { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
  2361. { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
  2362. { "r8a7790-ether", (kernel_ulong_t)&r8a7790_data },
  2363. { }
  2364. };
  2365. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2366. static struct platform_driver sh_eth_driver = {
  2367. .probe = sh_eth_drv_probe,
  2368. .remove = sh_eth_drv_remove,
  2369. .id_table = sh_eth_id_table,
  2370. .driver = {
  2371. .name = CARDNAME,
  2372. .pm = SH_ETH_PM_OPS,
  2373. },
  2374. };
  2375. module_platform_driver(sh_eth_driver);
  2376. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2377. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2378. MODULE_LICENSE("GPL v2");