pci-common.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/prom.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. #include <asm/machdep.h>
  38. #include <asm/ppc-pci.h>
  39. #include <asm/eeh.h>
  40. static DEFINE_SPINLOCK(hose_spinlock);
  41. LIST_HEAD(hose_list);
  42. /* XXX kill that some day ... */
  43. static int global_phb_number; /* Global phb counter */
  44. /* ISA Memory physical address */
  45. resource_size_t isa_mem_base;
  46. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  47. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  48. {
  49. pci_dma_ops = dma_ops;
  50. }
  51. struct dma_map_ops *get_pci_dma_ops(void)
  52. {
  53. return pci_dma_ops;
  54. }
  55. EXPORT_SYMBOL(get_pci_dma_ops);
  56. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  57. {
  58. struct pci_controller *phb;
  59. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  60. if (phb == NULL)
  61. return NULL;
  62. spin_lock(&hose_spinlock);
  63. phb->global_number = global_phb_number++;
  64. list_add_tail(&phb->list_node, &hose_list);
  65. spin_unlock(&hose_spinlock);
  66. phb->dn = dev;
  67. phb->is_dynamic = mem_init_done;
  68. #ifdef CONFIG_PPC64
  69. if (dev) {
  70. int nid = of_node_to_nid(dev);
  71. if (nid < 0 || !node_online(nid))
  72. nid = -1;
  73. PHB_SET_NODE(phb, nid);
  74. }
  75. #endif
  76. return phb;
  77. }
  78. void pcibios_free_controller(struct pci_controller *phb)
  79. {
  80. spin_lock(&hose_spinlock);
  81. list_del(&phb->list_node);
  82. spin_unlock(&hose_spinlock);
  83. if (phb->is_dynamic)
  84. kfree(phb);
  85. }
  86. /*
  87. * The function is used to return the minimal alignment
  88. * for memory or I/O windows of the associated P2P bridge.
  89. * By default, 4KiB alignment for I/O windows and 1MiB for
  90. * memory windows.
  91. */
  92. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  93. unsigned long type)
  94. {
  95. if (ppc_md.pcibios_window_alignment)
  96. return ppc_md.pcibios_window_alignment(bus, type);
  97. /*
  98. * PCI core will figure out the default
  99. * alignment: 4KiB for I/O and 1MiB for
  100. * memory window.
  101. */
  102. return 1;
  103. }
  104. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  105. {
  106. #ifdef CONFIG_PPC64
  107. return hose->pci_io_size;
  108. #else
  109. return resource_size(&hose->io_resource);
  110. #endif
  111. }
  112. int pcibios_vaddr_is_ioport(void __iomem *address)
  113. {
  114. int ret = 0;
  115. struct pci_controller *hose;
  116. resource_size_t size;
  117. spin_lock(&hose_spinlock);
  118. list_for_each_entry(hose, &hose_list, list_node) {
  119. size = pcibios_io_size(hose);
  120. if (address >= hose->io_base_virt &&
  121. address < (hose->io_base_virt + size)) {
  122. ret = 1;
  123. break;
  124. }
  125. }
  126. spin_unlock(&hose_spinlock);
  127. return ret;
  128. }
  129. unsigned long pci_address_to_pio(phys_addr_t address)
  130. {
  131. struct pci_controller *hose;
  132. resource_size_t size;
  133. unsigned long ret = ~0;
  134. spin_lock(&hose_spinlock);
  135. list_for_each_entry(hose, &hose_list, list_node) {
  136. size = pcibios_io_size(hose);
  137. if (address >= hose->io_base_phys &&
  138. address < (hose->io_base_phys + size)) {
  139. unsigned long base =
  140. (unsigned long)hose->io_base_virt - _IO_BASE;
  141. ret = base + (address - hose->io_base_phys);
  142. break;
  143. }
  144. }
  145. spin_unlock(&hose_spinlock);
  146. return ret;
  147. }
  148. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  149. /*
  150. * Return the domain number for this bus.
  151. */
  152. int pci_domain_nr(struct pci_bus *bus)
  153. {
  154. struct pci_controller *hose = pci_bus_to_host(bus);
  155. return hose->global_number;
  156. }
  157. EXPORT_SYMBOL(pci_domain_nr);
  158. /* This routine is meant to be used early during boot, when the
  159. * PCI bus numbers have not yet been assigned, and you need to
  160. * issue PCI config cycles to an OF device.
  161. * It could also be used to "fix" RTAS config cycles if you want
  162. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  163. * config cycles.
  164. */
  165. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  166. {
  167. while(node) {
  168. struct pci_controller *hose, *tmp;
  169. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  170. if (hose->dn == node)
  171. return hose;
  172. node = node->parent;
  173. }
  174. return NULL;
  175. }
  176. static ssize_t pci_show_devspec(struct device *dev,
  177. struct device_attribute *attr, char *buf)
  178. {
  179. struct pci_dev *pdev;
  180. struct device_node *np;
  181. pdev = to_pci_dev (dev);
  182. np = pci_device_to_OF_node(pdev);
  183. if (np == NULL || np->full_name == NULL)
  184. return 0;
  185. return sprintf(buf, "%s", np->full_name);
  186. }
  187. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  188. /* Add sysfs properties */
  189. int pcibios_add_platform_entries(struct pci_dev *pdev)
  190. {
  191. return device_create_file(&pdev->dev, &dev_attr_devspec);
  192. }
  193. /*
  194. * Reads the interrupt pin to determine if interrupt is use by card.
  195. * If the interrupt is used, then gets the interrupt line from the
  196. * openfirmware and sets it in the pci_dev and pci_config line.
  197. */
  198. static int pci_read_irq_line(struct pci_dev *pci_dev)
  199. {
  200. struct of_irq oirq;
  201. unsigned int virq;
  202. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  203. #ifdef DEBUG
  204. memset(&oirq, 0xff, sizeof(oirq));
  205. #endif
  206. /* Try to get a mapping from the device-tree */
  207. if (of_irq_map_pci(pci_dev, &oirq)) {
  208. u8 line, pin;
  209. /* If that fails, lets fallback to what is in the config
  210. * space and map that through the default controller. We
  211. * also set the type to level low since that's what PCI
  212. * interrupts are. If your platform does differently, then
  213. * either provide a proper interrupt tree or don't use this
  214. * function.
  215. */
  216. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  217. return -1;
  218. if (pin == 0)
  219. return -1;
  220. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  221. line == 0xff || line == 0) {
  222. return -1;
  223. }
  224. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  225. line, pin);
  226. virq = irq_create_mapping(NULL, line);
  227. if (virq != NO_IRQ)
  228. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  229. } else {
  230. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  231. oirq.size, oirq.specifier[0], oirq.specifier[1],
  232. of_node_full_name(oirq.controller));
  233. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  234. oirq.size);
  235. }
  236. if(virq == NO_IRQ) {
  237. pr_debug(" Failed to map !\n");
  238. return -1;
  239. }
  240. pr_debug(" Mapped to linux irq %d\n", virq);
  241. pci_dev->irq = virq;
  242. return 0;
  243. }
  244. /*
  245. * Platform support for /proc/bus/pci/X/Y mmap()s,
  246. * modelled on the sparc64 implementation by Dave Miller.
  247. * -- paulus.
  248. */
  249. /*
  250. * Adjust vm_pgoff of VMA such that it is the physical page offset
  251. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  252. *
  253. * Basically, the user finds the base address for his device which he wishes
  254. * to mmap. They read the 32-bit value from the config space base register,
  255. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  256. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  257. *
  258. * Returns negative error code on failure, zero on success.
  259. */
  260. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  261. resource_size_t *offset,
  262. enum pci_mmap_state mmap_state)
  263. {
  264. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  265. unsigned long io_offset = 0;
  266. int i, res_bit;
  267. if (hose == 0)
  268. return NULL; /* should never happen */
  269. /* If memory, add on the PCI bridge address offset */
  270. if (mmap_state == pci_mmap_mem) {
  271. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  272. *offset += hose->pci_mem_offset;
  273. #endif
  274. res_bit = IORESOURCE_MEM;
  275. } else {
  276. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  277. *offset += io_offset;
  278. res_bit = IORESOURCE_IO;
  279. }
  280. /*
  281. * Check that the offset requested corresponds to one of the
  282. * resources of the device.
  283. */
  284. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  285. struct resource *rp = &dev->resource[i];
  286. int flags = rp->flags;
  287. /* treat ROM as memory (should be already) */
  288. if (i == PCI_ROM_RESOURCE)
  289. flags |= IORESOURCE_MEM;
  290. /* Active and same type? */
  291. if ((flags & res_bit) == 0)
  292. continue;
  293. /* In the range of this resource? */
  294. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  295. continue;
  296. /* found it! construct the final physical address */
  297. if (mmap_state == pci_mmap_io)
  298. *offset += hose->io_base_phys - io_offset;
  299. return rp;
  300. }
  301. return NULL;
  302. }
  303. /*
  304. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  305. * device mapping.
  306. */
  307. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  308. pgprot_t protection,
  309. enum pci_mmap_state mmap_state,
  310. int write_combine)
  311. {
  312. unsigned long prot = pgprot_val(protection);
  313. /* Write combine is always 0 on non-memory space mappings. On
  314. * memory space, if the user didn't pass 1, we check for a
  315. * "prefetchable" resource. This is a bit hackish, but we use
  316. * this to workaround the inability of /sysfs to provide a write
  317. * combine bit
  318. */
  319. if (mmap_state != pci_mmap_mem)
  320. write_combine = 0;
  321. else if (write_combine == 0) {
  322. if (rp->flags & IORESOURCE_PREFETCH)
  323. write_combine = 1;
  324. }
  325. /* XXX would be nice to have a way to ask for write-through */
  326. if (write_combine)
  327. return pgprot_noncached_wc(prot);
  328. else
  329. return pgprot_noncached(prot);
  330. }
  331. /*
  332. * This one is used by /dev/mem and fbdev who have no clue about the
  333. * PCI device, it tries to find the PCI device first and calls the
  334. * above routine
  335. */
  336. pgprot_t pci_phys_mem_access_prot(struct file *file,
  337. unsigned long pfn,
  338. unsigned long size,
  339. pgprot_t prot)
  340. {
  341. struct pci_dev *pdev = NULL;
  342. struct resource *found = NULL;
  343. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  344. int i;
  345. if (page_is_ram(pfn))
  346. return prot;
  347. prot = pgprot_noncached(prot);
  348. for_each_pci_dev(pdev) {
  349. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  350. struct resource *rp = &pdev->resource[i];
  351. int flags = rp->flags;
  352. /* Active and same type? */
  353. if ((flags & IORESOURCE_MEM) == 0)
  354. continue;
  355. /* In the range of this resource? */
  356. if (offset < (rp->start & PAGE_MASK) ||
  357. offset > rp->end)
  358. continue;
  359. found = rp;
  360. break;
  361. }
  362. if (found)
  363. break;
  364. }
  365. if (found) {
  366. if (found->flags & IORESOURCE_PREFETCH)
  367. prot = pgprot_noncached_wc(prot);
  368. pci_dev_put(pdev);
  369. }
  370. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  371. (unsigned long long)offset, pgprot_val(prot));
  372. return prot;
  373. }
  374. /*
  375. * Perform the actual remap of the pages for a PCI device mapping, as
  376. * appropriate for this architecture. The region in the process to map
  377. * is described by vm_start and vm_end members of VMA, the base physical
  378. * address is found in vm_pgoff.
  379. * The pci device structure is provided so that architectures may make mapping
  380. * decisions on a per-device or per-bus basis.
  381. *
  382. * Returns a negative error code on failure, zero on success.
  383. */
  384. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  385. enum pci_mmap_state mmap_state, int write_combine)
  386. {
  387. resource_size_t offset =
  388. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  389. struct resource *rp;
  390. int ret;
  391. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  392. if (rp == NULL)
  393. return -EINVAL;
  394. vma->vm_pgoff = offset >> PAGE_SHIFT;
  395. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  396. vma->vm_page_prot,
  397. mmap_state, write_combine);
  398. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  399. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  400. return ret;
  401. }
  402. /* This provides legacy IO read access on a bus */
  403. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  404. {
  405. unsigned long offset;
  406. struct pci_controller *hose = pci_bus_to_host(bus);
  407. struct resource *rp = &hose->io_resource;
  408. void __iomem *addr;
  409. /* Check if port can be supported by that bus. We only check
  410. * the ranges of the PHB though, not the bus itself as the rules
  411. * for forwarding legacy cycles down bridges are not our problem
  412. * here. So if the host bridge supports it, we do it.
  413. */
  414. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  415. offset += port;
  416. if (!(rp->flags & IORESOURCE_IO))
  417. return -ENXIO;
  418. if (offset < rp->start || (offset + size) > rp->end)
  419. return -ENXIO;
  420. addr = hose->io_base_virt + port;
  421. switch(size) {
  422. case 1:
  423. *((u8 *)val) = in_8(addr);
  424. return 1;
  425. case 2:
  426. if (port & 1)
  427. return -EINVAL;
  428. *((u16 *)val) = in_le16(addr);
  429. return 2;
  430. case 4:
  431. if (port & 3)
  432. return -EINVAL;
  433. *((u32 *)val) = in_le32(addr);
  434. return 4;
  435. }
  436. return -EINVAL;
  437. }
  438. /* This provides legacy IO write access on a bus */
  439. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  440. {
  441. unsigned long offset;
  442. struct pci_controller *hose = pci_bus_to_host(bus);
  443. struct resource *rp = &hose->io_resource;
  444. void __iomem *addr;
  445. /* Check if port can be supported by that bus. We only check
  446. * the ranges of the PHB though, not the bus itself as the rules
  447. * for forwarding legacy cycles down bridges are not our problem
  448. * here. So if the host bridge supports it, we do it.
  449. */
  450. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  451. offset += port;
  452. if (!(rp->flags & IORESOURCE_IO))
  453. return -ENXIO;
  454. if (offset < rp->start || (offset + size) > rp->end)
  455. return -ENXIO;
  456. addr = hose->io_base_virt + port;
  457. /* WARNING: The generic code is idiotic. It gets passed a pointer
  458. * to what can be a 1, 2 or 4 byte quantity and always reads that
  459. * as a u32, which means that we have to correct the location of
  460. * the data read within those 32 bits for size 1 and 2
  461. */
  462. switch(size) {
  463. case 1:
  464. out_8(addr, val >> 24);
  465. return 1;
  466. case 2:
  467. if (port & 1)
  468. return -EINVAL;
  469. out_le16(addr, val >> 16);
  470. return 2;
  471. case 4:
  472. if (port & 3)
  473. return -EINVAL;
  474. out_le32(addr, val);
  475. return 4;
  476. }
  477. return -EINVAL;
  478. }
  479. /* This provides legacy IO or memory mmap access on a bus */
  480. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  481. struct vm_area_struct *vma,
  482. enum pci_mmap_state mmap_state)
  483. {
  484. struct pci_controller *hose = pci_bus_to_host(bus);
  485. resource_size_t offset =
  486. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  487. resource_size_t size = vma->vm_end - vma->vm_start;
  488. struct resource *rp;
  489. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  490. pci_domain_nr(bus), bus->number,
  491. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  492. (unsigned long long)offset,
  493. (unsigned long long)(offset + size - 1));
  494. if (mmap_state == pci_mmap_mem) {
  495. /* Hack alert !
  496. *
  497. * Because X is lame and can fail starting if it gets an error trying
  498. * to mmap legacy_mem (instead of just moving on without legacy memory
  499. * access) we fake it here by giving it anonymous memory, effectively
  500. * behaving just like /dev/zero
  501. */
  502. if ((offset + size) > hose->isa_mem_size) {
  503. printk(KERN_DEBUG
  504. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  505. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  506. if (vma->vm_flags & VM_SHARED)
  507. return shmem_zero_setup(vma);
  508. return 0;
  509. }
  510. offset += hose->isa_mem_phys;
  511. } else {
  512. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  513. unsigned long roffset = offset + io_offset;
  514. rp = &hose->io_resource;
  515. if (!(rp->flags & IORESOURCE_IO))
  516. return -ENXIO;
  517. if (roffset < rp->start || (roffset + size) > rp->end)
  518. return -ENXIO;
  519. offset += hose->io_base_phys;
  520. }
  521. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  522. vma->vm_pgoff = offset >> PAGE_SHIFT;
  523. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  524. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  525. vma->vm_end - vma->vm_start,
  526. vma->vm_page_prot);
  527. }
  528. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  529. const struct resource *rsrc,
  530. resource_size_t *start, resource_size_t *end)
  531. {
  532. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  533. resource_size_t offset = 0;
  534. if (hose == NULL)
  535. return;
  536. if (rsrc->flags & IORESOURCE_IO)
  537. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  538. /* We pass a fully fixed up address to userland for MMIO instead of
  539. * a BAR value because X is lame and expects to be able to use that
  540. * to pass to /dev/mem !
  541. *
  542. * That means that we'll have potentially 64 bits values where some
  543. * userland apps only expect 32 (like X itself since it thinks only
  544. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  545. * 32 bits CHRPs :-(
  546. *
  547. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  548. * has been fixed (and the fix spread enough), we can re-enable the
  549. * 2 lines below and pass down a BAR value to userland. In that case
  550. * we'll also have to re-enable the matching code in
  551. * __pci_mmap_make_offset().
  552. *
  553. * BenH.
  554. */
  555. #if 0
  556. else if (rsrc->flags & IORESOURCE_MEM)
  557. offset = hose->pci_mem_offset;
  558. #endif
  559. *start = rsrc->start - offset;
  560. *end = rsrc->end - offset;
  561. }
  562. /**
  563. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  564. * @hose: newly allocated pci_controller to be setup
  565. * @dev: device node of the host bridge
  566. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  567. *
  568. * This function will parse the "ranges" property of a PCI host bridge device
  569. * node and setup the resource mapping of a pci controller based on its
  570. * content.
  571. *
  572. * Life would be boring if it wasn't for a few issues that we have to deal
  573. * with here:
  574. *
  575. * - We can only cope with one IO space range and up to 3 Memory space
  576. * ranges. However, some machines (thanks Apple !) tend to split their
  577. * space into lots of small contiguous ranges. So we have to coalesce.
  578. *
  579. * - We can only cope with all memory ranges having the same offset
  580. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  581. * are setup for a large 1:1 mapping along with a small "window" which
  582. * maps PCI address 0 to some arbitrary high address of the CPU space in
  583. * order to give access to the ISA memory hole.
  584. * The way out of here that I've chosen for now is to always set the
  585. * offset based on the first resource found, then override it if we
  586. * have a different offset and the previous was set by an ISA hole.
  587. *
  588. * - Some busses have IO space not starting at 0, which causes trouble with
  589. * the way we do our IO resource renumbering. The code somewhat deals with
  590. * it for 64 bits but I would expect problems on 32 bits.
  591. *
  592. * - Some 32 bits platforms such as 4xx can have physical space larger than
  593. * 32 bits so we need to use 64 bits values for the parsing
  594. */
  595. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  596. struct device_node *dev,
  597. int primary)
  598. {
  599. const u32 *ranges;
  600. int rlen;
  601. int pna = of_n_addr_cells(dev);
  602. int np = pna + 5;
  603. int memno = 0, isa_hole = -1;
  604. u32 pci_space;
  605. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  606. unsigned long long isa_mb = 0;
  607. struct resource *res;
  608. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  609. dev->full_name, primary ? "(primary)" : "");
  610. /* Get ranges property */
  611. ranges = of_get_property(dev, "ranges", &rlen);
  612. if (ranges == NULL)
  613. return;
  614. /* Parse it */
  615. while ((rlen -= np * 4) >= 0) {
  616. /* Read next ranges element */
  617. pci_space = ranges[0];
  618. pci_addr = of_read_number(ranges + 1, 2);
  619. cpu_addr = of_translate_address(dev, ranges + 3);
  620. size = of_read_number(ranges + pna + 3, 2);
  621. ranges += np;
  622. /* If we failed translation or got a zero-sized region
  623. * (some FW try to feed us with non sensical zero sized regions
  624. * such as power3 which look like some kind of attempt at exposing
  625. * the VGA memory hole)
  626. */
  627. if (cpu_addr == OF_BAD_ADDR || size == 0)
  628. continue;
  629. /* Now consume following elements while they are contiguous */
  630. for (; rlen >= np * sizeof(u32);
  631. ranges += np, rlen -= np * 4) {
  632. if (ranges[0] != pci_space)
  633. break;
  634. pci_next = of_read_number(ranges + 1, 2);
  635. cpu_next = of_translate_address(dev, ranges + 3);
  636. if (pci_next != pci_addr + size ||
  637. cpu_next != cpu_addr + size)
  638. break;
  639. size += of_read_number(ranges + pna + 3, 2);
  640. }
  641. /* Act based on address space type */
  642. res = NULL;
  643. switch ((pci_space >> 24) & 0x3) {
  644. case 1: /* PCI IO space */
  645. printk(KERN_INFO
  646. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  647. cpu_addr, cpu_addr + size - 1, pci_addr);
  648. /* We support only one IO range */
  649. if (hose->pci_io_size) {
  650. printk(KERN_INFO
  651. " \\--> Skipped (too many) !\n");
  652. continue;
  653. }
  654. #ifdef CONFIG_PPC32
  655. /* On 32 bits, limit I/O space to 16MB */
  656. if (size > 0x01000000)
  657. size = 0x01000000;
  658. /* 32 bits needs to map IOs here */
  659. hose->io_base_virt = ioremap(cpu_addr, size);
  660. /* Expect trouble if pci_addr is not 0 */
  661. if (primary)
  662. isa_io_base =
  663. (unsigned long)hose->io_base_virt;
  664. #endif /* CONFIG_PPC32 */
  665. /* pci_io_size and io_base_phys always represent IO
  666. * space starting at 0 so we factor in pci_addr
  667. */
  668. hose->pci_io_size = pci_addr + size;
  669. hose->io_base_phys = cpu_addr - pci_addr;
  670. /* Build resource */
  671. res = &hose->io_resource;
  672. res->flags = IORESOURCE_IO;
  673. res->start = pci_addr;
  674. break;
  675. case 2: /* PCI Memory space */
  676. case 3: /* PCI 64 bits Memory space */
  677. printk(KERN_INFO
  678. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  679. cpu_addr, cpu_addr + size - 1, pci_addr,
  680. (pci_space & 0x40000000) ? "Prefetch" : "");
  681. /* We support only 3 memory ranges */
  682. if (memno >= 3) {
  683. printk(KERN_INFO
  684. " \\--> Skipped (too many) !\n");
  685. continue;
  686. }
  687. /* Handles ISA memory hole space here */
  688. if (pci_addr == 0) {
  689. isa_mb = cpu_addr;
  690. isa_hole = memno;
  691. if (primary || isa_mem_base == 0)
  692. isa_mem_base = cpu_addr;
  693. hose->isa_mem_phys = cpu_addr;
  694. hose->isa_mem_size = size;
  695. }
  696. /* We get the PCI/Mem offset from the first range or
  697. * the, current one if the offset came from an ISA
  698. * hole. If they don't match, bugger.
  699. */
  700. if (memno == 0 ||
  701. (isa_hole >= 0 && pci_addr != 0 &&
  702. hose->pci_mem_offset == isa_mb))
  703. hose->pci_mem_offset = cpu_addr - pci_addr;
  704. else if (pci_addr != 0 &&
  705. hose->pci_mem_offset != cpu_addr - pci_addr) {
  706. printk(KERN_INFO
  707. " \\--> Skipped (offset mismatch) !\n");
  708. continue;
  709. }
  710. /* Build resource */
  711. res = &hose->mem_resources[memno++];
  712. res->flags = IORESOURCE_MEM;
  713. if (pci_space & 0x40000000)
  714. res->flags |= IORESOURCE_PREFETCH;
  715. res->start = cpu_addr;
  716. break;
  717. }
  718. if (res != NULL) {
  719. res->name = dev->full_name;
  720. res->end = res->start + size - 1;
  721. res->parent = NULL;
  722. res->sibling = NULL;
  723. res->child = NULL;
  724. }
  725. }
  726. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  727. * the ISA hole offset, then we need to remove the ISA hole from
  728. * the resource list for that brige
  729. */
  730. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  731. unsigned int next = isa_hole + 1;
  732. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  733. if (next < memno)
  734. memmove(&hose->mem_resources[isa_hole],
  735. &hose->mem_resources[next],
  736. sizeof(struct resource) * (memno - next));
  737. hose->mem_resources[--memno].flags = 0;
  738. }
  739. }
  740. /* Decide whether to display the domain number in /proc */
  741. int pci_proc_domain(struct pci_bus *bus)
  742. {
  743. struct pci_controller *hose = pci_bus_to_host(bus);
  744. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  745. return 0;
  746. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  747. return hose->global_number != 0;
  748. return 1;
  749. }
  750. /* This header fixup will do the resource fixup for all devices as they are
  751. * probed, but not for bridge ranges
  752. */
  753. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  754. {
  755. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  756. int i;
  757. if (!hose) {
  758. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  759. pci_name(dev));
  760. return;
  761. }
  762. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  763. struct resource *res = dev->resource + i;
  764. if (!res->flags)
  765. continue;
  766. /* If we're going to re-assign everything, we mark all resources
  767. * as unset (and 0-base them). In addition, we mark BARs starting
  768. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  769. * since in that case, we don't want to re-assign anything
  770. */
  771. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  772. (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  773. /* Only print message if not re-assigning */
  774. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  775. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  776. "is unassigned\n",
  777. pci_name(dev), i,
  778. (unsigned long long)res->start,
  779. (unsigned long long)res->end,
  780. (unsigned int)res->flags);
  781. res->end -= res->start;
  782. res->start = 0;
  783. res->flags |= IORESOURCE_UNSET;
  784. continue;
  785. }
  786. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  787. pci_name(dev), i,
  788. (unsigned long long)res->start,\
  789. (unsigned long long)res->end,
  790. (unsigned int)res->flags);
  791. }
  792. /* Call machine specific resource fixup */
  793. if (ppc_md.pcibios_fixup_resources)
  794. ppc_md.pcibios_fixup_resources(dev);
  795. }
  796. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  797. /* This function tries to figure out if a bridge resource has been initialized
  798. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  799. * things go more smoothly when it gets it right. It should covers cases such
  800. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  801. */
  802. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  803. struct resource *res)
  804. {
  805. struct pci_controller *hose = pci_bus_to_host(bus);
  806. struct pci_dev *dev = bus->self;
  807. resource_size_t offset;
  808. u16 command;
  809. int i;
  810. /* We don't do anything if PCI_PROBE_ONLY is set */
  811. if (pci_has_flag(PCI_PROBE_ONLY))
  812. return 0;
  813. /* Job is a bit different between memory and IO */
  814. if (res->flags & IORESOURCE_MEM) {
  815. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  816. * initialized by somebody
  817. */
  818. if (res->start != hose->pci_mem_offset)
  819. return 0;
  820. /* The BAR is 0, let's check if memory decoding is enabled on
  821. * the bridge. If not, we consider it unassigned
  822. */
  823. pci_read_config_word(dev, PCI_COMMAND, &command);
  824. if ((command & PCI_COMMAND_MEMORY) == 0)
  825. return 1;
  826. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  827. * resources covers that starting address (0 then it's good enough for
  828. * us for memory
  829. */
  830. for (i = 0; i < 3; i++) {
  831. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  832. hose->mem_resources[i].start == hose->pci_mem_offset)
  833. return 0;
  834. }
  835. /* Well, it starts at 0 and we know it will collide so we may as
  836. * well consider it as unassigned. That covers the Apple case.
  837. */
  838. return 1;
  839. } else {
  840. /* If the BAR is non-0, then we consider it assigned */
  841. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  842. if (((res->start - offset) & 0xfffffffful) != 0)
  843. return 0;
  844. /* Here, we are a bit different than memory as typically IO space
  845. * starting at low addresses -is- valid. What we do instead if that
  846. * we consider as unassigned anything that doesn't have IO enabled
  847. * in the PCI command register, and that's it.
  848. */
  849. pci_read_config_word(dev, PCI_COMMAND, &command);
  850. if (command & PCI_COMMAND_IO)
  851. return 0;
  852. /* It's starting at 0 and IO is disabled in the bridge, consider
  853. * it unassigned
  854. */
  855. return 1;
  856. }
  857. }
  858. /* Fixup resources of a PCI<->PCI bridge */
  859. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  860. {
  861. struct resource *res;
  862. int i;
  863. struct pci_dev *dev = bus->self;
  864. pci_bus_for_each_resource(bus, res, i) {
  865. if (!res || !res->flags)
  866. continue;
  867. if (i >= 3 && bus->self->transparent)
  868. continue;
  869. /* If we are going to re-assign everything, mark the resource
  870. * as unset and move it down to 0
  871. */
  872. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  873. res->flags |= IORESOURCE_UNSET;
  874. res->end -= res->start;
  875. res->start = 0;
  876. continue;
  877. }
  878. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
  879. pci_name(dev), i,
  880. (unsigned long long)res->start,\
  881. (unsigned long long)res->end,
  882. (unsigned int)res->flags);
  883. /* Try to detect uninitialized P2P bridge resources,
  884. * and clear them out so they get re-assigned later
  885. */
  886. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  887. res->flags = 0;
  888. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  889. }
  890. }
  891. }
  892. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  893. {
  894. /* Fix up the bus resources for P2P bridges */
  895. if (bus->self != NULL)
  896. pcibios_fixup_bridge(bus);
  897. /* Platform specific bus fixups. This is currently only used
  898. * by fsl_pci and I'm hoping to get rid of it at some point
  899. */
  900. if (ppc_md.pcibios_fixup_bus)
  901. ppc_md.pcibios_fixup_bus(bus);
  902. /* Setup bus DMA mappings */
  903. if (ppc_md.pci_dma_bus_setup)
  904. ppc_md.pci_dma_bus_setup(bus);
  905. }
  906. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  907. {
  908. struct pci_dev *dev;
  909. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  910. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  911. list_for_each_entry(dev, &bus->devices, bus_list) {
  912. /* Cardbus can call us to add new devices to a bus, so ignore
  913. * those who are already fully discovered
  914. */
  915. if (dev->is_added)
  916. continue;
  917. /* Fixup NUMA node as it may not be setup yet by the generic
  918. * code and is needed by the DMA init
  919. */
  920. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  921. /* Hook up default DMA ops */
  922. set_dma_ops(&dev->dev, pci_dma_ops);
  923. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  924. /* Additional platform DMA/iommu setup */
  925. if (ppc_md.pci_dma_dev_setup)
  926. ppc_md.pci_dma_dev_setup(dev);
  927. /* Read default IRQs and fixup if necessary */
  928. pci_read_irq_line(dev);
  929. if (ppc_md.pci_irq_fixup)
  930. ppc_md.pci_irq_fixup(dev);
  931. }
  932. }
  933. void pcibios_set_master(struct pci_dev *dev)
  934. {
  935. /* No special bus mastering setup handling */
  936. }
  937. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  938. {
  939. /* When called from the generic PCI probe, read PCI<->PCI bridge
  940. * bases. This is -not- called when generating the PCI tree from
  941. * the OF device-tree.
  942. */
  943. if (bus->self != NULL)
  944. pci_read_bridge_bases(bus);
  945. /* Now fixup the bus bus */
  946. pcibios_setup_bus_self(bus);
  947. /* Now fixup devices on that bus */
  948. pcibios_setup_bus_devices(bus);
  949. }
  950. EXPORT_SYMBOL(pcibios_fixup_bus);
  951. void __devinit pci_fixup_cardbus(struct pci_bus *bus)
  952. {
  953. /* Now fixup devices on that bus */
  954. pcibios_setup_bus_devices(bus);
  955. }
  956. static int skip_isa_ioresource_align(struct pci_dev *dev)
  957. {
  958. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  959. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  960. return 1;
  961. return 0;
  962. }
  963. /*
  964. * We need to avoid collisions with `mirrored' VGA ports
  965. * and other strange ISA hardware, so we always want the
  966. * addresses to be allocated in the 0x000-0x0ff region
  967. * modulo 0x400.
  968. *
  969. * Why? Because some silly external IO cards only decode
  970. * the low 10 bits of the IO address. The 0x00-0xff region
  971. * is reserved for motherboard devices that decode all 16
  972. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  973. * but we want to try to avoid allocating at 0x2900-0x2bff
  974. * which might have be mirrored at 0x0100-0x03ff..
  975. */
  976. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  977. resource_size_t size, resource_size_t align)
  978. {
  979. struct pci_dev *dev = data;
  980. resource_size_t start = res->start;
  981. if (res->flags & IORESOURCE_IO) {
  982. if (skip_isa_ioresource_align(dev))
  983. return start;
  984. if (start & 0x300)
  985. start = (start + 0x3ff) & ~0x3ff;
  986. }
  987. return start;
  988. }
  989. EXPORT_SYMBOL(pcibios_align_resource);
  990. /*
  991. * Reparent resource children of pr that conflict with res
  992. * under res, and make res replace those children.
  993. */
  994. static int reparent_resources(struct resource *parent,
  995. struct resource *res)
  996. {
  997. struct resource *p, **pp;
  998. struct resource **firstpp = NULL;
  999. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1000. if (p->end < res->start)
  1001. continue;
  1002. if (res->end < p->start)
  1003. break;
  1004. if (p->start < res->start || p->end > res->end)
  1005. return -1; /* not completely contained */
  1006. if (firstpp == NULL)
  1007. firstpp = pp;
  1008. }
  1009. if (firstpp == NULL)
  1010. return -1; /* didn't find any conflicting entries? */
  1011. res->parent = parent;
  1012. res->child = *firstpp;
  1013. res->sibling = *pp;
  1014. *firstpp = res;
  1015. *pp = NULL;
  1016. for (p = res->child; p != NULL; p = p->sibling) {
  1017. p->parent = res;
  1018. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1019. p->name,
  1020. (unsigned long long)p->start,
  1021. (unsigned long long)p->end, res->name);
  1022. }
  1023. return 0;
  1024. }
  1025. /*
  1026. * Handle resources of PCI devices. If the world were perfect, we could
  1027. * just allocate all the resource regions and do nothing more. It isn't.
  1028. * On the other hand, we cannot just re-allocate all devices, as it would
  1029. * require us to know lots of host bridge internals. So we attempt to
  1030. * keep as much of the original configuration as possible, but tweak it
  1031. * when it's found to be wrong.
  1032. *
  1033. * Known BIOS problems we have to work around:
  1034. * - I/O or memory regions not configured
  1035. * - regions configured, but not enabled in the command register
  1036. * - bogus I/O addresses above 64K used
  1037. * - expansion ROMs left enabled (this may sound harmless, but given
  1038. * the fact the PCI specs explicitly allow address decoders to be
  1039. * shared between expansion ROMs and other resource regions, it's
  1040. * at least dangerous)
  1041. *
  1042. * Our solution:
  1043. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1044. * This gives us fixed barriers on where we can allocate.
  1045. * (2) Allocate resources for all enabled devices. If there is
  1046. * a collision, just mark the resource as unallocated. Also
  1047. * disable expansion ROMs during this step.
  1048. * (3) Try to allocate resources for disabled devices. If the
  1049. * resources were assigned correctly, everything goes well,
  1050. * if they weren't, they won't disturb allocation of other
  1051. * resources.
  1052. * (4) Assign new addresses to resources which were either
  1053. * not configured at all or misconfigured. If explicitly
  1054. * requested by the user, configure expansion ROM address
  1055. * as well.
  1056. */
  1057. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1058. {
  1059. struct pci_bus *b;
  1060. int i;
  1061. struct resource *res, *pr;
  1062. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1063. pci_domain_nr(bus), bus->number);
  1064. pci_bus_for_each_resource(bus, res, i) {
  1065. if (!res || !res->flags || res->start > res->end || res->parent)
  1066. continue;
  1067. /* If the resource was left unset at this point, we clear it */
  1068. if (res->flags & IORESOURCE_UNSET)
  1069. goto clear_resource;
  1070. if (bus->parent == NULL)
  1071. pr = (res->flags & IORESOURCE_IO) ?
  1072. &ioport_resource : &iomem_resource;
  1073. else {
  1074. pr = pci_find_parent_resource(bus->self, res);
  1075. if (pr == res) {
  1076. /* this happens when the generic PCI
  1077. * code (wrongly) decides that this
  1078. * bridge is transparent -- paulus
  1079. */
  1080. continue;
  1081. }
  1082. }
  1083. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1084. "[0x%x], parent %p (%s)\n",
  1085. bus->self ? pci_name(bus->self) : "PHB",
  1086. bus->number, i,
  1087. (unsigned long long)res->start,
  1088. (unsigned long long)res->end,
  1089. (unsigned int)res->flags,
  1090. pr, (pr && pr->name) ? pr->name : "nil");
  1091. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1092. if (request_resource(pr, res) == 0)
  1093. continue;
  1094. /*
  1095. * Must be a conflict with an existing entry.
  1096. * Move that entry (or entries) under the
  1097. * bridge resource and try again.
  1098. */
  1099. if (reparent_resources(pr, res) == 0)
  1100. continue;
  1101. }
  1102. pr_warning("PCI: Cannot allocate resource region "
  1103. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1104. clear_resource:
  1105. res->start = res->end = 0;
  1106. res->flags = 0;
  1107. }
  1108. list_for_each_entry(b, &bus->children, node)
  1109. pcibios_allocate_bus_resources(b);
  1110. }
  1111. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1112. {
  1113. struct resource *pr, *r = &dev->resource[idx];
  1114. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1115. pci_name(dev), idx,
  1116. (unsigned long long)r->start,
  1117. (unsigned long long)r->end,
  1118. (unsigned int)r->flags);
  1119. pr = pci_find_parent_resource(dev, r);
  1120. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1121. request_resource(pr, r) < 0) {
  1122. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1123. " of device %s, will remap\n", idx, pci_name(dev));
  1124. if (pr)
  1125. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1126. pr,
  1127. (unsigned long long)pr->start,
  1128. (unsigned long long)pr->end,
  1129. (unsigned int)pr->flags);
  1130. /* We'll assign a new address later */
  1131. r->flags |= IORESOURCE_UNSET;
  1132. r->end -= r->start;
  1133. r->start = 0;
  1134. }
  1135. }
  1136. static void __init pcibios_allocate_resources(int pass)
  1137. {
  1138. struct pci_dev *dev = NULL;
  1139. int idx, disabled;
  1140. u16 command;
  1141. struct resource *r;
  1142. for_each_pci_dev(dev) {
  1143. pci_read_config_word(dev, PCI_COMMAND, &command);
  1144. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1145. r = &dev->resource[idx];
  1146. if (r->parent) /* Already allocated */
  1147. continue;
  1148. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1149. continue; /* Not assigned at all */
  1150. /* We only allocate ROMs on pass 1 just in case they
  1151. * have been screwed up by firmware
  1152. */
  1153. if (idx == PCI_ROM_RESOURCE )
  1154. disabled = 1;
  1155. if (r->flags & IORESOURCE_IO)
  1156. disabled = !(command & PCI_COMMAND_IO);
  1157. else
  1158. disabled = !(command & PCI_COMMAND_MEMORY);
  1159. if (pass == disabled)
  1160. alloc_resource(dev, idx);
  1161. }
  1162. if (pass)
  1163. continue;
  1164. r = &dev->resource[PCI_ROM_RESOURCE];
  1165. if (r->flags) {
  1166. /* Turn the ROM off, leave the resource region,
  1167. * but keep it unregistered.
  1168. */
  1169. u32 reg;
  1170. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1171. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1172. pr_debug("PCI: Switching off ROM of %s\n",
  1173. pci_name(dev));
  1174. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1175. pci_write_config_dword(dev, dev->rom_base_reg,
  1176. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1177. }
  1178. }
  1179. }
  1180. }
  1181. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1182. {
  1183. struct pci_controller *hose = pci_bus_to_host(bus);
  1184. resource_size_t offset;
  1185. struct resource *res, *pres;
  1186. int i;
  1187. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1188. /* Check for IO */
  1189. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1190. goto no_io;
  1191. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1192. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1193. BUG_ON(res == NULL);
  1194. res->name = "Legacy IO";
  1195. res->flags = IORESOURCE_IO;
  1196. res->start = offset;
  1197. res->end = (offset + 0xfff) & 0xfffffffful;
  1198. pr_debug("Candidate legacy IO: %pR\n", res);
  1199. if (request_resource(&hose->io_resource, res)) {
  1200. printk(KERN_DEBUG
  1201. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1202. pci_domain_nr(bus), bus->number, res);
  1203. kfree(res);
  1204. }
  1205. no_io:
  1206. /* Check for memory */
  1207. offset = hose->pci_mem_offset;
  1208. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1209. for (i = 0; i < 3; i++) {
  1210. pres = &hose->mem_resources[i];
  1211. if (!(pres->flags & IORESOURCE_MEM))
  1212. continue;
  1213. pr_debug("hose mem res: %pR\n", pres);
  1214. if ((pres->start - offset) <= 0xa0000 &&
  1215. (pres->end - offset) >= 0xbffff)
  1216. break;
  1217. }
  1218. if (i >= 3)
  1219. return;
  1220. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1221. BUG_ON(res == NULL);
  1222. res->name = "Legacy VGA memory";
  1223. res->flags = IORESOURCE_MEM;
  1224. res->start = 0xa0000 + offset;
  1225. res->end = 0xbffff + offset;
  1226. pr_debug("Candidate VGA memory: %pR\n", res);
  1227. if (request_resource(pres, res)) {
  1228. printk(KERN_DEBUG
  1229. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1230. pci_domain_nr(bus), bus->number, res);
  1231. kfree(res);
  1232. }
  1233. }
  1234. void __init pcibios_resource_survey(void)
  1235. {
  1236. struct pci_bus *b;
  1237. /* Allocate and assign resources */
  1238. list_for_each_entry(b, &pci_root_buses, node)
  1239. pcibios_allocate_bus_resources(b);
  1240. pcibios_allocate_resources(0);
  1241. pcibios_allocate_resources(1);
  1242. /* Before we start assigning unassigned resource, we try to reserve
  1243. * the low IO area and the VGA memory area if they intersect the
  1244. * bus available resources to avoid allocating things on top of them
  1245. */
  1246. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1247. list_for_each_entry(b, &pci_root_buses, node)
  1248. pcibios_reserve_legacy_regions(b);
  1249. }
  1250. /* Now, if the platform didn't decide to blindly trust the firmware,
  1251. * we proceed to assigning things that were left unassigned
  1252. */
  1253. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1254. pr_debug("PCI: Assigning unassigned resources...\n");
  1255. pci_assign_unassigned_resources();
  1256. }
  1257. /* Call machine dependent fixup */
  1258. if (ppc_md.pcibios_fixup)
  1259. ppc_md.pcibios_fixup();
  1260. }
  1261. #ifdef CONFIG_HOTPLUG
  1262. /* This is used by the PCI hotplug driver to allocate resource
  1263. * of newly plugged busses. We can try to consolidate with the
  1264. * rest of the code later, for now, keep it as-is as our main
  1265. * resource allocation function doesn't deal with sub-trees yet.
  1266. */
  1267. void pcibios_claim_one_bus(struct pci_bus *bus)
  1268. {
  1269. struct pci_dev *dev;
  1270. struct pci_bus *child_bus;
  1271. list_for_each_entry(dev, &bus->devices, bus_list) {
  1272. int i;
  1273. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1274. struct resource *r = &dev->resource[i];
  1275. if (r->parent || !r->start || !r->flags)
  1276. continue;
  1277. pr_debug("PCI: Claiming %s: "
  1278. "Resource %d: %016llx..%016llx [%x]\n",
  1279. pci_name(dev), i,
  1280. (unsigned long long)r->start,
  1281. (unsigned long long)r->end,
  1282. (unsigned int)r->flags);
  1283. pci_claim_resource(dev, i);
  1284. }
  1285. }
  1286. list_for_each_entry(child_bus, &bus->children, node)
  1287. pcibios_claim_one_bus(child_bus);
  1288. }
  1289. /* pcibios_finish_adding_to_bus
  1290. *
  1291. * This is to be called by the hotplug code after devices have been
  1292. * added to a bus, this include calling it for a PHB that is just
  1293. * being added
  1294. */
  1295. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1296. {
  1297. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1298. pci_domain_nr(bus), bus->number);
  1299. /* Allocate bus and devices resources */
  1300. pcibios_allocate_bus_resources(bus);
  1301. pcibios_claim_one_bus(bus);
  1302. /* Add new devices to global lists. Register in proc, sysfs. */
  1303. pci_bus_add_devices(bus);
  1304. /* Fixup EEH */
  1305. eeh_add_device_tree_late(bus);
  1306. }
  1307. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1308. #endif /* CONFIG_HOTPLUG */
  1309. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1310. {
  1311. if (ppc_md.pcibios_enable_device_hook)
  1312. if (ppc_md.pcibios_enable_device_hook(dev))
  1313. return -EINVAL;
  1314. return pci_enable_resources(dev, mask);
  1315. }
  1316. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1317. {
  1318. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1319. }
  1320. static void __devinit pcibios_setup_phb_resources(struct pci_controller *hose, struct list_head *resources)
  1321. {
  1322. struct resource *res;
  1323. int i;
  1324. /* Hookup PHB IO resource */
  1325. res = &hose->io_resource;
  1326. if (!res->flags) {
  1327. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1328. " bridge %s (domain %d)\n",
  1329. hose->dn->full_name, hose->global_number);
  1330. #ifdef CONFIG_PPC32
  1331. /* Workaround for lack of IO resource only on 32-bit */
  1332. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1333. res->end = res->start + IO_SPACE_LIMIT;
  1334. res->flags = IORESOURCE_IO;
  1335. #endif /* CONFIG_PPC32 */
  1336. }
  1337. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1338. (unsigned long long)res->start,
  1339. (unsigned long long)res->end,
  1340. (unsigned long)res->flags);
  1341. pci_add_resource_offset(resources, res, pcibios_io_space_offset(hose));
  1342. /* Hookup PHB Memory resources */
  1343. for (i = 0; i < 3; ++i) {
  1344. res = &hose->mem_resources[i];
  1345. if (!res->flags) {
  1346. if (i > 0)
  1347. continue;
  1348. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1349. "host bridge %s (domain %d)\n",
  1350. hose->dn->full_name, hose->global_number);
  1351. #ifdef CONFIG_PPC32
  1352. /* Workaround for lack of MEM resource only on 32-bit */
  1353. res->start = hose->pci_mem_offset;
  1354. res->end = (resource_size_t)-1LL;
  1355. res->flags = IORESOURCE_MEM;
  1356. #endif /* CONFIG_PPC32 */
  1357. }
  1358. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1359. (unsigned long long)res->start,
  1360. (unsigned long long)res->end,
  1361. (unsigned long)res->flags);
  1362. pci_add_resource_offset(resources, res, hose->pci_mem_offset);
  1363. }
  1364. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1365. (unsigned long long)hose->pci_mem_offset);
  1366. pr_debug("PCI: PHB IO offset = %08lx\n",
  1367. (unsigned long)hose->io_base_virt - _IO_BASE);
  1368. }
  1369. /*
  1370. * Null PCI config access functions, for the case when we can't
  1371. * find a hose.
  1372. */
  1373. #define NULL_PCI_OP(rw, size, type) \
  1374. static int \
  1375. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1376. { \
  1377. return PCIBIOS_DEVICE_NOT_FOUND; \
  1378. }
  1379. static int
  1380. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1381. int len, u32 *val)
  1382. {
  1383. return PCIBIOS_DEVICE_NOT_FOUND;
  1384. }
  1385. static int
  1386. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1387. int len, u32 val)
  1388. {
  1389. return PCIBIOS_DEVICE_NOT_FOUND;
  1390. }
  1391. static struct pci_ops null_pci_ops =
  1392. {
  1393. .read = null_read_config,
  1394. .write = null_write_config,
  1395. };
  1396. /*
  1397. * These functions are used early on before PCI scanning is done
  1398. * and all of the pci_dev and pci_bus structures have been created.
  1399. */
  1400. static struct pci_bus *
  1401. fake_pci_bus(struct pci_controller *hose, int busnr)
  1402. {
  1403. static struct pci_bus bus;
  1404. if (hose == 0) {
  1405. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1406. }
  1407. bus.number = busnr;
  1408. bus.sysdata = hose;
  1409. bus.ops = hose? hose->ops: &null_pci_ops;
  1410. return &bus;
  1411. }
  1412. #define EARLY_PCI_OP(rw, size, type) \
  1413. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1414. int devfn, int offset, type value) \
  1415. { \
  1416. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1417. devfn, offset, value); \
  1418. }
  1419. EARLY_PCI_OP(read, byte, u8 *)
  1420. EARLY_PCI_OP(read, word, u16 *)
  1421. EARLY_PCI_OP(read, dword, u32 *)
  1422. EARLY_PCI_OP(write, byte, u8)
  1423. EARLY_PCI_OP(write, word, u16)
  1424. EARLY_PCI_OP(write, dword, u32)
  1425. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1426. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1427. int cap)
  1428. {
  1429. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1430. }
  1431. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1432. {
  1433. struct pci_controller *hose = bus->sysdata;
  1434. return of_node_get(hose->dn);
  1435. }
  1436. /**
  1437. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1438. * @hose: Pointer to the PCI host controller instance structure
  1439. */
  1440. void __devinit pcibios_scan_phb(struct pci_controller *hose)
  1441. {
  1442. LIST_HEAD(resources);
  1443. struct pci_bus *bus;
  1444. struct device_node *node = hose->dn;
  1445. int mode;
  1446. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1447. /* Get some IO space for the new PHB */
  1448. pcibios_setup_phb_io_space(hose);
  1449. /* Wire up PHB bus resources */
  1450. pcibios_setup_phb_resources(hose, &resources);
  1451. hose->busn.start = hose->first_busno;
  1452. hose->busn.end = hose->last_busno;
  1453. hose->busn.flags = IORESOURCE_BUS;
  1454. pci_add_resource(&resources, &hose->busn);
  1455. /* Create an empty bus for the toplevel */
  1456. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1457. hose->ops, hose, &resources);
  1458. if (bus == NULL) {
  1459. pr_err("Failed to create bus for PCI domain %04x\n",
  1460. hose->global_number);
  1461. pci_free_resource_list(&resources);
  1462. return;
  1463. }
  1464. hose->bus = bus;
  1465. /* Get probe mode and perform scan */
  1466. mode = PCI_PROBE_NORMAL;
  1467. if (node && ppc_md.pci_probe_mode)
  1468. mode = ppc_md.pci_probe_mode(bus);
  1469. pr_debug(" probe mode: %d\n", mode);
  1470. if (mode == PCI_PROBE_DEVTREE)
  1471. of_scan_bus(node, bus);
  1472. if (mode == PCI_PROBE_NORMAL) {
  1473. pci_bus_update_busn_res_end(bus, 255);
  1474. hose->last_busno = pci_scan_child_bus(bus);
  1475. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1476. }
  1477. /* Platform gets a chance to do some global fixups before
  1478. * we proceed to resource allocation
  1479. */
  1480. if (ppc_md.pcibios_fixup_phb)
  1481. ppc_md.pcibios_fixup_phb(hose);
  1482. /* Configure PCI Express settings */
  1483. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1484. struct pci_bus *child;
  1485. list_for_each_entry(child, &bus->children, node) {
  1486. struct pci_dev *self = child->self;
  1487. if (!self)
  1488. continue;
  1489. pcie_bus_configure_settings(child, self->pcie_mpss);
  1490. }
  1491. }
  1492. }
  1493. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1494. {
  1495. int i, class = dev->class >> 8;
  1496. /* When configured as agent, programing interface = 1 */
  1497. int prog_if = dev->class & 0xf;
  1498. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1499. class == PCI_CLASS_BRIDGE_OTHER) &&
  1500. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1501. (prog_if == 0) &&
  1502. (dev->bus->parent == NULL)) {
  1503. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1504. dev->resource[i].start = 0;
  1505. dev->resource[i].end = 0;
  1506. dev->resource[i].flags = 0;
  1507. }
  1508. }
  1509. }
  1510. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1511. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);